

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XE

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 40 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT               |
| Number of I/O              | 85                                                                               |
| Program Memory Size        | 64KB (64K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 24x10/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-TQFP                                                                         |
| Supplier Device Package    | 100-TQFP (12x12)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj64mc510t-i-pt |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Communication Modules:**

- 3-wire SPI (up to two modules):
  - Framing supports I/O interface to simple codecs
  - Supports 8-bit and 16-bit data
  - Supports all serial clock formats and sampling modes
- I<sup>2</sup>C<sup>™</sup> (up to two modules):
  - Full Multi-Master Slave mode support
  - 7-bit and 10-bit addressing
  - Bus collision detection and arbitration
  - Integrated signal conditioning
  - Slave address masking
- UART (up to two modules):
  - Interrupt on address bit detect
  - Interrupt on UART error
  - Wake-up on Start bit from Sleep mode
  - 4-character TX and RX FIFO buffers
  - LIN bus support
  - IrDA® encoding and decoding in hardware
  - High-Speed Baud mode
  - Hardware Flow Control with CTS and RTS
- Enhanced CAN™ (ECAN™ module) 2.0B active (up to 2 modules):
  - Up to eight transmit and up to 32 receive buffers
  - 16 receive filters and three masks
  - Loopback, Listen Only and Listen All Messages modes for diagnostics and bus monitoring
  - Wake-up on CAN message
  - Automatic processing of Remote Transmission Requests
  - FIFO mode using DMA
  - DeviceNet<sup>™</sup> addressing support

## **Motor Control Peripherals:**

- Motor Control PWM (up to eight channels):
  - Four duty cycle generators
  - Independent or Complementary mode
  - Programmable dead time and output polarity
  - Edge or center-aligned
  - Manual output override control
  - Up to two Fault inputs
  - Trigger for ADC conversions
  - PWM frequency for 16-bit resolution
     (@ 40 MIPS) = 1220 Hz for Edge-Aligned mode, 610 Hz for Center-Aligned mode
  - PWM frequency for 11-bit resolution
     (@ 40 MIPS) = 39.1 kHz for Edge-Aligned mode, 19.55 kHz for Center-Aligned mode
- Quadrature Encoder Interface module:
  - Phase A, Phase B and index pulse input
  - 16-bit up/down position counter
  - Count direction status
  - Position Measurement (x2 and x4) mode
  - Programmable digital noise filters on inputs
  - Alternate 16-bit Timer/Counter mode
  - Interrupt on position counter rollover/underflow

# Analog-to-Digital Converters (ADCs):

- · Up to two ADC modules in a device
- 10-bit, 1.1 Msps or 12-bit, 500 ksps conversion:
  - Two, four or eight simultaneous samples
  - Up to 32 input channels with auto-scanning
  - Conversion start can be manual or synchronized with one of four trigger sources
  - Conversion possible in Sleep mode
  - ±1 LSb max integral nonlinearity
  - ±1 LSb max differential nonlinearity

# **CMOS Flash Technology:**

- · Low-power, high-speed Flash technology
- Fully static design
- 3.3V (±10%) operating voltage
- · Industrial temperature
- Low-power consumption

# Packaging:

- 100-pin TQFP (14x14x1 mm and 12x12x1 mm)
- 80-pin TQFP (12x12x1 mm)
- 64-pin TQFP (10x10x1 mm)

**Note:** See the device variant tables for exact peripheral features per device.

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

| Pin Name    | Pin<br>Type | Buffer<br>Type | Description                              |                                        |  |  |  |
|-------------|-------------|----------------|------------------------------------------|----------------------------------------|--|--|--|
| Vss         | Р           | —              | Ground reference for logic and I/O pins. |                                        |  |  |  |
| VREF+       | I           | Analog         | Analog voltage reference (high) input.   | Analog voltage reference (high) input. |  |  |  |
| VREF-       | I           | Analog         | Analog voltage reference (low) input.    |                                        |  |  |  |
| Legend: CMC | DS = CMO    | S compatible   | e input or output Analog = Analog input  | P = Power                              |  |  |  |

#### **TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)**

ST = Schmitt Trigger input with CMOS levels

O = Output

I = Input

### REGISTER 3-1: SR: CPU STATUS REGISTER (CONTINUED)

| bit 7-5 | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                          |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <pre>111 = CPU Interrupt Priority Level is 7 (15), user interrupts disabled 110 = CPU Interrupt Priority Level is 6 (14) 101 = CPU Interrupt Priority Level is 5 (13) 100 = CPU Interrupt Priority Level is 4 (12) 011 = CPU Interrupt Priority Level is 3 (11) 010 = CPU Interrupt Priority Level is 2 (10) 001 = CPU Interrupt Priority Level is 1 (9) 000 = CPU Interrupt Priority Level is 0 (8)</pre> |
| bit 4   | RA: REPEAT Loop Active bit                                                                                                                                                                                                                                                                                                                                                                                 |
|         | 1 = REPEAT loop in progress<br>0 = REPEAT loop not in progress                                                                                                                                                                                                                                                                                                                                             |
| bit 3   | N: MCU ALU Negative bit                                                                                                                                                                                                                                                                                                                                                                                    |
|         | <ul><li>1 = Result was negative</li><li>0 = Result was non-negative (zero or positive)</li></ul>                                                                                                                                                                                                                                                                                                           |
| bit 2   | OV: MCU ALU Overflow bit                                                                                                                                                                                                                                                                                                                                                                                   |
|         | This bit is used for signed arithmetic (2's complement). It indicates an overflow of the magnitude that causes the sign bit to change state.<br>1 = Overflow occurred for signed arithmetic (in this arithmetic operation)<br>0 = No overflow occurred                                                                                                                                                     |
| bit 1   | Z: MCU ALU Zero bit                                                                                                                                                                                                                                                                                                                                                                                        |
|         | <ul> <li>1 = An operation which affects the Z bit has set it at some time in the past</li> <li>0 = The most recent operation which affects the Z bit has cleared it (i.e., a non-zero result)</li> </ul>                                                                                                                                                                                                   |
| bit 0   | <b>C:</b> MCU ALU Carry/Borrow bit<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred                                                                                                                                                                                                                        |

- Note 1: This bit may be read or cleared (not set).
  - 2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority Level. The value in parentheses indicates the IPL if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  - 3: The IPL<2:0> Status bits are read only when NSTDIS = 1 (INTCON1<15>).

### REGISTER 7-14: IEC4: INTERRUPT ENABLE CONTROL REGISTER 4

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | _   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0  | R/W-0  | R/W-0  | R/W-0  | U-0 | R/W-0 | R/W-0 | R/W-0  |
|--------|--------|--------|--------|-----|-------|-------|--------|
| C2TXIE | C1TXIE | DMA7IE | DMA6IE | _   | U2EIE | U1EIE | FLTBIE |
| bit 7  |        |        |        |     |       |       | bit 0  |

| Legend:      |           |                              |                              |                    |
|--------------|-----------|------------------------------|------------------------------|--------------------|
| R = Readat   | ole bit   | W = Writable bit             | U = Unimplemented bit,       | read as '0'        |
| -n = Value a | at POR    | '1' = Bit is set             | '0' = Bit is cleared         | x = Bit is unknown |
|              |           |                              |                              |                    |
| bit 15-8     | Unimple   | mented: Read as '0'          |                              |                    |
| bit 7        | C2TXIE:   | ECAN2 Transmit Data Requ     | est Interrupt Enable bit     |                    |
|              |           | rupt request enabled         |                              |                    |
|              | 0 = Inter | rupt request not enabled     |                              |                    |
| bit 6        | C1TXIE:   | ECAN1 Transmit Data Requ     | est Interrupt Enable bit     |                    |
|              |           | rupt request enabled         |                              |                    |
|              |           | rupt request not enabled     |                              |                    |
| bit 5        |           |                              | fer Complete Enable Status b | it                 |
|              |           | rupt request enabled         |                              |                    |
|              |           | rupt request not enabled     |                              |                    |
| bit 4        |           |                              | fer Complete Enable Status b | it                 |
|              |           | rupt request enabled         |                              |                    |
|              |           | rupt request not enabled     |                              |                    |
| bit 3        | -         | mented: Read as '0'          |                              |                    |
| bit 2        |           | JART2 Error Interrupt Enable | e bit                        |                    |
|              |           | rupt request enabled         |                              |                    |
|              |           | rupt request not enabled     |                              |                    |
| bit 1        |           | JART1 Error Interrupt Enable | bit                          |                    |
|              |           | rupt request enabled         |                              |                    |
|              |           | rupt request not enabled     |                              |                    |
| bit 0        |           | PWM Fault B Interrupt Enab   | le bit                       |                    |
|              |           | rupt request enabled         |                              |                    |
|              | 0 = inter | rupt request not enabled     |                              |                    |
|              |           |                              |                              |                    |

| U-0          | R/W-1                                                         | R/W-0                                       | R/W-0          | U-0              | R/W-1           | R/W-0           | R/W-0 |  |  |  |  |  |
|--------------|---------------------------------------------------------------|---------------------------------------------|----------------|------------------|-----------------|-----------------|-------|--|--|--|--|--|
| _            |                                                               | C1IP<2:0>                                   |                | —                |                 | C1RXIP<2:0>     |       |  |  |  |  |  |
| bit 15       |                                                               |                                             |                |                  |                 |                 | bit 8 |  |  |  |  |  |
| U-0          | R/W-1                                                         | R/W-0                                       | R/W-0          | U-0              | R/W-1           | R/W-0           | R/W-0 |  |  |  |  |  |
| _            |                                                               | SPI2IP<2:0>                                 |                | _                |                 | SPI2EIP<2:0>    |       |  |  |  |  |  |
| bit 7        |                                                               |                                             |                |                  |                 |                 | bit   |  |  |  |  |  |
| Legend:      |                                                               |                                             |                |                  |                 |                 |       |  |  |  |  |  |
| R = Readab   | le bit                                                        | W = Writable b                              | bit            | U = Unimplei     | mented bit, rea | id as '0'       |       |  |  |  |  |  |
| -n = Value a | t POR                                                         | '1' = Bit is set                            |                | '0' = Bit is cle | ared            | x = Bit is unkn | own   |  |  |  |  |  |
| bit 15       | Unimpleme                                                     | ented: Read as 'o                           | )'             |                  |                 |                 |       |  |  |  |  |  |
| bit 14-12    | C1IP<2:0>:                                                    | ECAN1 Event In                              | terrupt Priori | ity bits         |                 |                 |       |  |  |  |  |  |
|              | 111 = Interr                                                  | rupt is priority 7 (h                       | nighest priori | ty interrupt)    |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              |                                                               | upt is priority 1<br>upt source is disa     | abled          |                  |                 |                 |       |  |  |  |  |  |
| bit 11       |                                                               | ented: Read as '0                           |                |                  |                 |                 |       |  |  |  |  |  |
| bit 10-8     | C1RXIP<2:0>: ECAN1 Receive Data Ready Interrupt Priority bits |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              | 111 = Interr                                                  | rupt is priority 7 (h                       | nighest priori | ty interrupt)    |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              |                                                               | upt is priority 1<br>upt source is disa     | abled          |                  |                 |                 |       |  |  |  |  |  |
| bit 7        | Unimpleme                                                     | nted: Read as '0                            | ,              |                  |                 |                 |       |  |  |  |  |  |
| bit 6-4      | SPI2IP<2:0                                                    | >: SPI2 Event Int                           | errupt Priorit | y bits           |                 |                 |       |  |  |  |  |  |
|              | 111 = Interr                                                  | rupt is priority 7 (h                       | nighest priori | ty interrupt)    |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              |                                                               | upt is priority 1                           |                |                  |                 |                 |       |  |  |  |  |  |
| <b>L</b> # 0 |                                                               | upt source is disa                          |                |                  |                 |                 |       |  |  |  |  |  |
| bit 3        | -                                                             | ented: Read as '0                           |                |                  |                 |                 |       |  |  |  |  |  |
| bit 2-0      |                                                               | 0>: SPI2 Error In<br>rupt is priority 7 (h) |                | -                |                 |                 |       |  |  |  |  |  |
|              | •                                                             | aprio phoney / (i                           | igneet phon    | ty monupt)       |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              | •                                                             |                                             |                |                  |                 |                 |       |  |  |  |  |  |
|              | 001 = Interr                                                  | upt is priority 1                           |                |                  |                 |                 |       |  |  |  |  |  |

## REGISTER 7-23: IPC8: INTERRUPT PRIORITY CONTROL REGISTER 8

# 7.4 Interrupt Setup Procedures

## 7.4.1 INITIALIZATION

To configure an interrupt source, do the following:

- 1. Set the NSTDIS bit (INTCON1<15>) if nested interrupts are not desired.
- Select the user-assigned priority level for the interrupt source by writing the control bits in the appropriate IPCx register. The priority level will depend on the specific application and type of interrupt source. If multiple priority levels are not desired, the IPCx register control bits for all enabled interrupt sources may be programmed to the same non-zero value.

Note: At a device Reset, the IPCx registers are initialized such that all user interrupt sources are assigned to priority level 4.

- 3. Clear the interrupt flag status bit associated with the peripheral in the associated IFSx register.
- 4. Enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate IECx register.

# 7.4.2 INTERRUPT SERVICE ROUTINE

The method that is used to declare an ISR and initialize the IVT with the correct vector address will depend on the programming language (i.e., C or assembler) and the language development tool suite that is used to develop the application. In general, the user must clear the interrupt flag in the appropriate IFSx register for the source of interrupt that the ISR handles. Otherwise, the ISR will be re-entered immediately after exiting the routine. If the ISR is coded in assembly language, it must be terminated using a RETFIE instruction to unstack the saved PC value, SRL value and old CPU priority level.

### 7.4.3 TRAP SERVICE ROUTINE

A Trap Service Routine (TSR) is coded like an ISR, except that the appropriate trap status flag in the INTCON1 register must be cleared to avoid re-entry into the TSR.

#### 7.4.4 INTERRUPT DISABLE

All user interrupts can be disabled using the following procedure:

- 1. Push the current SR value onto the software stack using the PUSH instruction.
- 2. Force the CPU to priority level 7 by inclusive ORing the value OEh with SRL.

To enable user interrupts, the POP instruction may be used to restore the previous SR value.

Note that only user interrupts with a priority level of 7 or less can be disabled. Trap sources (level 8-level 15) cannot be disabled.

The DISI instruction provides a convenient way to disable interrupts of priority levels 1-6 for a fixed period of time. Level 7 interrupt sources are not disabled by the DISI instruction.

# REGISTER 8-5: DMAxPAD: DMA CHANNEL x PERIPHERAL ADDRESS REGISTER<sup>(1)</sup>

| R/W-0                                                                      | R/W-0 | R/W-0 | R/W-0 | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |
|----------------------------------------------------------------------------|-------|-------|-------|------------------------------------|-------|-------|-------|
|                                                                            |       |       | PAD   | <15:8>                             |       |       |       |
| bit 15                                                                     |       |       |       |                                    |       |       | bit 8 |
|                                                                            |       |       |       |                                    |       |       |       |
| R/W-0                                                                      | R/W-0 | R/W-0 | R/W-0 | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |
|                                                                            |       |       | PAI   | )<7:0>                             |       |       |       |
| bit 7                                                                      |       |       |       |                                    |       |       | bit 0 |
|                                                                            |       |       |       |                                    |       |       |       |
| Legend:                                                                    |       |       |       |                                    |       |       |       |
| R = Readable bit W = Writable bit                                          |       |       |       | U = Unimplemented bit, read as '0' |       |       |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |       |       | nown                               |       |       |       |

bit 15-0 PAD<15:0>: Peripheral Address Register bits

**Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.

# REGISTER 8-6: DMAxCNT: DMA CHANNEL x TRANSFER COUNT REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0               |
|--------|-----|-----|-----|-----|-----|-------|---------------------|
| —      | —   | —   | —   | —   | —   | CNT<  | 9:8> <sup>(2)</sup> |
| bit 15 |     |     |     |     |     |       | bit 8               |

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0               | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|---------------------|-------|-------|-------|
|       |       |       | CNT<  | 7:0> <sup>(2)</sup> |       |       |       |
| bit 7 |       |       |       |                     |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

bit 9-0 CNT<9:0>: DMA Transfer Count Register bits<sup>(2)</sup>

Note 1: If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.

**2:** Number of DMA transfers = CNT<9:0> + 1.

# 13.0 TIMER2/3, TIMER4/5, TIMER6/7 AND TIMER8/9

Note: This data sheet summarizes the features of the dsPIC33FJXXXMCX06/X08/X10 family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 11.** "**Timers**" (DS70205) in the "dsPIC33F Family Reference Manual", which is available from the Microchip web site (www.microchip.com).

The Timer2/3, Timer4/5, Timer6/7 and Timer8/9 modules are 32-bit timers that can also be configured as four independent 16-bit timers with selectable operating modes.

As a 32-bit timer, Timer2/3, Timer4/5, Timer6/7 and Timer8/9 operate in three modes:

- Two Independent 16-bit Timers (e.g., Timer2 and Timer3) with all 16-bit operating modes (except Asynchronous Counter mode)
- Single 32-bit Timer
- Single 32-bit Synchronous Counter

They also support the following features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation during Idle and Sleep modes
- Interrupt on a 32-bit Period Register Match
- Time Base for Input Capture and Output Compare Modules (Timer2 and Timer3 only)
- ADC1 Event Trigger (Timer2/3 only)
- ADC2 Event Trigger (Timer4/5 only)

Individually, all eight of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the event trigger; this is implemented only with Timer2/3. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, T4CON, T5CON, T6CON, T7CON, T8CON and T9CON registers. T2CON, T4CON, T6CON and T8CON are shown in generic form in Register 13-1. T3CON, T5CON, T7CON and T9CON are shown in Register 13-2.

For 32-bit timer/counter operation, Timer2, Timer4, Timer6 or Timer8 is the least significant word; Timer3, Timer5, Timer7 or Timer9 is the most significant word of the 32-bit timers. Note: For 32-bit operation, T3CON, T5CON, T7CON and T9CON control bits are ignored. Only T2CON, T4CON, T6CON and T8CON control bits are used for setup and control. Timer2, Timer4, Timer6 and Timer8 clock and gate inputs are utilized for the 32-bit timer modules, but an interrupt is generated with the Timer3, Timer5, Ttimer7 and Timer9 interrupt flags.

To configure Timer2/3, Timer4/5, Timer6/7 or Timer8/9 for 32-bit operation, do the following:

- 1. Set the corresponding T32 control bit.
- 2. Select the prescaler ratio for Timer2, Timer4, Timer6 or Timer8 using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the corresponding TCS and TGATE bits.
- 4. Load the timer period value. PR3, PR5, PR7 or PR9 contains the most significant word of the value, while PR2, PR4, PR6 or PR8 contains the least significant word.
- If interrupts are required, set the interrupt enable bit, T3IE, T5IE, T7IE or T9IE. Use the priority bits, T3IP<2:0>, T5IP<2:0>, T7IP<2:0> or T9IP<2:0>, to set the interrupt priority. While Timer2, Timer4, Timer6 or Timer8 control the timer, the interrupt appears as a Timer3, Timer5, Timer7 or Timer9 interrupt.
- 6. Set the corresponding TON bit.

The timer value at any point is stored in the register pair, TMR3:TMR2, TMR5:TMR4, TMR7:TMR6 or TMR9:TMR8. TMR3, TMR5, TMR7 or TMR9 always contain the most significant word of the count, while TMR2, TMR4, TMR6 or TMR8 contain the least significant word.

To configure any of the timers for individual 16-bit operation, do the following:

- 1. Clear the T32 bit corresponding to that timer.
- Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Load the timer period value into the PRx register.
- 5. If interrupts are required, set the interrupt enable bit, TxIE. Use the priority bits, TxIP<2:0>, to set the interrupt priority.
- 6. Set the TON bit.

A block diagram for a 32-bit timer pair (Timer4/5) example is shown in Figure 13-1, and a timer (Timer4) operating in 16-bit mode example is shown in Figure 13-2.

Note: Only Timer2 and Timer3 can trigger a DMA data transfer.

### REGISTER 13-2: TyCON (T3CON, T5CON, T7CON OR T9CON) CONTROL REGISTER

| R/W-0              | U-0 | R/W-0                | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------------------|-----|----------------------|-----|-----|-----|-----|-------|
| TON <sup>(1)</sup> | —   | TSIDL <sup>(2)</sup> | _   | —   | —   | —   | —     |
| bit 15             |     |                      |     |     |     |     | bit 8 |

| U-0   | R/W-0                | R/W-0                     | R/W-0 | U-0 | U-0 | R/W-0                | U-0   |
|-------|----------------------|---------------------------|-------|-----|-----|----------------------|-------|
| —     | TGATE <sup>(1)</sup> | TCKPS<1:0> <sup>(1)</sup> |       | —   | —   | TCS <sup>(1,3)</sup> | —     |
| bit 7 |                      |                           |       |     |     |                      | bit 0 |

| Legend:      |                                           |                                              |                                      |                    |  |  |
|--------------|-------------------------------------------|----------------------------------------------|--------------------------------------|--------------------|--|--|
| R = Readab   | le bit                                    | W = Writable bit                             | U = Unimplemented bit, read as '0'   |                    |  |  |
| -n = Value a | t POR                                     | '1' = Bit is set                             | '0' = Bit is cleared                 | x = Bit is unknown |  |  |
| bit 15       | TON: Tim                                  | ery On bit <sup>(1)</sup>                    |                                      |                    |  |  |
|              |                                           | 16-bit Timery<br>16-bit Timery               |                                      |                    |  |  |
| bit 14       | Unimpler                                  | nented: Read as '0'                          |                                      |                    |  |  |
| bit 13       | TSIDL: St                                 | op in Idle Mode bit <sup>(2)</sup>           |                                      |                    |  |  |
|              |                                           | ntinue module operation who                  | en device enters Idle mode<br>e mode |                    |  |  |
| bit 12-7     | Unimpler                                  | nented: Read as '0'                          |                                      |                    |  |  |
| bit 6        | TGATE: 1                                  | imery Gated Time Accumu                      | lation Enable bit <sup>(1)</sup>     |                    |  |  |
|              | When TC<br>This bit is                    |                                              |                                      |                    |  |  |
|              | $\frac{\text{When TC}}{1 = \text{Gates}}$ | <u>S = 0:</u><br>I time accumulation enabled | 4                                    |                    |  |  |
|              |                                           | time accumulation disable                    |                                      |                    |  |  |
| bit 5-4      | TCKPS<1                                   | I:0>: Timer3 Input Clock Pr                  | escale Select bits <sup>(1)</sup>    |                    |  |  |
|              | 11 <b>= 1:25</b>                          | 6                                            |                                      |                    |  |  |
|              | 10 <b>= 1:64</b>                          |                                              |                                      |                    |  |  |
|              | 01 = 1:8<br>00 = 1:1                      |                                              |                                      |                    |  |  |
| bit 3-2      |                                           | nented: Read as '0'                          |                                      |                    |  |  |
| bit 1        | •                                         | ery Clock Source Select bit                  | (1.3)                                |                    |  |  |
|              |                                           | nal clock from pin TyCK (on                  |                                      |                    |  |  |
|              |                                           | al clock (FCY)                               | the hong edge                        |                    |  |  |
| bit 0        | Unimpler                                  |                                              |                                      |                    |  |  |

- 2: When 32-bit timer operation is enabled (T32 = 1) in the Timer Control register (TxCON<3>), the TSIDL bit must be cleared to operate the 32-bit timer in Idle mode.
- 3: The TyCK pin is not available on all timers. Refer to the "Pin Diagrams" section for the available pins.

### REGISTER 16-8: PxDTCON2: DEAD-TIME CONTROL REGISTER 2

| U-0          | U-0                                                                                        | U-0                                                                                                | U-0          | U-0              | U-0             | U-0             | U-0   |  |  |  |
|--------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------|------------------|-----------------|-----------------|-------|--|--|--|
| _            | —                                                                                          | _                                                                                                  |              | —                | _               | _               | _     |  |  |  |
| bit 15       |                                                                                            |                                                                                                    |              |                  |                 |                 | bit 8 |  |  |  |
|              |                                                                                            |                                                                                                    |              |                  |                 |                 |       |  |  |  |
| R/W-0        | R/W-0                                                                                      | R/W-0                                                                                              | R/W-0        | R/W-0            | R/W-0           | R/W-0           | R/W-0 |  |  |  |
| DTS4A        | DTS4I                                                                                      | DTS3A                                                                                              | DTS3I        | DTS2A            | DTS2I           | DTS1A           | DTS1I |  |  |  |
| bit 7        |                                                                                            |                                                                                                    |              |                  |                 |                 | bit ( |  |  |  |
| _egend:      |                                                                                            |                                                                                                    |              |                  |                 |                 |       |  |  |  |
| R = Readab   | le bit                                                                                     | W = Writable                                                                                       | bit          | U = Unimpler     | nented bit, rea | d as '0'        |       |  |  |  |
| -n = Value a | t POR                                                                                      | '1' = Bit is set                                                                                   |              | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |  |  |  |
|              |                                                                                            |                                                                                                    |              |                  |                 |                 |       |  |  |  |
| bit 15-8     | Unimplemen                                                                                 | ted: Read as '                                                                                     | 0'           |                  |                 |                 |       |  |  |  |
| pit 7        | DTS4A: Dea                                                                                 | d-Time Select f                                                                                    | or PWM4 Sigi | nal Going Activ  | e bit           |                 |       |  |  |  |
|              |                                                                                            | e provided from                                                                                    |              |                  |                 |                 |       |  |  |  |
|              |                                                                                            | e provided from                                                                                    |              |                  |                 |                 |       |  |  |  |
| oit 6        |                                                                                            | -Time Select fo                                                                                    | •            | al Going Inactiv | ve bit          |                 |       |  |  |  |
|              |                                                                                            | <ul> <li>1 = Dead time provided from Unit B</li> <li>0 = Dead time provided from Unit A</li> </ul> |              |                  |                 |                 |       |  |  |  |
| bit 5        |                                                                                            | d-Time Select f                                                                                    |              | nal Going Activ  | e bit           |                 |       |  |  |  |
|              |                                                                                            | e provided from                                                                                    | •            | 0                |                 |                 |       |  |  |  |
|              | 0 = Dead time                                                                              | e provided from                                                                                    | n Unit A     |                  |                 |                 |       |  |  |  |
| bit 4        | DTS3I: Dead                                                                                | -Time Select fo                                                                                    | r PWM3 Sign  | al Going Inactiv | ve bit          |                 |       |  |  |  |
|              |                                                                                            | e provided from                                                                                    |              |                  |                 |                 |       |  |  |  |
|              |                                                                                            | e provided from                                                                                    |              |                  |                 |                 |       |  |  |  |
| bit 3        |                                                                                            | d-Time Select f                                                                                    | •            | nal Going Activ  | e bit           |                 |       |  |  |  |
|              |                                                                                            | e provided from<br>e provided from                                                                 |              |                  |                 |                 |       |  |  |  |
| oit 2        |                                                                                            | -Time Select fo                                                                                    |              | al Going Inactiv | ve hit          |                 |       |  |  |  |
|              |                                                                                            |                                                                                                    | •            |                  |                 |                 |       |  |  |  |
|              | <ol> <li>Dead time provided from Unit B</li> <li>Dead time provided from Unit A</li> </ol> |                                                                                                    |              |                  |                 |                 |       |  |  |  |
| oit 1        | DTS1A: Dea                                                                                 | d-Time Select f                                                                                    | or PWM1 Sigi | nal Going Activ  | e bit           |                 |       |  |  |  |
|              |                                                                                            | e provided from                                                                                    | •            | U                |                 |                 |       |  |  |  |
|              | 0 = Dead time                                                                              | e provided from                                                                                    | n Unit A     |                  |                 |                 |       |  |  |  |
| oit 0        | DTS1I: Dead                                                                                | -Time Select fo                                                                                    | r PWM1 Sign  | al Going Inactiv | ve bit          |                 |       |  |  |  |
|              |                                                                                            |                                                                                                    |              |                  |                 |                 |       |  |  |  |
|              |                                                                                            | e provided from<br>e provided from                                                                 |              |                  |                 |                 |       |  |  |  |

# FIGURE 21-1: ECAN™ MODULE BLOCK DIAGRAM



# REGISTER 21-15: CiBUFPNT4: ECAN™ FILTER 12-15 BUFFER POINTER REGISTER

| R/W-0           | R/W-0                                                  | R/W-0            | R/W-0         | R/W-0                                   | R/W-0 | R/W-0   | R/W-0 |
|-----------------|--------------------------------------------------------|------------------|---------------|-----------------------------------------|-------|---------|-------|
|                 | F15BF                                                  | P<3:0>           |               |                                         | F14B  | SP<3:0> |       |
| bit 15          |                                                        |                  |               |                                         |       |         | bit 8 |
| R/W-0           | R/W-0                                                  | R/W-0            | R/W-0         | R/W-0                                   | R/W-0 | R/W-0   | R/W-0 |
|                 | F13BF                                                  | P<3:0>           |               |                                         | F12B  | P<3:0>  |       |
| bit 7           |                                                        |                  |               |                                         |       |         | bit 0 |
|                 |                                                        |                  |               |                                         |       |         |       |
| Legend:         |                                                        |                  |               |                                         |       |         |       |
| R = Readable    | bit                                                    | W = Writable     | bit           | U = Unimplemented bit, read as '0'      |       |         |       |
| -n = Value at F | POR                                                    | '1' = Bit is set |               | '0' = Bit is cleared x = Bit is unknown |       |         | nown  |
| bit 15-12       | E1588-2.0>                                             | : RX Buffer Wri  | tton whon Fil | tor 15 Hite bite                        |       |         |       |
|                 |                                                        |                  |               |                                         |       |         |       |
| bit 11-8        | F14BP<3:0>: RX Buffer Written when Filter 14 Hits bits |                  |               |                                         |       |         |       |
| bit 7-4         | F13BP<3:0>: RX Buffer Written when Filter 13 Hits bits |                  |               |                                         |       |         |       |
| bit 3-0         | F12BP<3:0>: RX Buffer Written when Filter 12 Hits bits |                  |               |                                         |       |         |       |

#### REGISTER 21-20: CIRXMnSID: ECAN™ ACCEPTANCE FILTER MASK n STANDARD IDENTIFIER R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x SID10 SID9 SID8 SID7 SID6 SID5 SID4 SID3 bit 15 bit 8

| R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x |
|-------|-------|-------|-----|-------|-----|-------|-------|
| SID2  | SID1  | SID0  | —   | MIDE  | —   | EID17 | EID16 |
| bit 7 |       |       |     |       |     |       | bit 0 |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 15-5 | SID<10:0>: Standard Identifier bits<br>1 = Include bit SIDx in filter comparison<br>0 = Bit SIDx is don't care in filter comparison                                                                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4    | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                         |
| bit 3    | MIDE: Identifier Receive Mode bit                                                                                                                                                                                                                                                                  |
|          | <ul> <li>1 = Match only message types (standard or extended address) that correspond to EXIDE bit in filter</li> <li>0 = Match either standard or extended address message if filters match</li> <li>(i.e., if (Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/EID))</li> </ul> |
| bit 2    | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                         |
| bit 1-0  | EID<17:16>: Extended Identifier bits                                                                                                                                                                                                                                                               |
|          | <ul> <li>1 = Include bit EIDx in filter comparison</li> <li>0 = Bit EIDx is don't care in filter comparison</li> </ul>                                                                                                                                                                             |

## REGISTER 21-21: CIRXMnEID: ECAN™ ACCEPTANCE FILTER MASK n EXTENDED IDENTIFIER

| R/W-x  | R/W-x | R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x   | R/W-x |
|--------|-------|--------|-------|-------|-------|---------|-------|
| EID15  | EID14 | EID13  | EID12 | EID11 | EID10 | EID9    | EID8  |
| bit 15 |       |        |       | •     |       |         | bit 8 |
|        |       |        |       |       |       |         |       |
| R/M-v  | R/M-v | R/\/_v | R/M-v | R/M_v | R/W-x | R/\\/_v | R/W-v |

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EID7  | EID6  | EID5  | EID4  | EID3  | EID2  | EID1  | EID0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-0 EID<15:0>: Extended Identifier bits

1 = Include bit EIDx in filter comparison

0 = Bit EIDx is don't care in filter comparison

| Bit Field   | Register | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GWRP        | FGS      | General Segment Write-Protect bit<br>1 = User program memory is not write-protected<br>0 = User program memory is write-protected                                                                                                                                                                                                                                                                   |
| IESO        | FOSCSEL  | <ul> <li>Two-speed Oscillator Start-up Enable bit</li> <li>1 = Start-up device with FRC, then automatically switch to the user-selected oscillator source when ready</li> <li>0 = Start-up device with user-selected oscillator source</li> </ul>                                                                                                                                                   |
| FNOSC<2:0>  | FOSCSEL  | Initial Oscillator Source Selection bits<br>111 = Internal Fast RC (FRC) oscillator with postscaler<br>110 = Internal Fast RC (FRC) oscillator with divide-by-16<br>101 = LPRC oscillator<br>100 = Secondary (LP) oscillator<br>011 = Primary (XT, HS, EC) oscillator with PLL<br>010 = Primary (XT, HS, EC) oscillator<br>001 = Internal Fast RC (FRC) oscillator with PLL<br>000 = FRC oscillator |
| FCKSM<1:0>  | FOSC     | Clock Switching Mode bits<br>1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled<br>01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled<br>00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled                                                                                                                                                   |
| OSCIOFNC    | FOSC     | OSC2 Pin Function bit (except in XT and HS modes)<br>1 = OSC2 is clock output<br>0 = OSC2 is general purpose digital I/O pin                                                                                                                                                                                                                                                                        |
| POSCMD<1:0> | FOSC     | Primary Oscillator Mode Select bits<br>11 = Primary oscillator disabled<br>10 = HS Crystal Oscillator mode<br>01 = XT Crystal Oscillator mode<br>00 = EC (External Clock) mode                                                                                                                                                                                                                      |
| FWDTEN      | FWDT     | <ul> <li>Watchdog Timer Enable bit</li> <li>1 = Watchdog Timer always enabled (LPRC oscillator cannot be disabled.<br/>Clearing the SWDTEN bit in the RCON register will have no effect.)</li> <li>0 = Watchdog Timer enabled/disabled by user software (LPRC can be disabled by clearing the SWDTEN bit in the RCON register)</li> </ul>                                                           |
| WINDIS      | FWDT     | Watchdog Timer Window Enable bit<br>1 = Watchdog Timer in Non-Window mode<br>0 = Watchdog Timer in Window mode                                                                                                                                                                                                                                                                                      |
| WDTPRE      | FWDT     | Watchdog Timer Prescaler bit<br>1 = 1:128<br>0 = 1:32                                                                                                                                                                                                                                                                                                                                               |
| WDTPOST     | FWDT     | Watchdog Timer Postscaler bits<br>1111 = 1:32,768<br>1110 = 1:16,384                                                                                                                                                                                                                                                                                                                                |
| PWMPIN      | FPOR     | Motor Control PWM Module Pin Mode bit<br>1 = PWM module pins controlled by PORT register at device Reset<br>(tri-stated)<br>0 = PWM module pins controlled by PWM module at device Reset<br>(configured as output pins)                                                                                                                                                                             |

### TABLE 23-2: dsPIC33FJXXXMCX06/X08/X10 CONFIGURATION BITS DESCRIPTION (CONTINUED)

| <b>TABLE 24-2</b> : | <b>INSTRUCTION SET OVERVIEW (CONTINUED)</b> |
|---------------------|---------------------------------------------|
|                     |                                             |

| Base<br>Instr<br># |        |        | # of<br>Words  | # of<br>Cycles                             | Status Flags<br>Affected |        |                        |
|--------------------|--------|--------|----------------|--------------------------------------------|--------------------------|--------|------------------------|
| 66                 | RRNC   | RRNC   | f              | f = Rotate Right (No Carry) f              | 1                        | 1      | N,Z                    |
|                    |        | RRNC   | f,WREG         | WREG = Rotate Right (No Carry) f           | 1                        | 1      | N,Z                    |
|                    |        | RRNC   | Ws,Wd          | Wd = Rotate Right (No Carry) Ws            | 1                        | 1      | N,Z                    |
| 67                 | SAC    | SAC    | Acc,#Slit4,Wdo | Store Accumulator                          | 1                        | 1      | None                   |
|                    |        | SAC.R  | Acc,#Slit4,Wdo | Store Rounded Accumulator                  | 1                        | 1      | None                   |
| 68                 | SE     | SE     | Ws,Wnd         | Wnd = sign-extended Ws                     | 1                        | 1      | C,N,Z                  |
| 69                 | SETM   | SETM   | f              | f = 0xFFFF                                 | 1                        | 1      | None                   |
|                    |        | SETM   | WREG           | WREG = 0xFFFF                              | 1                        | 1      | None                   |
|                    |        | SETM   | Ws             | Ws = 0xFFFF                                | 1                        | 1      | None                   |
| 70                 | SFTAC  | SFTAC  | Acc,Wn         | Arithmetic Shift Accumulator by (Wn)       | 1                        | 1      | OA,OB,OAB<br>SA,SB,SAB |
|                    |        | SFTAC  | Acc,#Slit6     | Arithmetic Shift Accumulator by Slit6      | 1                        | 1      | OA,OB,OAB<br>SA,SB,SAB |
| 71                 | SL     | SL     | f              | f = Left Shift f                           | 1                        | 1      | C,N,OV,Z               |
|                    |        | SL     | f,WREG         | WREG = Left Shift f                        | 1                        | 1      | C,N,OV,Z               |
|                    |        | SL     | Ws,Wd          | Wd = Left Shift Ws                         | 1                        | 1      | C,N,OV,Z               |
|                    |        | SL     | Wb,Wns,Wnd     | Wnd = Left Shift Wb by Wns                 | 1                        | 1      | N,Z                    |
|                    |        | SL     | Wb,#lit5,Wnd   | Wnd = Left Shift Wb by lit5                | 1                        | 1      | N,Z                    |
| 72                 | SUB    | SUB    | Acc            | Subtract Accumulators                      | 1                        | 1      | OA,OB,OAB<br>SA,SB,SAB |
|                    |        | SUB    | f              | f = f – WREG                               | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUB    | f,WREG         | WREG = f – WREG                            | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUB    | #lit10,Wn      | Wn = Wn - lit10                            | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUB    | Wb,Ws,Wd       | Wd = Wb – Ws                               | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUB    | Wb,#lit5,Wd    | Wd = Wb - lit5                             | 1                        | 1      | C,DC,N,OV,             |
| 73                 | SUBB   | SUBB   | f              | $f = f - WREG - (\overline{C})$            | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUBB   | f,WREG         | WREG = f – WREG – $(\overline{C})$         | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUBB   | #lit10,Wn      | $Wn = Wn - Iit10 - (\overline{C})$         | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUBB   | Wb,Ws,Wd       | $Wd = Wb - Ws - (\overline{C})$            | 1                        | 1      | C,DC,N,OV,             |
|                    |        | SUBB   | Wb,#lit5,Wd    | $Wd = Wb - lit5 - (\overline{C})$          | 1                        | 1      | C,DC,N,OV,             |
| 74                 | SUBR   | SUBR   | f              | f = WREG – f                               | 1                        | 1      | C,DC,N,OV,Z            |
|                    |        | SUBR   | f,WREG         | WREG = WREG – f                            | 1                        | 1      | C,DC,N,OV,Z            |
|                    |        | SUBR   | Wb,Ws,Wd       | Wd = Ws – Wb                               | 1                        | 1      | C,DC,N,OV,Z            |
|                    |        | SUBR   | Wb,#lit5,Wd    | Wd = lit5 – Wb                             | 1                        | 1      | C,DC,N,OV,Z            |
| 75                 | SUBBR  | SUBBR  | f              | $f = WREG - f - (\overline{C})$            | 1                        | 1      | C,DC,N,OV,Z            |
|                    |        | SUBBR  | f,WREG         | WREG = WREG – f – $(\overline{C})$         | 1                        | 1      | C,DC,N,OV,Z            |
|                    |        | SUBBR  | Wb,Ws,Wd       | $Wd = Ws - Wb - (\overline{C})$            | 1                        | 1      | C,DC,N,OV,Z            |
|                    |        | SUBBR  | Wb,#lit5,Wd    | $Wd = lit5 - Wb - (\overline{C})$          | 1                        | 1      | C,DC,N,OV,Z            |
| 76                 | SWAP   | SWAP.b | Wn             | Wn = nibble swap Wn                        | 1                        | 1      | None                   |
|                    |        | SWAP   | Wn             | Wn = byte swap Wn                          | 1                        | 1      | None                   |
| 77                 | TBLRDH | TBLRDH | Ws,Wd          | Read Prog<23:16> to Wd<7:0>                | 1                        | 2      | None                   |
| 78                 | TBLRDL | TBLRDL | Ws,Wd          | Read Prog<15:0> to Wd         1         2  |                          | None   |                        |
| 79                 | TBLWTH | TBLWTH | Ws,Wd          | Write Ws<7:0> to Prog<23:16>               | 1                        | 2 None |                        |
| 30                 | TBLWTL | TBLWTL | Ws,Wd          | Write Ws to Prog<15:0>         1         2 |                          | 2      | None                   |
| 81                 | ULNK   | ULNK   |                | Unlink Frame Pointer                       | 1                        | 1      | None                   |
| 82                 | XOR    | XOR    | f              | f = f .XOR. WREG                           | 1                        | 1      | N,Z                    |
|                    |        | XOR    | f,WREG         | WREG = f .XOR. WREG                        | 1                        | 1      | N,Z                    |
|                    |        | XOR    | #lit10,Wn      | Wd = lit10 .XOR. Wd                        | 1                        | 1      | N,Z                    |
|                    |        | XOR    | Wb,Ws,Wd       | Wd = Wb .XOR. Ws                           | 1                        | 1      | N,Z                    |
|                    |        | XOR    | Wb,#lit5,Wd    | Wd = Wb .XOR. lit5                         | 1                        | 1      | N,Z                    |
| 83                 | ZE     | ZE     | Ws,Wnd         | Wnd = Zero-extend Ws                       | 1                        | 1      | C,Z,N                  |

# TABLE 26-23: TIMER2, TIMER4, TIMER6 AND TIMER8 EXTERNAL CLOCK TIMING REQUIREMENTS

|              |                |                                          |                                                                | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                                         |     |              |       |                               |    |                               |
|--------------|----------------|------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|--------------|-------|-------------------------------|----|-------------------------------|
| Param<br>No. | Symbol         | Charact                                  | racteristic                                                    |                                                                                                                                                     | Min                                     | Тур | Мах          | Units | Conditions                    |    |                               |
| TB10         | TtxH           | TxCK High Time                           | Synchronous,<br>no prescaler<br>Synchronous,<br>with prescaler |                                                                                                                                                     | 0.5 TCY + 20                            |     | _            | ns    | Must also meet parameter TB15 |    |                               |
|              |                |                                          |                                                                |                                                                                                                                                     | 10                                      | _   | —            | ns    |                               |    |                               |
| TB11         | TtxL           | TxCK Low Time                            | Synchronous,<br>no prescaler<br>Synchronous,<br>with prescaler |                                                                                                                                                     | •                                       |     | 0.5 TCY + 20 | _     | —                             | ns | Must also meet parameter TB15 |
|              |                |                                          |                                                                |                                                                                                                                                     | 10                                      | _   | —            | ns    |                               |    |                               |
| TB15         | TtxP           | TxCK Input<br>Period                     | Synchronous,<br>no prescaler<br>Synchronous,<br>with prescaler |                                                                                                                                                     |                                         |     | TCY + 40     | _     | —                             | ns | N = prescale<br>value         |
|              |                |                                          |                                                                |                                                                                                                                                     | Greater of:<br>20 ns or<br>(Tcy + 40)/N |     |              |       | (1, 8, 64, 256)               |    |                               |
| TB20         | TCKEXT-<br>MRL | Delay from Externa<br>Edge to Timer Incr |                                                                |                                                                                                                                                     | 0.5 TCY                                 | _   | 1.5 TCY      |       | —                             |    |                               |

# TABLE 26-24:TIMER3, TIMER5, TIMER7 AND TIMER9 EXTERNAL CLOCK TIMING<br/>REQUIREMENTS

|              |           |                                           |                           | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                                         |     |            |       |                               |
|--------------|-----------|-------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|------------|-------|-------------------------------|
| Param<br>No. | Symbol    | Characte                                  | eristic                   |                                                                                                                                                 | Min                                     | Тур | Max        | Units | Conditions                    |
| TC10         | TtxH      | TxCK High Time                            | Synchronous               |                                                                                                                                                 | 0.5 TCY + 20                            |     |            | ns    | Must also meet parameter TC15 |
| TC11         | TtxL      | TxCK Low Time                             | Synchronous               |                                                                                                                                                 | 0.5 TCY + 20                            | _   |            | ns    | Must also meet parameter TC15 |
| TC15         | TtxP      | TxCK Input Period                         | Synchronous, no prescaler |                                                                                                                                                 | Tcy + 40                                | _   | _          | ns    | N = prescale<br>value         |
|              |           |                                           | Synchron with prese       |                                                                                                                                                 | Greater of:<br>20 ns or<br>(Tcy + 40)/N |     |            |       | (1, 8, 64, 256)               |
| TC20         | TCKEXTMRL | Delay from Externa<br>Edge to Timer Incre |                           |                                                                                                                                                 | 0.5 TCY                                 |     | 1.5<br>Тсү |       | —                             |



#### FIGURE 26-14: SPIX MODULE MASTER MODE (CKE = 0) TIMING CHARACTERISTICS

### TABLE 26-32: SPIx MASTER MODE (CKE = 0) TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                              | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                    |     |       |                                         |  |
|--------------------|-----------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|-----------------------------------------|--|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                | Min                                                                                                                                             | Тур <sup>(2)</sup> | Max | Units | Conditions                              |  |
| SP10               | TscL                  | SCKx Output Low Time                         | Tcy/2                                                                                                                                           | —                  | -   | ns    | See Note 3                              |  |
| SP11               | TscH                  | SCKx Output High Time                        | Tcy/2                                                                                                                                           | _                  |     | ns    | See Note 3                              |  |
| SP20               | TscF                  | SCKx Output Fall Time                        | _                                                                                                                                               | —                  | _   | ns    | See parameter D032<br>and <b>Note 4</b> |  |
| SP21               | TscR                  | SCKx Output Rise Time                        | _                                                                                                                                               | —                  | _   | ns    | See parameter D031<br>and <b>Note 4</b> |  |
| SP30               | TdoF                  | SDOx Data Output Fall Time                   | —                                                                                                                                               | —                  |     | ns    | See parameter D032<br>and <b>Note 4</b> |  |
| SP31               | TdoR                  | SDOx Data Output Rise Time                   | —                                                                                                                                               | —                  | _   | ns    | See parameter D031<br>and <b>Note 4</b> |  |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge    | —                                                                                                                                               | 6                  | 20  | ns    | _                                       |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge   | 23                                                                                                                                              | —                  |     | ns    | _                                       |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input<br>to SCKx Edge | 30                                                                                                                                              | _                  |     | ns    | _                                       |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

- 2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.
- **3:** The minimum clock period for SCKx is 100 ns. Therefore, the clock generated in Master mode must not violate this specification.
- **4:** Assumes 50 pF load on all SPIx pins.

### TABLE 26-42: ADC CONVERSION (12-BIT MODE) TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                                                           | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                    |         |       |            |  |
|--------------------|--------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-------|------------|--|
| Param<br>No.       | Symbol | Characteristic                                                            | Min.                                                                                                                                            | Typ <sup>(1)</sup> | Max.    | Units | Conditions |  |
|                    |        | Cloc                                                                      | k Paramet                                                                                                                                       | ers                |         |       |            |  |
| AD50a              | Tad    | ADC Clock Period                                                          | 117.6                                                                                                                                           |                    |         | ns    | _          |  |
| AD51a              | tRC    | ADC Internal RC Oscillator<br>Period                                      | —                                                                                                                                               | 250                | _       | ns    | _          |  |
|                    |        | Con                                                                       | version R                                                                                                                                       | ate                |         |       |            |  |
| AD55a              | tCONV  | Conversion Time                                                           |                                                                                                                                                 | 14 Tad             |         |       | _          |  |
| AD56a              | FCNV   | Throughput Rate                                                           | _                                                                                                                                               | _                  | 500     | ksps  | _          |  |
| AD57a              | TSAMP  | Sample Time                                                               | 3.0 Tad                                                                                                                                         |                    |         |       | _          |  |
|                    |        | Timin                                                                     | g Parame                                                                                                                                        | ters               |         |       |            |  |
| AD60a              | tPCS   | Conversion Start from Sample<br>Trigger <sup>(2)</sup>                    | 2.0 TAD                                                                                                                                         | —                  | 3.0 Tad | —     | _          |  |
| AD61a              | tpss   | Sample Start from Setting<br>Sample (SAMP) bit <sup>(2)</sup>             | 2.0 TAD                                                                                                                                         | —                  | 3.0 Tad | _     | —          |  |
| AD62a              | tcss   | Conversion Completion to<br>Sample Start (ASAM = $1$ ) <sup>(2)</sup>     | -                                                                                                                                               | 0.5 Tad            | —       | —     | _          |  |
| AD63a              | tdpu   | Time to Stabilize Analog Stage<br>from ADC Off to ADC On <sup>(2,3)</sup> | —                                                                                                                                               | —                  | 20      | μs    | _          |  |

Note 1: These parameters are characterized but not tested in manufacturing.

**2:** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

**3:** tDPU is the time required for the ADC module to stabilize when it is turned on (AD1CON1<ADON> = 1). During this time, the ADC result is indeterminate.

| Section Name                                                       | Update Description                                                                                                                                                              |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 21.0 "Enhanced CAN<br>(ECAN™) Module"                      | Changed bit 11 in the ECAN Control Register 1 (CiCTRL1) to Reserved (see Register 21-1).                                                                                        |
|                                                                    | Added the ECAN Filter 15-8 Mask Selection (CiFMSKSEL2) register (see Register 21-19).                                                                                           |
| Section 22.0 "10-Bit/12-Bit Analog-to-<br>Digital Converter (ADC)" | Replaced the ADC Module Block Diagram (see Figure 22-1) and removed Figure 21-2.                                                                                                |
| Section 23.0 "Special Features"                                    | Added Note 2 to the Device Configuration Register Map (see Table 23-1).                                                                                                         |
| Section 26.0 "Electrical<br>Characteristics"                       | Updated Typical values for Thermal Packaging Characteristics (see Table 26-3).                                                                                                  |
|                                                                    | Updated Min and Max values for parameter DC12 (RAM Data Retention Voltage) and added Note 4 (see Table 26-4).                                                                   |
|                                                                    | Updated Power-Down Current Max values for parameters DC60b and DC60c (see Table 26-7).                                                                                          |
|                                                                    | Updated Characteristics for I/O Pin Input Specifications (see Table 26-9).                                                                                                      |
|                                                                    | Updated Program Memory values for parameters 136, 137 and 138<br>(renamed to 136a, 137a and 138a), added parameters 136b, 137b and<br>138b, and added Note 2 (see Table 26-12). |
|                                                                    | Added parameter OS42 (GM) to the External Clock Timing Requirements (see Table 26-16).                                                                                          |
|                                                                    | Updated Watchdog Timer Time-out Period parameter SY20 (see Table 26-21).                                                                                                        |

#### TABLE A-2: MAJOR SECTION UPDATES (CONTINUED)