

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 40 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT               |
| Number of I/O              | 85                                                                               |
| Program Memory Size        | 64KB (64K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 16K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 24x10/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-TQFP                                                                         |
| Supplier Device Package    | 100-TQFP (12x12)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj64mc710t-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# dsPIC33F PRODUCT FAMILIES

The dsPIC33FJXXXMCX06/X08/X10 family of devices supports a variety of motor control applications, such as brushless DC motors, single and 3-phase induction motors and switched reluctance motors. The dsPIC33F Motor Control products are also well-suited for Uninterrupted Power Supply (UPS), inverters, switched mode power supplies, power factor correction and also for controlling the power management module in servers, telecommunication equipment and other industrial equipment.

The device names, pin counts, memory sizes and peripheral availability of each device are listed below. The following pages show their pinout diagrams.

# dsPIC33FJXXXMCX06/X08/X10 Controller Families

| Device            | Pins | Program<br>Flash<br>Memory<br>(Kbyte) | RAM<br>(Kbyte) <sup>(1)</sup> | Timer 16-bit | Input Capture | Output Compare<br>Std. PWM | Motor Control PWM | Quadrature Encoder<br>Interface | Codec Interface | ADC             | UART | IdS | I²C™ | Enhanced CAN™ | I/O Pins (Max) <sup>(2)</sup> | Packages |
|-------------------|------|---------------------------------------|-------------------------------|--------------|---------------|----------------------------|-------------------|---------------------------------|-----------------|-----------------|------|-----|------|---------------|-------------------------------|----------|
| dsPIC33FJ64MC506  | 64   | 64                                    | 8                             | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 1 ADC,<br>16 ch | 2    | 2   | 2    | 1             | 53                            | PT       |
| dsPIC33FJ64MC508  | 80   | 64                                    | 8                             | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 1 ADC,<br>18 ch | 2    | 2   | 2    | 1             | 69                            | PT       |
| dsPIC33FJ64MC510  | 100  | 64                                    | 8                             | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 1 ADC,<br>24 ch | 2    | 2   | 2    | 1             | 85                            | PF, PT   |
| dsPIC33FJ64MC706  | 64   | 64                                    | 16                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 2 ADC,<br>16 ch | 2    | 2   | 2    | 1             | 53                            | PT       |
| dsPIC33FJ64MC710  | 100  | 64                                    | 16                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 2 ADC,<br>24 ch | 2    | 2   | 2    | 2             | 85                            | PF, PT   |
| dsPIC33FJ128MC506 | 64   | 128                                   | 8                             | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 1 ADC,<br>16 ch | 2    | 2   | 2    | 1             | 53                            | PT       |
| dsPIC33FJ128MC510 | 100  | 128                                   | 8                             | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 1 ADC,<br>24 ch | 2    | 2   | 2    | 1             | 85                            | PF, PT   |
| dsPIC33FJ128MC706 | 64   | 128                                   | 16                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 2 ADC,<br>16 ch | 2    | 2   | 2    | 1             | 53                            | PT       |
| dsPIC33FJ128MC708 | 80   | 128                                   | 16                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 2 ADC,<br>18 ch | 2    | 2   | 2    | 2             | 69                            | PT       |
| dsPIC33FJ128MC710 | 100  | 128                                   | 16                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 2 ADC,<br>24 ch | 2    | 2   | 2    | 2             | 85                            | PF, PT   |
| dsPIC33FJ256MC510 | 100  | 256                                   | 16                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 1 ADC,<br>24 ch | 2    | 2   | 2    | 1             | 85                            | PF, PT   |
| dsPIC33FJ256MC710 | 100  | 256                                   | 30                            | 9            | 8             | 8                          | 8 ch              | 1                               | 0               | 2 ADC,<br>24 ch | 2    | 2   | 2    | 2             | 85                            | PF, PT   |

Note 1: RAM size is inclusive of 2 Kbytes DMA RAM.

2: Maximum I/O pin count includes pins shared by the peripheral functions.

### **Pin Diagrams (Continued)**



## 2.5 ICSP Pins

The PGECx and PGEDx pins are used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes, and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB<sup>®</sup> ICD 2, MPLAB ICD 3 or MPLAB REAL ICE<sup>™</sup>.

For more information on ICD 2, ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip website.

- *"MPLAB<sup>®</sup> ICD 2 In-Circuit Debugger User's Guide"* DS51331
- *"Using MPLAB<sup>®</sup> ICD 2"* (poster) DS51265
- "MPLAB<sup>®</sup> ICD 2 Design Advisory" DS51566
- "Using MPLAB<sup>®</sup> ICD 3 In-Circuit Debugger" (poster) DS51765
- "MPLAB<sup>®</sup> ICD 3 Design Advisory" DS51764
- "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator User's Guide" DS51616
- "Using MPLAB<sup>®</sup> REAL ICE™" (poster) DS51749

# 2.6 External Oscillator Pins

Many DSCs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 9.0 "Oscillator Configuration"** for details).

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is shown in Figure 2-3.

## FIGURE 2-3: SU OF

#### SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT



### 3.6.1 MULTIPLIER

The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. The output of the 17-bit x 17-bit multiplier/scaler is a 33-bit value which is sign-extended to 40 bits. Integer data is inherently represented as a signed two's complement value, where the MSb is defined as a sign bit. Generally speaking, the range of an N-bit two's complement integer is -2<sup>N-1</sup> to  $2^{N-1} - 1$ . For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0. For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF).

When the multiplier is configured for fractional multiplication, the data is represented as a two's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit two's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of 3.01518x10<sup>-5</sup>. In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product which has a precision of 4.65661 x 10<sup>-10</sup>.

The same multiplier is used to support the MCU multiply instructions which include integer 16-bit signed, unsigned and mixed sign multiplies.

The MUL instruction may be directed to use byte or word sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array.

# 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its pre-accumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled via the barrel shifter prior to accumulation.

# 3.6.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side, and either true, or complement data into the other input. In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented), whereas in the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented. The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register:

- Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed.
- Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block which controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described above and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate.

Six STATUS register bits have been provided to support saturation and overflow; they are:

- 1. OA:
  - AccA overflowed into guard bits
- 2. OB:

AccB overflowed into guard bits

3. SA:

AccA saturated (bit 31 overflow and saturation) or

AccA overflowed into guard bits and saturated (bit 39 overflow and saturation)

4. SB: AccB saturat

AccB saturated (bit 31 overflow and saturation) or

AccB overflowed into guard bits and saturated (bit 39 overflow and saturation)

- 5. OAB:
  - Logical OR of OA and OB
- 6. SAB:

Logical OR of SA and SB

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when they and the corresponding Overflow Trap Flag Enable bits (OVATE, OVBTE) in the INTCON1 register (refer to **Section 7.0 "Interrupt Controller"**) are set. This allows the user to take immediate action, for example, to correct system gain.

## 4.2.5 X AND Y DATA SPACES

The core has two data spaces, X and Y. These data spaces can be considered either separate (for some DSP instructions) or as one unified linear address range (for MCU instructions). The data spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT).

The X data space is used by all instructions and supports all addressing modes. There are separate read and write data buses for X data space. The X read data bus is the read data path for all instructions that view data space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class).

The Y data space is used in concert with the X data space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY.N and MSC) to provide two concurrent data read paths.

Both the X and Y data spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X data space.

All data memory writes, including in DSP instructions, view data space as combined X and Y address space. The boundary between the X and Y data spaces is device-dependent and is not user-programmable.

All effective addresses are 16 bits wide and point to bytes within the data space. Therefore, the data space address range is 64 Kbytes, or 32K words, though the implemented memory locations vary by device.

### 4.2.6 DMA RAM

Every dsPIC33FJXXXMCX06/X08/X10 device contains 2 Kbytes of dual ported DMA RAM located at the end of Y data space. Memory locations is part of Y data RAM and is in the DMA RAM space are accessible simultaneously by the CPU and the DMA controller module. DMA RAM is utilized by the DMA controller to store data to be transferred to various peripherals using DMA, as well as data transferred from various peripherals using DMA. The DMA RAM can be accessed by the DMA controller without having to steal cycles from the CPU.

When the CPU and the DMA controller attempt to concurrently write to the same DMA RAM location, the hardware ensures that the CPU is given precedence in accessing the DMA RAM location. Therefore, the DMA RAM provides a reliable means of transferring DMA data without ever having to stall the CPU.

| Reset Type      | Clock Source  | SYSRST Delay           | System Clock<br>Delay | FSCM<br>Delay | Notes            |
|-----------------|---------------|------------------------|-----------------------|---------------|------------------|
| POR             | EC, FRC, LPRC | TPOR + TSTARTUP + TRST | —                     |               | 1, 2, 3          |
|                 | ECPLL, FRCPLL | Tpor + Tstartup + Trst | TLOCK                 | TFSCM         | 1, 2, 3, 5, 6    |
|                 | XT, HS, SOSC  | TPOR + TSTARTUP + TRST | Tost                  | TFSCM         | 1, 2, 3, 4, 6    |
|                 | XTPLL, HSPLL  | TPOR + TSTARTUP + TRST | Tost + Tlock          | TFSCM         | 1, 2, 3, 4, 5, 6 |
| BOR             | EC, FRC, LPRC | TSTARTUP + TRST        | —                     | _             | 3                |
|                 | ECPLL, FRCPLL | Tstartup + Trst        | TLOCK                 | TFSCM         | 3, 5, 6          |
|                 | XT, HS, SOSC  | TSTARTUP + TRST        | Tost                  | TFSCM         | 3, 4, 6          |
|                 | XTPLL, HSPLL  | Tstartup + Trst        | Tost + Tlock          | TFSCM         | 3, 4, 5, 6       |
| MCLR            | Any Clock     | Trst                   | —                     | _             | 3                |
| WDT             | Any Clock     | Trst                   | —                     | _             | 3                |
| Software        | Any Clock     | Trst                   | —                     | _             | 3                |
| Illegal Opcode  | Any Clock     | Trst                   | —                     | _             | 3                |
| Uninitialized W | Any Clock     | Trst                   | —                     | _             | 3                |
| Trap Conflict   | Any Clock     | TRST                   |                       |               | 3                |

### TABLE 6-3: RESET DELAY TIMES FOR VARIOUS DEVICE RESETS

**Note 1:** TPOR = Power-on Reset delay (10  $\mu$ s nominal).

- **2:** TSTARTUP = Conditional POR delay of 20 μs nominal (if on-chip regulator is enabled) or 64 ms nominal Power-up Timer delay (if regulator is disabled). TSTARTUP is also applied to all returns from powered-down states, including waking from Sleep mode, if the regulator is enabled.
- 3: TRST = Internal state Reset time (20 µs nominal).
- **4:** Tos⊤ = Oscillator Start-up Timer. A 10-bit counter counts 1024 oscillator periods before releasing the oscillator clock to the system.
- **5**: TLOCK = PLL lock time (20 μs nominal).
- **6**: TFSCM = Fail-Safe Clock Monitor delay (100 μs nominal).

#### 6.2.1 POR AND LONG OSCILLATOR START-UP TIMES

The oscillator start-up circuitry and its associated delay timers are not linked to the device Reset delays that occur at power-up. Some crystal circuits (especially low-frequency crystals) have a relatively long start-up time. Therefore, <u>one or more of the following conditions</u> is possible after SYSRST is released:

- · The oscillator circuit has not begun to oscillate.
- The Oscillator Start-up Timer has not expired (if a crystal oscillator is used).
- The PLL has not achieved a lock (if PLL is used).

The device will not begin to execute code until a valid clock source has been released to the system. Therefore, the oscillator and PLL start-up delays must be considered when the Reset delay time must be known.

### 6.2.2 FAIL-SAFE CLOCK MONITOR (FSCM) AND DEVICE RESETS

If the FSCM is enabled, it begins to monitor the system clock source when SYSRST is released. If a valid clock source is not available at this time, the device automatically switches to the FRC oscillator and the user can switch to the desired crystal oscillator in the Trap Service Routine.

### 6.2.2.1 FSCM Delay for Crystal and PLL Clock Sources

When the system clock source is provided by a crystal oscillator and/or the PLL, a small delay, TFSCM, is automatically inserted after the POR and PWRT delay times. The FSCM does not begin to monitor the system clock source until this delay expires. The FSCM delay time is nominally 500  $\mu$ s and provides additional time for the oscillator and/or PLL to stabilize. In most cases, the FSCM delay prevents an oscillator failure trap at a device Reset when the PWRT is disabled.

# 7.0 INTERRUPT CONTROLLER

Note: This data sheet summarizes the features of the dsPIC33FJXXXMCX06/X08/X10 family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 6.** "Interrupts" (DS70184) in the "dsPIC33F Family Reference Manual", which is available from the Microchip web site (www.microchip.com).

The interrupt controller for the dsPIC33FJXXXMCX06/ X08/X10 family of devices reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33FJXXXMCX06/X08/X10 CPU. It has the following features:

- Up to eight processor exceptions and software traps
- Seven user-selectable priority levels
- Interrupt Vector Table (IVT) with up to 118 vectors
- A unique vector for each interrupt or exception source
- · Fixed priority within a specified user priority level
- Alternate Interrupt Vector Table (AIVT) for debug support
- Fixed interrupt entry and return latencies

# 7.1 Interrupt Vector Table

The Interrupt Vector Table (IVT) is shown in Figure 7-1. The IVT resides in program memory, starting at location 000004h. The IVT contains 126 vectors consisting of eight nonmaskable trap vectors plus up to 118 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority; this priority is linked to their position in the vector table. All other things being equal, lower addresses have a higher natural priority. For example, the interrupt associated with vector 0 will take priority over interrupts at any other vector address.

The dsPIC33FJXXXMCX06/X08/X10 family of devices implement up to 67 unique interrupts and five nonmaskable traps. These are summarized in Table 7-1 and Table 7-2.

### 7.1.1 ALTERNATE INTERRUPT VECTOR TABLE

The Alternate Interrupt Vector Table (AIVT) is located after the IVT, as shown in Figure 7-1. Access to the AIVT is provided by the ALTIVT control bit (INTCON2<15>). If the ALTIVT bit is set, all interrupt and exception processes use the alternate vectors instead of the default vectors. The alternate vectors are organized in the same manner as the default vectors.

The AIVT supports debugging by providing a means to switch between an application and a support environment without requiring the interrupt vectors to be reprogrammed. This feature also enables switching between applications for evaluation of different software algorithms at run time. If the AIVT is not needed, the AIVT should be programmed with the same addresses used in the IVT.

# 7.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33FJXXXMCX06/X08/X10 device clears its registers in response to a Reset, which forces the PC to zero. The digital signal controller then begins program execution at location 0x000000. The user programs a GOTO instruction at the Reset address, which redirects program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT and AIVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

| REGISTER 7-11: | IEC1: INTERRUPT ENABLE CONTROL | <b>REGISTER 1</b> |
|----------------|--------------------------------|-------------------|
|----------------|--------------------------------|-------------------|

| R/W-0        | R/W-0           | R/W-0            | R/W-0           | R/W-0           | R/W-0            | R/W-0                   | R/W-0   |
|--------------|-----------------|------------------|-----------------|-----------------|------------------|-------------------------|---------|
| U2TXIE       | U2RXIE          | INT2IE           | T5IE            | T4IE            | OC4IE            | OC3IE                   | DMA2IE  |
| bit 15       |                 |                  |                 |                 |                  |                         | bit 8   |
|              |                 |                  |                 |                 |                  |                         |         |
| R/W-0        | R/W-0           | R/W-0            | R/W-0           | R/W-0           | U-0              | R/W-0                   | R/W-0   |
| IC8IE        | IC7IE           | AD2IE            | INT1IE          | CNIE            |                  | MI2C1IE                 | SI2C1IE |
| bit 7        |                 |                  |                 |                 |                  |                         | bit 0   |
|              |                 |                  |                 |                 |                  |                         |         |
| Legend:      | <b>L</b> :4     |                  | L:4             | II — Ilminonia  | mented bit men   |                         |         |
| R = Readable |                 | vv = vvritable   | DIL             | 0' = 0          | mented bit, read | uas u<br>v = Pitio unkr | 2014/2  |
|              | OR              | I = DILIS SEL    |                 |                 | eareu            | x = Bit is uliki        | IOWI    |
| bit 15       | U2TXIF: UAF     | RT2 Transmitte   | r Interrupt En: | able bit        |                  |                         |         |
| bit io       | 1 = Interrupt i | request enable   | d               |                 |                  |                         |         |
|              | 0 = Interrupt i | request not ena  | abled           |                 |                  |                         |         |
| bit 14       | U2RXIE: UAF     | RT2 Receiver li  | nterrupt Enab   | le bit          |                  |                         |         |
|              | 1 = Interrupt I | request enable   | d               |                 |                  |                         |         |
| hit 12       |                 | request not ena  | Enchlo hit      |                 |                  |                         |         |
| DIL 13       | 1 = Interrupt i | request enable   |                 |                 |                  |                         |         |
|              | 0 = Interrupt i | request not ena  | abled           |                 |                  |                         |         |
| bit 12       | T5IE: Timer5    | Interrupt Enab   | le bit          |                 |                  |                         |         |
|              | 1 = Interrupt i | request enable   | d               |                 |                  |                         |         |
| L:1 44       |                 | request not ena  |                 |                 |                  |                         |         |
| DIT          | 1 = Interrupt   | Interrupt Enab   | ie dit<br>H     |                 |                  |                         |         |
|              | 0 = Interrupt i | request not ena  | abled           |                 |                  |                         |         |
| bit 10       | OC4IE: Output   | ut Compare Ch    | annel 4 Interr  | upt Enable bit  |                  |                         |         |
|              | 1 = Interrupt   | request enable   | d               |                 |                  |                         |         |
|              |                 | request not ena  | abled           |                 |                  |                         |         |
| bit 9        | OC3IE: Output   | ut Compare Ch    | annel 3 Interr  | upt Enable bit  |                  |                         |         |
|              | 0 = Interrupt i | request enable   | abled           |                 |                  |                         |         |
| bit 8        | DMA2IE: DM      | A Channel 2 D    | ata Transfer (  | Complete Inter  | rupt Enable bit  |                         |         |
|              | 1 = Interrupt I | request enable   | d               |                 |                  |                         |         |
|              | 0 = Interrupt I | request not ena  | abled           |                 |                  |                         |         |
| bit 7        | IC8IE: Input (  | Capture Chann    | el 8 Interrupt  | Enable bit      |                  |                         |         |
|              | 1 = Interrupt i | request enable   | a<br>abled      |                 |                  |                         |         |
| bit 6        | IC7IE: Input (  | Capture Chann    | el 7 Interrupt  | Enable bit      |                  |                         |         |
|              | 1 = Interrupt i | request enable   | d               |                 |                  |                         |         |
|              | 0 = Interrupt i | request not ena  | abled           |                 |                  |                         |         |
| bit 5        | AD2IE: ADC2     | 2 Conversion C   | omplete Inter   | rupt Enable bit | t                |                         |         |
|              | 1 = Interrupt I | request enable   | d<br>abled      |                 |                  |                         |         |
| bit 4        | INT1IE: Exter   | rnal Interrunt 1 | Enable bit      |                 |                  |                         |         |
|              | 1 = Interrupt i | request enable   |                 |                 |                  |                         |         |
|              | 0 = Interrupt   | request not ena  | abled           |                 |                  |                         |         |

| U-0          | R/W-1             | R/W-0                | R/W-0           | U-0               | R/W-1          | R/W-0          | R/W-0  |
|--------------|-------------------|----------------------|-----------------|-------------------|----------------|----------------|--------|
|              |                   | OC7IP<2:0>           |                 |                   |                | OC6IP<2:0>     |        |
| bit 15       |                   |                      |                 |                   |                |                | bit 8  |
|              |                   |                      |                 |                   |                |                |        |
| U-0          | R/W-1             | R/W-0                | R/W-0           | U-0               | R/W-1          | R/W-0          | R/W-0  |
| _            |                   | OC5IP<2:0>           |                 | —                 |                | IC6IP<2:0>     |        |
| bit 7        |                   |                      |                 |                   |                |                | bit 0  |
|              |                   |                      |                 |                   |                |                |        |
| Legena:      | hit               | W - Writchlo b       |                 | II – Unimplor     | monted hit rec | vd oo 'O'      |        |
| R = Reauable |                   | vv = vvritable t     | Л               | 0' = Onimpier     | ared           | v = Bitis unkn | 0)4/12 |
|              | FUR               | I – Dit is set       |                 |                   |                |                | OWIT   |
| bit 15       | Unimpleme         | nted: Read as 'o     | 3               |                   |                |                |        |
| bit 14-12    | OC7IP<2:0>        | >: Output Compar     | re Channel 7    | Interrupt Prior   | ity bits       |                |        |
|              | 111 = Interr      | upt is priority 7 (h | ighest priori   | ty interrupt)     |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | 001 = Interr      | upt is priority 1    |                 |                   |                |                |        |
|              | 000 = Interr      | upt source is disa   | abled           |                   |                |                |        |
| bit 11       | Unimpleme         | nted: Read as '0     | ,               |                   |                |                |        |
| bit 10-8     | OC6IP<2:0>        | Output Comparison    | re Channel 6    | 6 Interrupt Prior | ity bits       |                |        |
|              | 111 = Interr      | upt is priority 7 (h | ighest priori   | ty interrupt)     |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | 001 = Interr      | upt is priority 1    | blad            |                   |                |                |        |
| bit 7        |                   | upt source is disa   | ,<br>,          |                   |                |                |        |
| DIL 7        |                   |                      | ro Chonnol F    | Latorrupt Drior   | ity hito       |                |        |
| DIL 0-4      | 111 = Interr      | upt is priority 7 (h | ighest priori   | tv interrupt)     | ity bits       |                |        |
|              | •                 |                      | ingridet priori | iy monapty        |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | •<br>001 = Interr | unt is priority 1    |                 |                   |                |                |        |
|              | 000 = Interr      | upt source is disa   | abled           |                   |                |                |        |
| bit 3        | Unimpleme         | ented: Read as '0    | ,               |                   |                |                |        |
| bit 2-0      | IC6IP<2:0>:       | Input Capture C      | hannel 6 Inte   | errupt Priority b | its            |                |        |
|              | 111 = Interr      | upt is priority 7 (h | ighest priori   | ty interrupt)     |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | •                 |                      |                 |                   |                |                |        |
|              | 001 = Interr      | upt is priority 1    |                 |                   |                |                |        |
|              | 000 = Interr      | upt source is disa   | abled           |                   |                |                |        |

### REGISTER 7-25: IPC10: INTERRUPT PRIORITY CONTROL REGISTER 10

### REGISTER 13-2: TyCON (T3CON, T5CON, T7CON OR T9CON) CONTROL REGISTER

| R/W-0              | U-0 | R/W-0                | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------------------|-----|----------------------|-----|-----|-----|-----|-------|
| TON <sup>(1)</sup> | —   | TSIDL <sup>(2)</sup> | —   | —   | —   | —   | —     |
| bit 15             |     |                      |     |     |     |     | bit 8 |

| U-0   | R/W-0                | R/W-0 | R/W-0                | U-0 | U-0 | R/W-0                | U-0   |
|-------|----------------------|-------|----------------------|-----|-----|----------------------|-------|
| —     | TGATE <sup>(1)</sup> | TCKPS | <1:0> <sup>(1)</sup> | —   | —   | TCS <sup>(1,3)</sup> | —     |
| bit 7 |                      |       |                      |     |     |                      | bit 0 |

| Legend:    |                                                                                                             |                                                   |                                  |                                      |  |  |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------|--------------------------------------|--|--|--|--|--|--|
| R = Reada  | ble bit                                                                                                     | W = Writable bit                                  | U = Unimplemented bit,           | read as '0'                          |  |  |  |  |  |  |
| -n = Value | at POR                                                                                                      | '1' = Bit is set                                  | '0' = Bit is cleared             | x = Bit is unknown                   |  |  |  |  |  |  |
|            |                                                                                                             |                                                   |                                  |                                      |  |  |  |  |  |  |
| bit 15     | TON: Time                                                                                                   | ery On bit <sup>(1)</sup>                         |                                  |                                      |  |  |  |  |  |  |
|            | 1 = Starts<br>0 = Stops                                                                                     | 16-bit Timery<br>16-bit Timery                    |                                  |                                      |  |  |  |  |  |  |
| bit 14     | Unimplen                                                                                                    | nented: Read as '0'                               |                                  |                                      |  |  |  |  |  |  |
| bit 13     | TSIDL: St                                                                                                   | op in Idle Mode bit <sup>(2)</sup>                |                                  |                                      |  |  |  |  |  |  |
|            | 1 = Discontinue module operation when device enters Idle mode<br>0 = Continue module operation in Idle mode |                                                   |                                  |                                      |  |  |  |  |  |  |
| bit 12-7   | Unimplen                                                                                                    | Unimplemented: Read as '0'                        |                                  |                                      |  |  |  |  |  |  |
| bit 6      | <b>TGATE:</b> Timery Gated Time Accumulation Enable bit <sup>(1)</sup>                                      |                                                   |                                  |                                      |  |  |  |  |  |  |
|            | $\frac{\text{When TCS} = 1}{\text{This bit is ignored}}$                                                    |                                                   |                                  |                                      |  |  |  |  |  |  |
|            | When TCS<br>1 = Gated                                                                                       | S = 0:<br>time accumulation enabled               |                                  |                                      |  |  |  |  |  |  |
|            | 0 = Gated                                                                                                   | time accumulation disabled                        |                                  |                                      |  |  |  |  |  |  |
| bit 5-4    | TCKPS<1                                                                                                     | :0>: Timer3 Input Clock Pre                       | scale Select bits <sup>(1)</sup> |                                      |  |  |  |  |  |  |
|            | 11 = 1:25                                                                                                   | 6                                                 |                                  |                                      |  |  |  |  |  |  |
|            | 10 = 1:64                                                                                                   |                                                   |                                  |                                      |  |  |  |  |  |  |
|            | 01 = 1.8<br>00 = 1.1                                                                                        |                                                   |                                  |                                      |  |  |  |  |  |  |
| bit 3-2    | Unimplen                                                                                                    | nented: Read as '0'                               |                                  |                                      |  |  |  |  |  |  |
| bit 1      | TCS: Time                                                                                                   | ery Clock Source Select bit <sup>(1</sup>         | l,3)                             |                                      |  |  |  |  |  |  |
|            | 1 = Extern                                                                                                  | al clock from pin TyCK (on t                      | he rising edge)                  |                                      |  |  |  |  |  |  |
|            | 0 = Interna                                                                                                 | al clock (FCY)                                    |                                  |                                      |  |  |  |  |  |  |
| bit 0      | Unimplen                                                                                                    | nented: Read as '0'                               |                                  |                                      |  |  |  |  |  |  |
| Note 1:    | When 32-bit o functions are s                                                                               | peration is enabled (T2CON-<br>set through T2CON. | <3> = 1), these bits have no e   | ffect on Timery operation; all timer |  |  |  |  |  |  |

- 2: When 32-bit timer operation is enabled (T32 = 1) in the Timer Control register (TxCON<3>), the TSIDL bit must be cleared to operate the 32-bit timer in Idle mode.
- 3: The TyCK pin is not available on all timers. Refer to the "Pin Diagrams" section for the available pins.

| R/W-0           | R/W-0                      | R/W-0                          | R/W-0            | R/W-0             | R/W-0             | R/W-0           | R/W-0   |
|-----------------|----------------------------|--------------------------------|------------------|-------------------|-------------------|-----------------|---------|
| FAOV4H          | FAOV4L                     | FAOV3H                         | FAOV3L           | FAOV2H            | FAOV2L            | FAOV1H          | FAOV1L  |
| bit 15          | -                          |                                |                  |                   |                   |                 | bit 8   |
|                 |                            |                                |                  |                   |                   |                 |         |
| R/W-0           | U-0                        | U-0                            | U-0              | R/W-0             | R/W-0             | R/W-0           | R/W-0   |
| FLTAM           | —                          | —                              | _                | FAEN4             | FAEN3             | FAEN2           | FAEN1   |
| bit 7           |                            |                                |                  |                   |                   |                 | bit 0   |
|                 |                            |                                |                  |                   |                   |                 |         |
| Legend:         |                            |                                |                  |                   |                   |                 |         |
| R = Readable    | bit                        | W = Writable                   | bit              | U = Unimpler      | mented bit, read  | l as '0'        |         |
| -n = Value at F | POR                        | '1' = Bit is set               |                  | '0' = Bit is cle  | ared              | x = Bit is unkr | Iown    |
|                 |                            |                                |                  |                   |                   |                 |         |
| bit 15-8        | FAOVxH<4:1                 | >:FAOVxL<4:                    | 1>: Fault Inpu   | it A PWM Over     | ride Value bits   |                 |         |
|                 | 1 = The PWN                | 1 output pin is c              | driven active o  | on an external f  | Fault input even  | t               |         |
| hit 7           |                            | t output pin is t              |                  | on an externa     | i Fault input eve |                 |         |
|                 | 1 = The Fault              | A MODE DI                      | nctions in the ( |                   | mode              |                 |         |
|                 | 0 = The Fault              | A input pin late               | ches all contro  | ol pins to the st | ates programm     | ed in FLTACON   | √<15:8> |
| bit 6-4         | Unimplemen                 | ted: Read as '                 | 0'               |                   |                   |                 |         |
| bit 3           | FAEN4: Fault               | t Input A Enable               | e bit            |                   |                   |                 |         |
|                 | 1 = PWM4H/F                | PWM4L pin pai                  | r is controlled  | by Fault Input    | A                 |                 |         |
|                 | 0 = PWM4H/F                | PWM4L pin pai                  | ir is not contro | lled by Fault Ir  | nput A            |                 |         |
| bit 2           | FAEN3: Fault               | t Input A Enable               | e bit            |                   |                   |                 |         |
|                 | 1 = PWM3H/F                | PWM3L pin pai                  | r is controlled  | by Fault Input    | A                 |                 |         |
|                 | 0 = PWM3H/H                | PWM3L pin pai                  | r is not contro  | olled by Fault Ir | iput A            |                 |         |
| bit 1           | FAEN2: Fault               | Input A Enable                 | e bit            |                   |                   |                 |         |
|                 | 1 = PWM2H/F<br>0 = PWM2H/F | PWW2L pin pai<br>PWW2L pin pai | r is controlled  | by Fault Input    | A<br>A            |                 |         |
| hit 0           | FAEN1: Fault               | t Input A Enable               | ≏ hit            |                   | ipativ            |                 |         |
|                 | 1 = PWM1H/F                | PWM11 pin pai                  | r is controlled  | by Fault Input    | А                 |                 |         |
|                 | 0 = PWM1H/F                | PWM1L pin pai                  | ir is not contro | olled by Fault Ir | nput A            |                 |         |

### REGISTER 16-9: PxFLTACON: FAULT A CONTROL REGISTER

### REGISTER 16-14: PxDC3: PWM DUTY CYCLE REGISTER 3

| R/W-0                                                      | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0                            | R/W-0    | R/W-0 |
|------------------------------------------------------------|-------|------------------|-------|------------------|----------------------------------|----------|-------|
|                                                            |       |                  | PDC3  | 3<15:8>          |                                  |          |       |
| bit 15                                                     |       |                  |       |                  |                                  |          | bit 8 |
|                                                            |       |                  |       |                  |                                  |          |       |
| R/W-0                                                      | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0                            | R/W-0    | R/W-0 |
|                                                            |       |                  | PDC   | 3<7:0>           |                                  |          |       |
| bit 7                                                      |       |                  |       |                  |                                  |          | bit 0 |
|                                                            |       |                  |       |                  |                                  |          |       |
| Legend:                                                    |       |                  |       |                  |                                  |          |       |
| R = Readable bit W = Writable bit U = Unimplemented bit, I |       |                  |       |                  | nented bit, read                 | d as '0' |       |
| -n = Value at P                                            | OR    | '1' = Bit is set |       | '0' = Bit is cle | Bit is cleared x = Bit is unknow |          |       |

bit 15-0 PDC3<15:0>: PWM Duty Cycle #3 Value bits

### REGISTER 16-15: PxDC4: PWM DUTY CYCLE REGISTER 4

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                  | R/W-0 | R/W-0              | R/W-0 |  |
|-----------------|-------|------------------|-------|----------------------------------------|-------|--------------------|-------|--|
|                 |       |                  | PDC4  | 4<15:8>                                |       |                    |       |  |
| bit 15          |       |                  |       |                                        |       |                    | bit 8 |  |
|                 |       |                  |       |                                        |       |                    |       |  |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                  | R/W-0 | R/W-0              | R/W-0 |  |
|                 |       |                  | PDC   | 4<7:0>                                 |       |                    |       |  |
| bit 7           |       |                  |       |                                        |       |                    | bit 0 |  |
|                 |       |                  |       |                                        |       |                    |       |  |
| Legend:         |       |                  |       |                                        |       |                    |       |  |
| R = Readable    | bit   | W = Writable     | bit   | bit U = Unimplemented bit, read as '0' |       |                    |       |  |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle                       | ared  | x = Bit is unknown |       |  |

bit 15-0 PDC4<15:0>: PWM Duty Cycle #4 Value bits

# REGISTER 19-1: I2CxCON: I2Cx CONTROL REGISTER (CONTINUED)

| bit 5 | <b>ACKDT:</b> Acknowledge Data bit (when operating as I <sup>2</sup> C master, applicable during master receive)                                                                                                                                       |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Value that will be transmitted when the software initiates an Acknowledge sequence.<br>1 = Send NACK during Acknowledge<br>0 = Send ACK during Acknowledge                                                                                             |
| bit 4 | <b>ACKEN:</b> Acknowledge Sequence Enable bit (when operating as I <sup>2</sup> C master, applicable during master receive)                                                                                                                            |
|       | <ul> <li>1 = Initiate Acknowledge sequence on SDAx and SCLx pins and transmit ACKDT data bit.<br/>Hardware clear at end of master Acknowledge sequence</li> <li>0 = Acknowledge sequence not in progress</li> </ul>                                    |
| bit 3 | <b>RCEN:</b> Receive Enable bit (when operating as $l^2C$ master)                                                                                                                                                                                      |
|       | 1 = Enables Receive mode for $I^2C$ . Hardware clear at end of eighth bit of master receive data byte<br>0 = Receive sequence not in progress                                                                                                          |
| bit 2 | PEN: Stop Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                                                             |
|       | <ul> <li>1 = Initiate Stop condition on SDAx and SCLx pins. Hardware clear at end of master Stop sequence</li> <li>0 = Stop condition not in progress</li> </ul>                                                                                       |
| bit 1 | <b>RSEN:</b> Repeated Start Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                                           |
|       | <ul> <li>1 = Initiate Repeated Start condition on SDAx and SCLx pins. Hardware clear at end of<br/>master Repeated Start sequence</li> </ul>                                                                                                           |
|       | 0 = Repeated Start condition not in progress                                                                                                                                                                                                           |
| bit 0 | <ul> <li>SEN: Start Condition Enable bit (when operating as I<sup>2</sup>C master)</li> <li>1 = Initiate Start condition on SDAx and SCLx pins. Hardware clear at end of master Start sequence</li> <li>0 = Start condition not in progress</li> </ul> |

### REGISTER 19-2: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 3 | S: Start bit                                                                                                                                                                                                                     |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul>                                                                                       |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                                                                                                               |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                |
|       | <ul> <li>1 = Read – indicates data transfer is output from slave</li> <li>0 = Write – indicates data transfer is input to slave</li> <li>Hardware set or clear after reception of I<sup>2</sup>C device address byte.</li> </ul> |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                                                                                                              |
|       | 1 = Receive complete; I2CxRCV is full                                                                                                                                                                                            |
|       | 0 = Receive not complete; I2CxRCV is empty                                                                                                                                                                                       |
|       | Hardware set when I2CxRCV is written with received byte. Hardware clear when software<br>reads I2CxRCV.                                                                                                                          |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                                                                                                             |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                                                                                                                                        |
|       | 0 = Transmit complete, I2CxTRN is empty                                                                                                                                                                                          |
|       | Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.                                                                                                                                    |

### REGISTER 21-10: CiCFG2: ECAN™ BAUD RATE CONFIGURATION REGISTER 2

| U-0    | R/W-x  | U-0 | U-0 | U-0 | R/W-x | R/W-x       | R/W-x |
|--------|--------|-----|-----|-----|-------|-------------|-------|
| —      | WAKFIL | —   | _   | —   | :     | SEG2PH<2:0> |       |
| bit 15 |        |     |     |     |       |             | bit 8 |

| R/W-x    | R/W-x | R/W-x | R/W-x       | R/W-x | R/W-x | R/W-x      | R/W-x |
|----------|-------|-------|-------------|-------|-------|------------|-------|
| SEG2PHTS | SAM   |       | SEG1PH<2:0> | >     |       | PRSEG<2:0> |       |
| bit 7    |       |       |             |       |       |            | bit 0 |

| l egend:                                         |                                                         |                               |                         |                    |  |  |  |  |
|--------------------------------------------------|---------------------------------------------------------|-------------------------------|-------------------------|--------------------|--|--|--|--|
| R = Readable bit                                 |                                                         | W = Writable bit              | II = Unimplemented bit  | read as '0'        |  |  |  |  |
|                                                  |                                                         | $4^{2}$ = Dit is set          | $0^{\circ} = 0^{\circ}$ |                    |  |  |  |  |
| -n = value at F                                  | <b>UR</b>                                               | I = Bit is set                | 0 = Bit is cleared      | x = Bit is unknown |  |  |  |  |
|                                                  |                                                         |                               |                         |                    |  |  |  |  |
| bit 15                                           | Unimplemen                                              | ted: Read as '0'              |                         |                    |  |  |  |  |
| bit 14                                           | WAKFIL: Sele                                            | ect CAN bus Line Filter fo    | or Wake-up bit          |                    |  |  |  |  |
|                                                  | 1 = Use CAN                                             | bus line filter for wake-up   | 0                       |                    |  |  |  |  |
|                                                  | 0 = CAN bus                                             | line filter is not used for w | vake-up                 |                    |  |  |  |  |
| bit 13-11                                        | Unimplemen                                              | ted: Read as '0'              |                         |                    |  |  |  |  |
| bit 10-8                                         | SEG2PH<2:0                                              | >: Phase Buffer Segmen        | t 2 bits                |                    |  |  |  |  |
|                                                  | 111 = Length is 8 x TQ                                  |                               |                         |                    |  |  |  |  |
|                                                  | 000 = Length                                            | is 1 x Tq                     |                         |                    |  |  |  |  |
| bit 7                                            | SEG2PHTS:                                               | Phase Segment 2 Time S        | Select bit              |                    |  |  |  |  |
|                                                  | 1 = Freely programmable                                 |                               |                         |                    |  |  |  |  |
|                                                  | ), whichever is greater                                 |                               |                         |                    |  |  |  |  |
| bit 6 SAM: Sample of the CAN bus Line bit        |                                                         |                               |                         |                    |  |  |  |  |
|                                                  | 1 = Bus line is sampled three times at the sample point |                               |                         |                    |  |  |  |  |
|                                                  | 0 = Bus line is sampled once at the sample point        |                               |                         |                    |  |  |  |  |
| bit 5-3 SEG1PH<2:0>: Phase Buffer Segment 1 bits |                                                         |                               |                         |                    |  |  |  |  |
|                                                  | 111 = Length is 8 x TQ                                  |                               |                         |                    |  |  |  |  |
|                                                  | 000 = Length                                            | is 1 x Tq                     |                         |                    |  |  |  |  |
| bit 2-0                                          | PRSEG<2:0>: Propagation Time Segment bits               |                               |                         |                    |  |  |  |  |
|                                                  | 111 = Length                                            | is 8 x TQ                     |                         |                    |  |  |  |  |
| 000 = Length is 1 x Tq                           |                                                         |                               |                         |                    |  |  |  |  |
|                                                  |                                                         |                               |                         |                    |  |  |  |  |

| Bit Field  | Register | Description                                                                                                                                                                                                             |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HPOL       | FPOR     | Motor Control PWM High Side Polarity bit<br>1 = PWM module high side output pins have active-high output polarity<br>0 = PWM module high side output pins have active-low output polarity                               |
| LPOL       | FPOR     | Motor Control PWM Low Side Polarity bit<br>1 = PWM module low side output pins have active-high output polarity<br>0 = PWM module low side output pins have active-low output polarity                                  |
| FPWRT<2:0> | FPOR     | Power-on Reset Timer Value Select bits<br>111 = PWRT = 128 ms<br>110 = PWRT = 64 ms<br>101 = PWRT = 32 ms<br>100 = PWRT = 16 ms<br>011 = PWRT = 8 ms<br>010 = PWRT = 4 ms<br>001 = PWRT = 2 ms<br>000 = PWRT = Disabled |
| JTAGEN     | FICD     | JTAG Enable bits<br>1 = JTAG enabled<br>0 = JTAG disabled                                                                                                                                                               |
| ICS<1:0>   | FICD     | ICD Communication Channel Select bits<br>11 = Communicate on PGEC1 and PGED1<br>10 = Communicate on PGEC2 and PGED2<br>01 = Communicate on PGEC3 and PGED3<br>00 = Reserved                                             |

### TABLE 23-2: dsPIC33FJXXXMCX06/X08/X10 CONFIGURATION BITS DESCRIPTION (CONTINUED)

### 26.2 AC Characteristics and Timing Parameters

The information contained in this section defines dsPIC33FJXXXMCX06/X08/X10 AC characteristics and timing parameters.

### TABLE 26-14: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)       |
|--------------------|-----------------------------------------------------------------------------|
| AC CHARACTERISTICS | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |
|                    | Operating voltage VDD range as described in Section 26.0 "Electrical        |
|                    | Characteristics".                                                           |

### FIGURE 26-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 26-15: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic        | Min | Тур | Мах | Units | Conditions                                                         |
|--------------|--------|-----------------------|-----|-----|-----|-------|--------------------------------------------------------------------|
| DO50         | Cosc2  | OSC2/SOSC2 pin        | _   | —   | 15  | pF    | In XT and HS modes when<br>external clock is used to drive<br>OSC1 |
| DO56         | Сю     | All I/O pins and OSC2 | —   | —   | 50  | pF    | EC mode                                                            |
| DO58         | Св     | SCLx, SDAx            | _   | _   | 400 | pF    | In l <sup>2</sup> C™ mode                                          |

NOTES:

# 100-Lead Plastic Thin Quad Flatpack (PT) – 12x12x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-100B

## Revision C (March 2009)

This revision includes minor typographical and formatting changes throughout the data sheet text.

Global changes include:

- Changed all instances of OSCI to OSC1 and OSC0 to OSC2
- Changed all instances of VDDCORE and VDDCORE/ VCAP to VCAP/VDDCORE

The other changes are referenced by their respective section in the following table.

### TABLE A-2: MAJOR SECTION UPDATES

| Section Name                                                                              | Update Description                                                                                                                                              |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-Bit Digital<br>Signal Controllers"                                  | Updated all pin diagrams to denote the pin voltage tolerance (see " <b>Pin Diagrams</b> ").                                                                     |
|                                                                                           | Added Note 2 to the 28-Pin QFN-S and 44-Pin QFN pin diagrams, which references pin connections to Vss.                                                          |
| Section 1.0 "Device Overview"                                                             | Updated AVDD in the PINOUT I/O Descriptions (see Table 1-1).                                                                                                    |
| Section 2.0 "Guidelines for Getting<br>Started with 16-Bit Digital Signal<br>Controllers" | Added new section to the data sheet that provides guidelines on getting started with 16-bit Microcontrollers.                                                   |
| Section 4.0 "Memory Organization"                                                         | Add Accumulator A and B SFRs (ACCAL, ACCAH, ACCAU, ACCBL, ACCBH and ACCBU) and updated the Reset value for CORCON in the CPU Core Register Map (see Table 4-1). |
|                                                                                           | Updated Reset values for IPC3, IPC4, IPC11 and IPC13-IPC15 in the Interrupt Controller Register Map (see Table 4-5).                                            |
|                                                                                           | Updated the Reset value for CLKDIV in the System Control Register Map (see Table 4-33).                                                                         |
| Section 5.0 "Flash Program Memory"                                                        | Updated <b>Section 5.3 "Programming Operations"</b> with programming time formula.                                                                              |
| Section 9.0 "Oscillator Configuration"                                                    | Added Note 2 to the Oscillator System Diagram (see Figure 9-1).                                                                                                 |
|                                                                                           | Updated default bit values for DOZE<2:0> and FRCDIV<2:0> in the Clock Divisor (CLKDIV) Register (see Register 9-2).                                             |
|                                                                                           | Added a paragraph regarding FRC accuracy at the end of <b>Section 9.1.1 "System Clock Sources"</b> .                                                            |
|                                                                                           | Added Note 1 to the FRC Oscillator Tuning (OSCTUN) Register (see Register 9-4).                                                                                 |
| Section 10.0 "Power-Saving                                                                | Added the following registers:                                                                                                                                  |
| Features                                                                                  | • PMD1: Peripheral Module Disable Control Register 1 (Register 10-1)                                                                                            |
|                                                                                           | PMD2: Peripheral Module Disable Control Register 2 (Register 10-2)                                                                                              |
|                                                                                           | PMD3: Peripheral Module Disable Control Register 3 (Register 10-3)                                                                                              |
| Section 11.0 "I/O Ports"                                                                  | Added reference to pin diagrams for I/O pin availability and functionality (see <b>Section 11.2 "Open-Drain Configuration"</b> ).                               |
| Section 18.0 "Serial Peripheral<br>Interface (SPI)"                                       | Added Note 2 to the SPIxCON1 register (see Register 18-2).                                                                                                      |
| Section 20.0 "Universal                                                                   | Updated the UTXINV bit settings in the UxSTA register (see                                                                                                      |
| Asynchronous Receiver Transmitter<br>(UART)"                                              | Register 20-2).                                                                                                                                                 |