# E·XFL

### NXP USA Inc. - MK60DX256VLL10 Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                      |
| Core Size                  | 32-Bit Single-Core                                                                   |
| Speed                      | 100MHz                                                                               |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                                            |
| Number of I/O              | 66                                                                                   |
| Program Memory Size        | 256KB (256K x 8)                                                                     |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | 4K x 8                                                                               |
| RAM Size                   | 64K x 8                                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                                         |
| Data Converters            | A/D 33x16b; D/A 1x12b                                                                |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 100-LQFP                                                                             |
| Supplier Device Package    | 100-LQFP (14x14)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk60dx256vll10               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Communication interfaces
  - Ethernet controller with MII and RMII interface to external PHY and hardware IEEE 1588 capability
  - USB full-/low-speed On-the-Go controller with on-chip transceiver
  - Two Controller Area Network (CAN) modules
  - Three SPI modules
  - Two I2C modules
  - Five UART modules
  - Secure Digital host controller (SDHC)
  - I2S module



#### reminology and guidelines

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                                                                  |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                                                                      |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                     |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> <li>MJ = 256 MAPBGA (17 mm x 17 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                          |
| N     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                |

## 2.4 Example

This is an example part number:

MK60DN512ZVMD10

## 3 Terminology and guidelines

## 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.



**Terminology and guidelines** 





## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.



## 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                                                | Min.                  | Max.                 | Unit | Notes |
|------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                                                                             | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>                   | Analog supply voltage                                                                                      | 1.71                  | 3.6                  | V    |       |
| V <sub>DD</sub> – V <sub>DDA</sub> | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                  | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$                 | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                  | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>                   | RTC battery supply voltage                                                                                 | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                         |                       |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                               | $0.7 \times V_{DD}$   | _                    | V    |       |
|                                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                               | $0.75 \times V_{DD}$  | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                                          |                       |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                               | _                     | $0.35 \times V_{DD}$ | V    |       |
|                                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                               | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                                           | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>                 | Digital pin negative DC injection current — single pin                                                     |                       |                      |      | 1     |
|                                    | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                                  | -5                    | _                    | mA   |       |
| I <sub>ICAIO</sub>                 | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current —                                           |                       |                      |      | 3     |
|                                    |                                                                                                            | F                     |                      | mA   |       |
|                                    | • $V_{IN} < V_{SS}$ -0.3V (Negative current injection)                                                     | -5                    |                      |      |       |
|                                    | • $V_{IN} > V_{DD} + 0.3V$ (Positive current injection)                                                    | _                     | +5                   |      |       |
| I <sub>ICcont</sub>                | Contiguous pin DC injection current —regional limit,                                                       |                       |                      |      |       |
|                                    | includes sum of negative injection currents or sum of<br>positive injection currents of 16 contiguous pins |                       |                      |      |       |
|                                    | Negative current injection                                                                                 | -25                   | —                    | mA   |       |
|                                    | Positive current injection                                                                                 | _                     | +25                  |      |       |
|                                    |                                                                                                            |                       |                      |      |       |
| V <sub>ODPU</sub>                  | Open drain pullup voltage level                                                                            | V <sub>DD</sub>       | V <sub>DD</sub>      | V    | 4     |
| V <sub>RAM</sub>                   | V <sub>DD</sub> voltage required to retain RAM                                                             | 1.2                   | —                    | V    |       |
| V <sub>RFVBAT</sub>                | V <sub>BAT</sub> voltage required to retain the VBAT register file                                         | V <sub>POR VBAT</sub> | —                    | V    |       |

- All 5 V tolerant digital I/O pins are internally clamped to V<sub>SS</sub> through an ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> is less than V<sub>DIO\_MIN</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>DIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICDIO</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function. Additionally, EXTAL and XTAL are analog pins.
- 3. All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents.
- 4. Open drain outputs must be pulled to VDD.

#### K60 Sub-Family Data Sheet, Rev. 3, 6/2013.

| $\mathbf{A}$ |  |  |
|--------------|--|--|

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                     | Min.                  | Typ. <sup>1</sup> | Max. | Unit | Notes   |
|------------------|---------------------------------------------------------------------------------|-----------------------|-------------------|------|------|---------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                       |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -9mA             | V <sub>DD</sub> – 0.5 | —                 | —    | V    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3mA            | V <sub>DD</sub> – 0.5 | —                 |      | V    |         |
|                  | Output high voltage — low drive strength                                        |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2mA             | V <sub>DD</sub> – 0.5 |                   | _    | v    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6mA          | $V_{DD} - 0.5$        | _                 | _    | v    |         |
| I <sub>ОНТ</sub> | Output high current total for all ports                                         | _                     |                   | 100  | mA   |         |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                        |                       |                   |      |      | 2       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 10mA             | _                     | _                 | 0.5  | v    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 5mA             | _                     | —                 | 0.5  | v    |         |
|                  | Output low voltage — low drive strength                                         |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2mA              | _                     | _                 | 0.5  | v    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 1mA             | _                     | _                 | 0.5  | v    |         |
| I <sub>OLT</sub> | Output low current total for all ports                                          | _                     |                   | 100  | mA   |         |
| I <sub>INA</sub> | Input leakage current, analog pins and digital pins configured as analog inputs |                       |                   |      |      | 3, 4    |
|                  | • $V_{SS} \le V_{IN} \le V_{DD}$                                                |                       |                   |      |      |         |
|                  | All pins except EXTAL32, XTAL32,<br>EXTAL XTAL                                  | _                     | 0.002             | 0.5  | μA   |         |
|                  | EXTAL (PTA18) and XTAL (PTA19)                                                  | —                     | 0.004             | 1.5  | μA   |         |
|                  | • EXTAL32, XTAL32                                                               | _                     | 0.075             | 10   | μA   |         |
| I <sub>IND</sub> | Input leakage current, digital pins                                             |                       |                   |      |      | 4, 5    |
|                  | • $V_{SS} \le V_{IN} \le V_{IL}$                                                |                       |                   |      |      |         |
|                  | All digital pins                                                                | _                     | 0.002             | 0.5  | μA   |         |
|                  | • Vm = Vpp                                                                      |                       |                   |      |      |         |
|                  | All digital pins except PTD7                                                    | _                     | 0.002             | 0.5  | μA   |         |
|                  | <ul><li>PTD7</li></ul>                                                          | _                     | 0.004             | 1    | μA   |         |
| I <sub>IND</sub> | Input leakage current, digital pins                                             |                       |                   |      |      | 4, 5, 6 |
|                  | • $V_{IL} < V_{IN} < V_{DD}$                                                    |                       |                   |      |      |         |
|                  | • V <sub>DD</sub> = 3.6 V                                                       |                       | 18                | 26   | μA   |         |
|                  | • V <sub>DD</sub> = 3.0 V                                                       |                       | 12                | 49   | μA   |         |
|                  | • V <sub>DD</sub> = 2.5 V                                                       |                       | 8                 | 13   | μA   |         |
|                  | • V <sub>DD</sub> = 1.7 V                                                       | _                     | 3                 | 6    | μA   |         |

Table continues on the next page ...

K60 Sub-Family Data Sheet, Rev. 3, 6/2013.



| Symbol           | Description                                                                                                                                                                                                                                           | Min. | Max.                                          | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$<br>reaches 1.71 V to execution of the first instruction<br>across the operating temperature range of the chip.<br>• $V_{DD}$ slew rate $\geq 5.7$ kV/s<br>• $V_{DD}$ slew rate $< 5.7$ kV/s |      | 300<br>1.7 V / (V <sub>DD</sub><br>slew rate) | μs   | 1     |
|                  | • VLLS1 → RUN                                                                                                                                                                                                                                         | _    | 130                                           | μs   |       |
|                  | • VLLS2 $\rightarrow$ RUN                                                                                                                                                                                                                             |      | 92                                            | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                                                                                                         | _    | 92                                            | μs   |       |
|                  | • LLS → RUN                                                                                                                                                                                                                                           | —    | 5.9                                           | μs   |       |
|                  | VLPS → RUN                                                                                                                                                                                                                                            |      | 5.0                                           | μs   |       |
|                  | • STOP $\rightarrow$ RUN                                                                                                                                                                                                                              |      | 5.0                                           | μs   |       |

### Table 5. Power mode transition operating behaviors

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

## 5.2.5 Power consumption operating behaviors

### Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                                                                     | Min. | Тур.           | Max.           | Unit           | Notes |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|------|----------------|----------------|----------------|-------|
| I <sub>DDA</sub>     | Analog supply current                                                                                                           | —    | —              | See note       | mA             | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks<br>disabled, code executing from flash<br>• @ 1.8V<br>• @ 3.0V                         | _    | 37<br>38       | 63<br>64       | mA<br>mA       | 2     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks<br>enabled, code executing from flash<br>• @ 1.8V<br>• @ 3.0V<br>• @ 25°C<br>• @ 125°C |      | 46<br>47<br>58 | 77<br>63<br>79 | mA<br>mA<br>mA | 3, 4  |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled                                                      | _    | 20             | _              | mA             | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled                                                   | —    | 9              | _              | mA             | 5     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled                                                       | _    | 1.12           | —              | mA             | 6     |

Table continues on the next page...



| Symbol               | Description                                             | Min. | Тур. | Max. | Unit | Notes |
|----------------------|---------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_VBAT</sub> | Average current when CPU is not accessing RTC registers |      |      |      |      | 10    |
|                      | • @ 1.8V                                                |      |      |      |      |       |
|                      | • @ -40 to 25°C                                         | _    | 0.57 | 0.67 | μA   |       |
|                      | • @ 70°C                                                | _    | 0.90 | 1.2  | μA   |       |
|                      | • @ 105°C                                               |      | 2.4  | 3.5  | μA   |       |
|                      | • @ 3.0V                                                |      |      |      |      |       |
|                      | <ul> <li>@ -40 to 25°C</li> </ul>                       |      | 0.67 | 0.94 | μA   |       |
|                      | • @ 70°C                                                |      | 1.0  | 1.4  | μA   |       |
|                      | • @ 105°C                                               | _    | 2.7  | 3.9  | μA   |       |

#### Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 100MHz core and system clock, 50MHz bus and FlexBus clock, and 25MHz flash clock . MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 100MHz core and system clock, 50MHz bus and FlexBus clock, and 25MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled.
- 4. Max values are measured with CPU executing DSP instructions.
- 5. 25MHz core and system clock, 25MHz bus clock, and 12.5MHz FlexBus and flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Data reflects devices with 128 KB of RAM. For devices with 64 KB of RAM, power consumption is reduced by 2 µA.
- 10. Includes 32kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode for 50 MHz and lower frequencies. MCG in FEE mode at greater than 50 MHz frequencies.
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



Peripheral operating requirements and behaviors

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| Τ <sub>f</sub> | Clock and data fall time | _    | 3    | ns   |
| Ts             | Data setup               | 3    | _    | ns   |
| Τ <sub>h</sub> | Data hold                | 2    | —    | ns   |

Table 12. Debug trace operating behaviors (continued)







Figure 4. Trace data specifications

## 6.1.2 JTAG electricals

Table 13. JTAG limited voltage range electricals

| Symbol | Description                                      | Min. | Max. | Unit |
|--------|--------------------------------------------------|------|------|------|
|        | Operating voltage                                | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                      |      |      | MHz  |
|        | Boundary Scan                                    | 0    | 10   |      |
|        | JTAG and CJTAG                                   | 0    | 25   |      |
|        | Serial Wire Debug                                | 0    | 50   |      |
| J2     | TCLK cycle period                                | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                           |      |      |      |
|        | Boundary Scan                                    | 50   | _    | ns   |
|        | JTAG and CJTAG                                   | 20   | —    | ns   |
|        | Serial Wire Debug                                | 10   | —    | ns   |
| J4     | TCLK rise and fall times                         | —    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise | 20   |      | ns   |

Table continues on the next page ...



Peripheral operating requirements and behaviors



Figure 5. Test clock input timing



Figure 6. Boundary scan (JTAG) timing



rempheral operating requirements and behaviors



Figure 9. EEPROM backup writes to FlexRAM

## 6.4.2 EzPort switching specifications

Table 24. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | —                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | —                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       |                     | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       |                     | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       |                     | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | —                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | —                       | 16                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | —                       | 12                  | ns   |



Figure 12. FlexBus write timing diagram

## 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

## 6.6 Analog



#### rempheral operating requirements and behaviors

| Symbol              | Description            | Conditions <sup>1</sup> .                       | Min. | Typ. <sup>2</sup>      | Max. | Unit  | Notes                                                                     |
|---------------------|------------------------|-------------------------------------------------|------|------------------------|------|-------|---------------------------------------------------------------------------|
| EIL                 | Input leakage<br>error |                                                 |      | $I_{In} \times R_{AS}$ |      | mV    | I <sub>In</sub> =<br>leakage<br>current                                   |
|                     |                        |                                                 |      |                        |      |       | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor<br>slope   | Across the full temperature range of the device | 1.55 | 1.62                   | 1.69 | mV/°C |                                                                           |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage | 25 °C                                           | 706  | 716                    | 726  | mV    |                                                                           |

### Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^{N}$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.

### Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input







#### rempheral operating requirements and behaviors

| Symbol            | Description    | Conditions                     | Min.   | Typ. <sup>1</sup> | Max. | Unit | Notes |
|-------------------|----------------|--------------------------------|--------|-------------------|------|------|-------|
| C <sub>rate</sub> | ADC conversion | ≤ 13 bit modes                 | 18.484 | —                 | 450  | Ksps | 7     |
| rate              | rate           | No ADC hardware averaging      |        |                   |      |      |       |
|                   |                | Continuous conversions enabled |        |                   |      |      |       |
|                   |                | Peripheral clock = 50<br>MHz   |        |                   |      |      |       |
|                   |                | 16 bit modes                   | 37.037 | _                 | 250  | Ksps | 8     |
|                   |                | No ADC hardware averaging      |        |                   |      |      |       |
|                   |                | Continuous conversions enabled |        |                   |      |      |       |
|                   |                | Peripheral clock = 50<br>MHz   |        |                   |      |      |       |

#### Table 29. 16-bit ADC with PGA operating conditions (continued)

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 6 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. ADC must be configured to use the internal voltage reference (VREF\_OUT)
- 3. PGA reference is internally connected to the VREF\_OUT pin. If the user wishes to drive VREF\_OUT with a voltage other than the output of the VREF module, the VREF module must be disabled.
- 4. For single ended configurations the input impedance of the driven input is R<sub>PGAD</sub>/2
- 5. The analog source resistance (R<sub>AS</sub>), external to MCU, should be kept as minimum as possible. Increased R<sub>AS</sub> causes drop in PGA gain without affecting other performances. This is not dependent on ADC clock frequency.
- The minimum sampling time is dependent on input signal frequency and ADC mode of operation. A minimum of 1.25µs time should be allowed for F<sub>in</sub>=4 kHz at 16-bit differential mode. Recommended ADC setting is: ADLSMP=1, ADLSTS=2 at 8 MHz ADC clock.
- 7. ADC clock = 18 MHz, ADLSMP = 1, ADLST = 00, ADHSC = 1
- 8. ADC clock = 12 MHz, ADLSMP = 1, ADLST = 01, ADHSC = 1

### 6.6.1.4 16-bit ADC with PGA characteristics with Chop enabled (ADC\_PGA[PGACHPb] =0) Table 30. 16-bit ADC with PGA characteristics

| Symbol               | Description      | Conditions                                      | Min.                                                                                                      | Typ. <sup>1</sup> | Max. | Unit | Notes |
|----------------------|------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|------|------|-------|
| I <sub>DDA_PGA</sub> | Supply current   | Low power<br>(ADC_PGA[PGALPb]=0)                | _                                                                                                         | 420               | 644  | μA   | 2     |
| I <sub>DC_PGA</sub>  | Input DC current |                                                 | $\frac{2}{R_{\rm PGAD}} \left( \frac{(V_{\rm REFPGA} \times 0.583) - V_{\rm CM}}{({\rm Gain}+1)} \right)$ |                   |      | A    | 3     |
|                      |                  | Gain =1, $V_{\text{REFPGA}}$ =1.2V,             |                                                                                                           | _                 | μA   |      |       |
|                      |                  | Gain =64, $V_{REFPGA}$ =1.2V,<br>$V_{CM}$ =0.1V | _                                                                                                         | 0.57              | —    | μA   |       |

Table continues on the next page ...



| Symbol | Description                                 | Conditions            | Min.     | Typ. <sup>1</sup> | Max. | Unit     | Notes                                                                    |
|--------|---------------------------------------------|-----------------------|----------|-------------------|------|----------|--------------------------------------------------------------------------|
| SFDR   | Spurious free<br>dynamic range              | • Gain=1<br>• Gain=64 | 85<br>53 | 105<br>88         |      | dB<br>dB | 16-bit<br>differential<br>mode,<br>Average=32,<br>f <sub>in</sub> =100Hz |
| ENOB   | Effective number                            | Gain=1. Average=4     | 11.6     | 13.4              |      | bits     | 16-bit                                                                   |
|        | of bits                                     | Gain=1, Average=8     | 8.0      | 13.6              | —    | bits     | differential                                                             |
|        |                                             | • Gain=64, Average=4  | 7.2      | 9.6               | —    | bits     |                                                                          |
|        |                                             | Gain=64, Average=8    | 6.3      | 9.6               | —    | bits     |                                                                          |
|        |                                             | • Gain=1, Average=32  | 12.8     | 14.5              | —    | bits     |                                                                          |
|        |                                             | Gain=2, Average=32    | 11.0     | 14.3              | —    | bits     |                                                                          |
|        |                                             | • Gain=4, Average=32  | 7.9      | 13.8              | —    | bits     |                                                                          |
|        |                                             | Gain=8, Average=32    | 7.3      | 13.1              | —    | bits     |                                                                          |
|        |                                             | Gain=16, Average=32   | 6.8      | 12.5              | —    | bits     |                                                                          |
|        |                                             | • Gain=32, Average=32 | 6.8      | 11.5              | —    | bits     |                                                                          |
|        |                                             | • Gain=64, Average=32 | 7.5      | 10.6              | —    | bits     |                                                                          |
| SINAD  | Signal-to-noise<br>plus distortion<br>ratio | See ENOB              | 6.02     | × ENOB +          | 1.76 | dB       |                                                                          |

### Table 30. 16-bit ADC with PGA characteristics (continued)

- 1. Typical values assume  $V_{DDA}$  =3.0V, Temp=25°C,  $f_{ADCK}$ =6MHz unless otherwise stated.
- 2. This current is a PGA module adder, in addition to ADC conversion currents.
- Between IN+ and IN-. The PGA draws a DC current from the input terminals. The magnitude of the DC current is a strong function of input common mode voltage (V<sub>CM</sub>) and the PGA gain.
- 4. Gain =  $2^{PGAG}$
- 5. After changing the PGA gain setting, a minimum of 2 ADC+PGA conversions should be ignored.
- 6. Limit the input signal swing so that the PGA does not saturate during operation. Input signal swing is dependent on the PGA reference voltage and gain setting.

### 6.6.2 CMP and 6-bit DAC electrical specifications Table 31. Comparator and 6-bit DAC electrical specifications

| Symbol            | Description                                     | Min.                  | Тур. | Max.            | Unit |
|-------------------|-------------------------------------------------|-----------------------|------|-----------------|------|
| V <sub>DD</sub>   | Supply voltage                                  | 1.71                  | —    | 3.6             | V    |
| I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | —                     | —    | 200             | μA   |
| I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0)  | —                     | —    | 20              | μA   |
| V <sub>AIN</sub>  | Analog input voltage                            | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>  | Analog input offset voltage                     | —                     | —    | 20              | mV   |

Table continues on the next page...

NP

rempheral operating requirements and behaviors



Figure 16. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)



# Table 50. I2S/SAI master mode timing in Normal Run, Wait and Stop modes (full voltage range) (continued)

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S7   | I2S_TX_BCLK to I2S_TXD valid                        | —    | 15   | ns   |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 20.5 | —    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | —    | ns   |



### Figure 30. I2S/SAI timing — master modes

### Table 51. I2S/SAI slave mode timing in Normal Run, Wait and Stop modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 5.8  | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     |      |      | ns          |
|      | Multiple SAI Synchronous mode                                     | -    | 24   |             |
|      | All other modes                                                   | _    | 20.6 |             |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | _    | ns          |

Table continues on the next page ...



| 100<br>LQFP | Pin Name                            | Default                             | ALTO                                | ALT1              | ALT2                            | ALT3                            | ALT4                           | ALT5     | ALT6         | ALT7                   | EzPort   |
|-------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------|---------------------------------|---------------------------------|--------------------------------|----------|--------------|------------------------|----------|
|             | CMP0_IN5/<br>ADC1_SE18              | CMP0_IN5/<br>ADC1_SE18              | CMP0_IN5/<br>ADC1_SE18              |                   |                                 |                                 |                                |          |              |                        |          |
| 27          | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 |                   |                                 |                                 |                                |          |              |                        |          |
| 28          | XTAL32                              | XTAL32                              | XTAL32                              |                   |                                 |                                 |                                |          |              |                        |          |
| 29          | EXTAL32                             | EXTAL32                             | EXTAL32                             |                   |                                 |                                 |                                |          |              |                        |          |
| 30          | VBAT                                | VBAT                                | VBAT                                |                   |                                 |                                 |                                |          |              |                        |          |
| 31          | PTE24                               | ADC0_SE17                           | ADC0_SE17                           | PTE24             | CAN1_TX                         | UART4_TX                        |                                |          | EWM_OUT_b    |                        |          |
| 32          | PTE25                               | ADC0_SE18                           | ADC0_SE18                           | PTE25             | CAN1_RX                         | UART4_RX                        |                                |          | EWM_IN       |                        |          |
| 33          | PTE26                               | DISABLED                            |                                     | PTE26             | ENET_1588_<br>CLKIN             | UART4_CTS_b                     |                                |          | RTC_CLKOUT   | USB_CLKIN              |          |
| 34          | PTAO                                | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK   | TSI0_CH1                            | PTA0              | UART0_CTS_<br>b/<br>UART0_COL_b | FTM0_CH5                        |                                |          |              | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| 35          | PTA1                                | JTAG_TDI/<br>EZP_DI                 | TSI0_CH2                            | PTA1              | UART0_RX                        | FTM0_CH6                        |                                |          |              | JTAG_TDI               | EZP_DI   |
| 36          | PTA2                                | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO   | TSI0_CH3                            | PTA2              | UART0_TX                        | FTM0_CH7                        |                                |          |              | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 37          | PTA3                                | JTAG_TMS/<br>SWD_DIO                | TSI0_CH4                            | PTA3              | UART0_RTS_b                     | FTM0_CH0                        |                                |          |              | JTAG_TMS/<br>SWD_DIO   |          |
| 38          | PTA4/<br>LLWU_P3                    | NMI_b/<br>EZP_CS_b                  | TSI0_CH5                            | PTA4/<br>LLWU_P3  |                                 | FTM0_CH1                        |                                |          |              | NMI_b                  | EZP_CS_b |
| 39          | PTA5                                | DISABLED                            |                                     | PTA5              | USB_CLKIN                       | FTM0_CH2                        | RMII0_RXER/<br>MII0_RXER       | CMP2_OUT | I2S0_TX_BCLK | JTAG_TRST_b            |          |
| 40          | VDD                                 | VDD                                 | VDD                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 41          | VSS                                 | VSS                                 | VSS                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 42          | PTA12                               | CMP2_IN0                            | CMP2_IN0                            | PTA12             | CAN0_TX                         | FTM1_CH0                        | rmiio_rxd1/<br>Miio_rxd1       |          | I2S0_TXD0    | FTM1_QD_<br>PHA        |          |
| 43          | PTA13/<br>LLWU_P4                   | CMP2_IN1                            | CMP2_IN1                            | PTA13/<br>LLWU_P4 | CAN0_RX                         | FTM1_CH1                        | RMII0_RXD0/<br>MII0_RXD0       |          | I2S0_TX_FS   | FTM1_QD_<br>PHB        |          |
| 44          | PTA14                               | DISABLED                            |                                     | PTA14             | SPI0_PCS0                       | UART0_TX                        | RMII0_CRS_<br>DV/<br>MII0_RXDV |          | I2S0_RX_BCLK | 12S0_TXD1              |          |
| 45          | PTA15                               | DISABLED                            |                                     | PTA15             | SPI0_SCK                        | UART0_RX                        | RMII0_TXEN/<br>MII0_TXEN       |          | I2S0_RXD0    |                        |          |
| 46          | PTA16                               | DISABLED                            |                                     | PTA16             | SPI0_SOUT                       | UART0_CTS_<br>b/<br>UART0_COL_b | RMII0_TXD0/<br>MII0_TXD0       |          | 12S0_RX_FS   | I2S0_RXD1              |          |
| 47          | PTA17                               | ADC1_SE17                           | ADC1_SE17                           | PTA17             | SPI0_SIN                        | UART0_RTS_b                     | RMII0_TXD1/<br>MII0_TXD1       |          | I2S0_MCLK    |                        |          |
| 48          | VDD                                 | VDD                                 | VDD                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 49          | VSS                                 | VSS                                 | VSS                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 50          | PTA18                               | EXTAL0                              | EXTAL0                              | PTA18             |                                 | FTM0_FLT2                       | FTM_CLKIN0                     |          |              |                        |          |
| 51          | PTA19                               | XTAL0                               | XTAL0                               | PTA19             |                                 | FTM1_FLT0                       | FTM_CLKIN1                     |          | LPTMR0_ALT1  |                        |          |
| 52          | RESET_b                             | RESET_b                             | RESET_b                             |                   |                                 |                                 |                                |          |              |                        |          |



| 100<br>LQFP | Pin Name          | Default                              | ALT0                                 | ALT1              | ALT2      | ALT3                            | ALT4                     | ALT5    | ALT6            | ALT7 | EzPort |
|-------------|-------------------|--------------------------------------|--------------------------------------|-------------------|-----------|---------------------------------|--------------------------|---------|-----------------|------|--------|
| 53          | PTB0/<br>LLWU_P5  | ADC0_SE8/<br>ADC1_SE8/<br>TSI0_CH0   | ADC0_SE8/<br>ADC1_SE8/<br>TSI0_CH0   | PTB0/<br>LLWU_P5  | 12C0_SCL  | FTM1_CH0                        | rmiio_mdio/<br>Miio_mdio |         | FTM1_QD_<br>PHA |      |        |
| 54          | PTB1              | ADC0_SE9/<br>ADC1_SE9/<br>TSI0_CH6   | ADC0_SE9/<br>ADC1_SE9/<br>TSI0_CH6   | PTB1              | I2C0_SDA  | FTM1_CH1                        | RMII0_MDC/<br>MII0_MDC   |         | FTM1_QD_<br>PHB |      |        |
| 55          | PTB2              | ADC0_SE12/<br>TSI0_CH7               | ADC0_SE12/<br>TSI0_CH7               | PTB2              | I2C0_SCL  | UART0_RTS_b                     | ENET0_1588_<br>TMR0      |         | FTM0_FLT3       |      |        |
| 56          | PTB3              | ADC0_SE13/<br>TSI0_CH8               | ADC0_SE13/<br>TSI0_CH8               | PTB3              | I2C0_SDA  | UART0_CTS_<br>b/<br>UART0_COL_b | ENET0_1588_<br>TMR1      |         | FTM0_FLT0       |      |        |
| 57          | PTB9              | DISABLED                             |                                      | PTB9              | SPI1_PCS1 | UART3_CTS_b                     |                          | FB_AD20 |                 |      |        |
| 58          | PTB10             | ADC1_SE14                            | ADC1_SE14                            | PTB10             | SPI1_PCS0 | UART3_RX                        |                          | FB_AD19 | FTM0_FLT1       |      |        |
| 59          | PTB11             | ADC1_SE15                            | ADC1_SE15                            | PTB11             | SPI1_SCK  | UART3_TX                        |                          | FB_AD18 | FTM0_FLT2       |      |        |
| 60          | VSS               | VSS                                  | VSS                                  |                   |           |                                 |                          |         |                 |      |        |
| 61          | VDD               | VDD                                  | VDD                                  |                   |           |                                 |                          |         |                 |      |        |
| 62          | PTB16             | TSI0_CH9                             | TSI0_CH9                             | PTB16             | SPI1_SOUT | UART0_RX                        |                          | FB_AD17 | EWM_IN          |      |        |
| 63          | PTB17             | TSI0_CH10                            | TSI0_CH10                            | PTB17             | SPI1_SIN  | UART0_TX                        |                          | FB_AD16 | EWM_OUT_b       |      |        |
| 64          | PTB18             | TSIO_CH11                            | TSI0_CH11                            | PTB18             | CAN0_TX   | FTM2_CH0                        | I2S0_TX_BCLK             | FB_AD15 | FTM2_QD_<br>PHA |      |        |
| 65          | PTB19             | TSI0_CH12                            | TSI0_CH12                            | PTB19             | CAN0_RX   | FTM2_CH1                        | 12S0_TX_FS               | FB_OE_b | FTM2_QD_<br>PHB |      |        |
| 66          | PTB20             | DISABLED                             |                                      | PTB20             | SPI2_PCS0 |                                 |                          | FB_AD31 | CMP0_OUT        |      |        |
| 67          | PTB21             | DISABLED                             |                                      | PTB21             | SPI2_SCK  |                                 |                          | FB_AD30 | CMP1_OUT        |      |        |
| 68          | PTB22             | DISABLED                             |                                      | PTB22             | SPI2_SOUT |                                 |                          | FB_AD29 | CMP2_OUT        |      |        |
| 69          | PTB23             | DISABLED                             |                                      | PTB23             | SPI2_SIN  | SPI0_PCS5                       |                          | FB_AD28 |                 |      |        |
| 70          | PTC0              | ADC0_SE14/<br>TSI0_CH13              | ADC0_SE14/<br>TSI0_CH13              | PTC0              | SPI0_PCS4 | PDB0_EXTRG                      |                          | FB_AD14 | I2S0_TXD1       |      |        |
| 71          | PTC1/<br>LLWU_P6  | ADC0_SE15/<br>TSI0_CH14              | ADC0_SE15/<br>TSI0_CH14              | PTC1/<br>LLWU_P6  | SPI0_PCS3 | UART1_RTS_b                     | FTM0_CH0                 | FB_AD13 | I2S0_TXD0       |      |        |
| 72          | PTC2              | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | PTC2              | SPI0_PCS2 | UART1_CTS_b                     | FTM0_CH1                 | FB_AD12 | 12S0_TX_FS      |      |        |
| 73          | PTC3/<br>LLWU_P7  | CMP1_IN1                             | CMP1_IN1                             | PTC3/<br>LLWU_P7  | SPI0_PCS1 | UART1_RX                        | FTM0_CH2                 | CLKOUT  | I2S0_TX_BCLK    |      |        |
| 74          | VSS               | VSS                                  | VSS                                  |                   |           |                                 |                          |         |                 |      |        |
| 75          | VDD               | VDD                                  | VDD                                  |                   |           |                                 |                          |         |                 |      |        |
| 76          | PTC4/<br>LLWU_P8  | DISABLED                             |                                      | PTC4/<br>LLWU_P8  | SPI0_PCS0 | UART1_TX                        | FTM0_CH3                 | FB_AD11 | CMP1_OUT        |      |        |
| 77          | PTC5/<br>LLWU_P9  | DISABLED                             |                                      | PTC5/<br>LLWU_P9  | SPI0_SCK  | LPTMR0_ALT2                     | 12S0_RXD0                | FB_AD10 | CMP0_OUT        |      |        |
| 78          | PTC6/<br>LLWU_P10 | CMP0_IN0                             | CMP0_IN0                             | PTC6/<br>LLWU_P10 | SPI0_SOUT | PDB0_EXTRG                      | I2S0_RX_BCLK             | FB_AD9  | I2S0_MCLK       |      |        |
| 79          | PTC7              | CMP0_IN1                             | CMP0_IN1                             | PTC7              | SPI0_SIN  | USB_SOF_<br>OUT                 | 12S0_RX_FS               | FB_AD8  |                 |      |        |
| 80          | PTC8              | ADC1_SE4b/<br>CMP0_IN2               | ADC1_SE4b/<br>CMP0_IN2               | PTC8              |           |                                 | I2S0_MCLK                | FB_AD7  |                 |      |        |

K60 Sub-Family Data Sheet, Rev. 3, 6/2013.

| 100<br>LQFP | Pin Name           | Default                | ALTO                   | ALT1               | ALT2      | ALT3                            | ALT4                | ALT5                                   | ALT6      | ALT7 | EzPort |
|-------------|--------------------|------------------------|------------------------|--------------------|-----------|---------------------------------|---------------------|----------------------------------------|-----------|------|--------|
| 81          | PTC9               | ADC1_SE5b/<br>CMP0_IN3 | ADC1_SE5b/<br>CMP0_IN3 | PTC9               |           |                                 | I2S0_RX_BCLK        | FB_AD6                                 | FTM2_FLT0 |      |        |
| 82          | PTC10              | ADC1_SE6b              | ADC1_SE6b              | PTC10              | I2C1_SCL  |                                 | I2S0_RX_FS          | FB_AD5                                 |           |      |        |
| 83          | PTC11/<br>LLWU_P11 | ADC1_SE7b              | ADC1_SE7b              | PTC11/<br>LLWU_P11 | I2C1_SDA  |                                 | 12S0_RXD1           | FB_RW_b                                |           |      |        |
| 84          | PTC12              | DISABLED               |                        | PTC12              |           | UART4_RTS_b                     |                     | FB_AD27                                |           |      |        |
| 85          | PTC13              | DISABLED               |                        | PTC13              |           | UART4_CTS_b                     |                     | FB_AD26                                |           |      |        |
| 86          | PTC14              | DISABLED               |                        | PTC14              |           | UART4_RX                        |                     | FB_AD25                                |           |      |        |
| 87          | PTC15              | DISABLED               |                        | PTC15              |           | UART4_TX                        |                     | FB_AD24                                |           |      |        |
| 88          | VSS                | VSS                    | VSS                    |                    |           |                                 |                     |                                        |           |      |        |
| 89          | VDD                | VDD                    | VDD                    |                    |           |                                 |                     |                                        |           |      |        |
| 90          | PTC16              | DISABLED               |                        | PTC16              | CAN1_RX   | UART3_RX                        | ENET0_1588_<br>TMR0 | FB_CS5_b/<br>FB_TSIZ1/<br>FB_BE23_16_b |           |      |        |
| 91          | PTC17              | DISABLED               |                        | PTC17              | CAN1_TX   | UART3_TX                        | ENET0_1588_<br>TMR1 | FB_CS4_b/<br>FB_TSIZ0/<br>FB_BE31_24_b |           |      |        |
| 92          | PTC18              | DISABLED               |                        | PTC18              |           | UART3_RTS_b                     | ENET0_1588_<br>TMR2 | FB_TBST_b/<br>FB_CS2_b/<br>FB_BE15_8_b |           |      |        |
| 93          | PTD0/<br>LLWU_P12  | DISABLED               |                        | PTD0/<br>LLWU_P12  | SPI0_PCS0 | UART2_RTS_b                     |                     | FB_ALE/<br>FB_CS1_b/<br>FB_TS_b        |           |      |        |
| 94          | PTD1               | ADC0_SE5b              | ADC0_SE5b              | PTD1               | SPI0_SCK  | UART2_CTS_b                     |                     | FB_CS0_b                               |           |      |        |
| 95          | PTD2/<br>LLWU_P13  | DISABLED               |                        | PTD2/<br>LLWU_P13  | SPI0_SOUT | UART2_RX                        |                     | FB_AD4                                 |           |      |        |
| 96          | PTD3               | DISABLED               |                        | PTD3               | SPI0_SIN  | UART2_TX                        |                     | FB_AD3                                 |           |      |        |
| 97          | PTD4/<br>LLWU_P14  | DISABLED               |                        | PTD4/<br>LLWU_P14  | SPI0_PCS1 | UARTO_RTS_b                     | FTM0_CH4            | FB_AD2                                 | EWM_IN    |      |        |
| 98          | PTD5               | ADC0_SE6b              | ADC0_SE6b              | PTD5               | SPI0_PCS2 | UART0_CTS_<br>b/<br>UART0_COL_b | FTM0_CH5            | FB_AD1                                 | EWM_OUT_b |      |        |
| 99          | PTD6/<br>LLWU_P15  | ADC0_SE7b              | ADC0_SE7b              | PTD6/<br>LLWU_P15  | SPI0_PCS3 | UARTO_RX                        | FTM0_CH6            | FB_AD0                                 | FTM0_FLT0 |      |        |
| 100         | PTD7               | DISABLED               |                        | PTD7               | CMT_IRO   | UART0_TX                        | FTM0_CH7            |                                        | FTM0_FLT1 |      |        |
| L           |                    | 1                      |                        | 1                  | 1         |                                 |                     |                                        |           | 1    |        |

## 8.2 K60 pinouts

The figure below shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

Pinout





Figure 34. K60 100 LQFP Pinout Diagram

## 9 Revision history

The following table provides a revision history for this document.