



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                      |
| Core Size                  | 32-Bit Single-Core                                                                   |
| Speed                      | 100MHz                                                                               |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                                            |
| Number of I/O              | 86                                                                                   |
| Program Memory Size        | 256KB (256K x 8)                                                                     |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | 4K x 8                                                                               |
| RAM Size                   | 64K x 8                                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                                         |
| Data Converters            | A/D 38x16b; D/A 2x12b                                                                |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 121-LFBGA                                                                            |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk60dx256vmc10               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Communication interfaces
  - Ethernet controller with MII and RMII interface to external PHY and hardware IEEE 1588 capability
  - USB full-/low-speed On-the-Go controller with on-chip transceiver
  - Two Controller Area Network (CAN) modules
  - Three SPI modules
  - Two I2C modules
  - Five UART modules
  - Secure Digital host controller (SDHC)
  - I2S module



**Terminology and guidelines** 





## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.



General

| Symbol                | Description                                                                | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled   | —    | 1.71 | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled | —    | 0.77 |      | mA   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                 |      |      |      |      |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                          | —    | 0.74 | 1.41 | mA   |       |
|                       | • @ 70°C                                                                   | —    | 2.45 | 11.5 | mA   |       |
|                       | • @ 105°C                                                                  | —    | 6.61 | 30   | mA   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                  |      |      |      |      |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                          | —    | 83   | 435  | μA   |       |
|                       | • @ 70°C                                                                   | —    | 425  | 2000 | μA   |       |
|                       | • @ 105°C                                                                  | —    | 1280 | 4000 | μA   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                     |      |      |      |      | 9     |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                          | —    | 4.58 | 19.9 | μA   |       |
|                       | • @ 70°C                                                                   | —    | 30.6 | 105  | μA   |       |
|                       | • @ 105°C                                                                  | —    | 137  | 500  | μA   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                              |      |      |      |      | 9     |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                          | —    | 3.0  | 23   | μA   |       |
|                       | • @ 70°C                                                                   | —    | 18.6 | 43   | μA   |       |
|                       | • @ 105°C                                                                  | —    | 84.9 | 230  | μA   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                              |      |      |      |      |       |
|                       | <ul> <li>● -40 to 25°C</li> </ul>                                          | —    | 2.2  | 5.4  | μA   |       |
|                       | • @ 70°C                                                                   | —    | 9.3  | 35   | μA   |       |
|                       | • @ 105°C                                                                  | —    | 41.4 | 128  | μA   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                              |      |      |      |      |       |
|                       | <ul> <li>● -40 to 25°C</li> </ul>                                          | —    | 2.1  | 9    | μA   |       |
|                       | • @ 70°C                                                                   | —    | 7.6  | 28   | μA   |       |
|                       | • @ 105°C                                                                  | —    | 33.5 | 95.5 | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                       |      |      |      |      |       |
|                       | • @ -40 to 25°C                                                            |      | 0.19 | 0.22 | υA   |       |
|                       | • @ 70°C                                                                   |      | 0.49 | 0.64 | μA   |       |
|                       | • @ 105°C                                                                  | _    | 2.2  | 3.2  | μΑ   |       |

 Table 6. Power consumption operating behaviors (continued)

Table continues on the next page ...



| Symbol               | Description                                             | Min. | Тур. | Max. | Unit | Notes |
|----------------------|---------------------------------------------------------|------|------|------|------|-------|
| I <sub>DD_VBAT</sub> | Average current when CPU is not accessing RTC registers |      |      |      |      | 10    |
|                      | • @ 1.8V                                                |      |      |      |      |       |
|                      | • @ -40 to 25°C                                         | _    | 0.57 | 0.67 | μA   |       |
|                      | • @ 70°C                                                | _    | 0.90 | 1.2  | μA   |       |
|                      | • @ 105°C                                               |      | 2.4  | 3.5  | μA   |       |
|                      | • @ 3.0V                                                |      |      |      |      |       |
|                      | <ul> <li>@ -40 to 25°C</li> </ul>                       |      | 0.67 | 0.94 | μA   |       |
|                      | • @ 70°C                                                |      | 1.0  | 1.4  | μA   |       |
|                      | • @ 105°C                                               | _    | 2.7  | 3.9  | μA   |       |

#### Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 100MHz core and system clock, 50MHz bus and FlexBus clock, and 25MHz flash clock . MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 100MHz core and system clock, 50MHz bus and FlexBus clock, and 25MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled.
- 4. Max values are measured with CPU executing DSP instructions.
- 5. 25MHz core and system clock, 25MHz bus clock, and 12.5MHz FlexBus and flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, FlexBus, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Data reflects devices with 128 KB of RAM. For devices with 64 KB of RAM, power consumption is reduced by 2 µA.
- 10. Includes 32kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode for 50 MHz and lower frequencies. MCG in FEE mode at greater than 50 MHz frequencies.
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



General



Figure 2. Run mode supply current vs. core frequency

# 5.2.6 EMC radiated emissions operating behaviors

# Table 7. EMC radiated emissions operating behaviors for 144LQFP and 144MAPBGA

| Symbol              | Description                        | Frequency<br>band (MHz) | 144LQFP | 144MAPBGA | Unit | Notes |
|---------------------|------------------------------------|-------------------------|---------|-----------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 23      | 12        | dBµV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 27      | 24        | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 28      | 27        | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 14      | 11        | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | К       | К         |      | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.



- 2.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 96 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol               | Description                                            | Min. | Max. | Unit | Notes |  |
|----------------------|--------------------------------------------------------|------|------|------|-------|--|
|                      | Normal run mode                                        | 9    | •    | •    |       |  |
| f <sub>SYS</sub>     | System and core clock                                  | —    | 100  | MHz  |       |  |
| f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |  |
| f <sub>ENET</sub>    | System and core clock when ethernet in operation       |      |      | MHz  |       |  |
|                      | • 10 Mbps                                              | 5    | _    |      |       |  |
|                      | • 100 Mbps                                             | 50   | _    |      |       |  |
| f <sub>BUS</sub>     | Bus clock                                              | —    | 50   | MHz  |       |  |
| FB_CLK               | FlexBus clock                                          | —    | 50   | MHz  |       |  |
| f <sub>FLASH</sub>   | Flash clock                                            | _    | 25   | MHz  |       |  |
| f <sub>LPTMR</sub>   | LPTMR clock                                            | —    | 25   | MHz  |       |  |
|                      | VLPR mode <sup>1</sup>                                 |      |      |      |       |  |
| f <sub>SYS</sub>     | System and core clock                                  |      | 4    | MHz  |       |  |

Table continues on the next page...



| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| Τ <sub>f</sub> | Clock and data fall time | _    | 3    | ns   |
| Ts             | Data setup               | 3    | _    | ns   |
| Τ <sub>h</sub> | Data hold                | 2    | —    | ns   |

Table 12. Debug trace operating behaviors (continued)







Figure 4. Trace data specifications

## 6.1.2 JTAG electricals

Table 13. JTAG limited voltage range electricals

| Symbol | Description                                      | Min. | Max. | Unit |
|--------|--------------------------------------------------|------|------|------|
|        | Operating voltage                                | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                      |      |      | MHz  |
|        | Boundary Scan                                    | 0    | 10   |      |
|        | JTAG and CJTAG                                   | 0    | 25   |      |
|        | Serial Wire Debug                                | 0    | 50   |      |
| J2     | TCLK cycle period                                | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                           |      |      |      |
|        | Boundary Scan                                    | 50   | _    | ns   |
|        | JTAG and CJTAG                                   | 20   | —    | ns   |
|        | Serial Wire Debug                                | 10   | —    | ns   |
| J4     | TCLK rise and fall times                         | —    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise | 20   |      | ns   |

Table continues on the next page ...



| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
| J6     | Boundary scan input data hold time after TCLK rise | 0    | —    | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | —    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             | —    | 17   | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |

## Table 13. JTAG limited voltage range electricals (continued)

#### Table 14. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 | —    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | —    | ns   |
|        | JTAG and CJTAG                                     | 25   | _    | ns   |
|        | Serial Wire Debug                                  | 12.5 | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   |      | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    |      | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  |      | ns   |
| J11    | TCLK low to TDO data valid                         |      | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |





Figure 5. Test clock input timing



Figure 6. Boundary scan (JTAG) timing



- 1. Assumes 25 MHz flash clock frequency.
- 2. Maximum times for erase parameters based on expectations at cycling end-of-life.
- 3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

# 6.4.1.3 Flash high voltage current behaviors

Table 22. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | —    | 1.5  | 4.0  | mA   |

## 6.4.1.4 Reliability specifications

#### Table 23. NVM reliability specifications

| Symbol                   | Description                                                     | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |
|--------------------------|-----------------------------------------------------------------|----------|-------------------|------|--------|-------|--|--|
|                          | Program Flash                                                   |          |                   |      |        |       |  |  |
| t <sub>nvmretp10k</sub>  | Data retention after up to 10 K cycles                          | 5        | 50                | —    | years  |       |  |  |
| t <sub>nvmretp1k</sub>   | Data retention after up to 1 K cycles                           | 20       | 100               | _    | years  |       |  |  |
| n <sub>nvmcycp</sub>     | Cycling endurance                                               | 10 K     | 50 K              | _    | cycles | 2     |  |  |
|                          | Data                                                            | Flash    |                   |      |        |       |  |  |
| t <sub>nvmretd10k</sub>  | Data retention after up to 10 K cycles                          | 5        | 50                | _    | years  |       |  |  |
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                           | 20       | 100               | —    | years  |       |  |  |
| n <sub>nvmcycd</sub>     | Cycling endurance                                               | 10 K     | 50 K              | _    | cycles | 2     |  |  |
|                          | FlexRAM a                                                       | s EEPROM |                   | •    |        | •     |  |  |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance                    | 5        | 50                | —    | years  |       |  |  |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance                     | 20       | 100               | _    | years  |       |  |  |
|                          | Write endurance                                                 |          |                   |      |        | 3     |  |  |
| n <sub>nvmwree16</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul>         | 35 K     | 175 K             | _    | writes |       |  |  |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul>        | 315 K    | 1.6 M             | _    | writes |       |  |  |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul>        | 1.27 M   | 6.4 M             | _    | writes |       |  |  |
| n <sub>nvmwree4k</sub>   | EEPROM backup to FlexRAM ratio = 4096                           | 10 M     | 50 M              | _    | writes |       |  |  |
| n <sub>nvmwree32k</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio =<br/>32,768</li> </ul> | 80 M     | 400 M             |      | writes |       |  |  |

- Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- 2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.
- Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.

## 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

 $Writes\_subsystem = \frac{EEPROM - 2 \times EEESPLIT \times EEESIZE}{EEESPLIT \times EEESIZE} \times Write\_efficiency \times n_{nvmcycd}$ 

where

- Writes\_subsystem minimum number of writes to each FlexRAM location for subsystem (each subsystem can have different endurance)
- EEPROM allocated FlexNVM for each EEPROM subsystem based on DEPART; entered with the Program Partition command
- EEESPLIT FlexRAM split factor for subsystem; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles)



2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

#### Table 26. Flexbus full voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 1.71     | 3.6    | V    |       |
|     | Frequency of operation                  | —        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | _        | 13.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0        | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 13.7     | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5      | _      | ns   | 2     |

1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

2. Specification is valid for all FB\_AD[31:0] and  $\overline{FB_TA}$ .





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 15. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

### 6.6.1.3 16-bit ADC with PGA operating conditions Table 29. 16-bit ADC with PGA operating conditions

| Symbol              | Description                  | Conditions        | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes                   |
|---------------------|------------------------------|-------------------|------------------|-------------------|------------------|------|-------------------------|
| V <sub>DDA</sub>    | Supply voltage               | Absolute          | 1.71             | —                 | 3.6              | V    |                         |
| V <sub>REFPGA</sub> | PGA ref voltage              |                   | VREF_OU<br>T     | VREF_OU<br>T      | VREF_OU<br>T     | V    | 2, 3                    |
| V <sub>ADIN</sub>   | Input voltage                |                   | V <sub>SSA</sub> | _                 | V <sub>DDA</sub> | V    |                         |
| V <sub>CM</sub>     | Input Common<br>Mode range   |                   | V <sub>SSA</sub> | _                 | V <sub>DDA</sub> | V    |                         |
| R <sub>PGAD</sub>   | Differential input impedance | Gain = 1, 2, 4, 8 | _                | 128               | —                | kΩ   | IN+ to IN- <sup>4</sup> |
|                     |                              | Gain = 16, 32     | —                | 64                | —                |      |                         |
|                     |                              | Gain = 64         | —                | 32                | —                |      |                         |
| R <sub>AS</sub>     | Analog source<br>resistance  |                   | —                | 100               | _                | Ω    | 5                       |
| T <sub>S</sub>      | ADC sampling time            |                   | 1.25             | _                 |                  | μs   | 6                       |

Table continues on the next page...



| Symbol | Description                                 | Conditions            | Min.     | Typ. <sup>1</sup> | Max. | Unit     | Notes                                                                    |
|--------|---------------------------------------------|-----------------------|----------|-------------------|------|----------|--------------------------------------------------------------------------|
| SFDR   | Spurious free<br>dynamic range              | • Gain=1<br>• Gain=64 | 85<br>53 | 105<br>88         |      | dB<br>dB | 16-bit<br>differential<br>mode,<br>Average=32,<br>f <sub>in</sub> =100Hz |
| ENOB   | Effective number                            | Gain=1. Average=4     | 11.6     | 13.4              |      | bits     | 16-bit                                                                   |
|        | of bits                                     | Gain=1, Average=8     | 8.0      | 13.6              | —    | bits     | differential                                                             |
|        |                                             | • Gain=64, Average=4  | 7.2      | 9.6               | —    | bits     |                                                                          |
|        |                                             | Gain=64, Average=8    | 6.3      | 9.6               | —    | bits     |                                                                          |
|        |                                             | • Gain=1, Average=32  | 12.8     | 14.5              | —    | bits     |                                                                          |
|        |                                             | Gain=2, Average=32    | 11.0     | 14.3              | —    | bits     |                                                                          |
|        |                                             | • Gain=4, Average=32  | 7.9      | 13.8              | —    | bits     |                                                                          |
|        |                                             | Gain=8, Average=32    | 7.3      | 13.1              | —    | bits     |                                                                          |
|        |                                             | Gain=16, Average=32   | 6.8      | 12.5              | —    | bits     |                                                                          |
|        |                                             | • Gain=32, Average=32 | 6.8      | 11.5              | —    | bits     |                                                                          |
|        |                                             | • Gain=64, Average=32 | 7.5      | 10.6              | —    | bits     |                                                                          |
| SINAD  | Signal-to-noise<br>plus distortion<br>ratio | See ENOB              | 6.02     | × ENOB +          | 1.76 | dB       |                                                                          |

#### Table 30. 16-bit ADC with PGA characteristics (continued)

- 1. Typical values assume  $V_{DDA}$  =3.0V, Temp=25°C,  $f_{ADCK}$ =6MHz unless otherwise stated.
- 2. This current is a PGA module adder, in addition to ADC conversion currents.
- Between IN+ and IN-. The PGA draws a DC current from the input terminals. The magnitude of the DC current is a strong function of input common mode voltage (V<sub>CM</sub>) and the PGA gain.
- 4. Gain =  $2^{PGAG}$
- 5. After changing the PGA gain setting, a minimum of 2 ADC+PGA conversions should be ignored.
- 6. Limit the input signal swing so that the PGA does not saturate during operation. Input signal swing is dependent on the PGA reference voltage and gain setting.

### 6.6.2 CMP and 6-bit DAC electrical specifications Table 31. Comparator and 6-bit DAC electrical specifications

| Symbol            | Description                                     | Min.                  | Тур. | Max.            | Unit |
|-------------------|-------------------------------------------------|-----------------------|------|-----------------|------|
| V <sub>DD</sub>   | Supply voltage                                  | 1.71                  | —    | 3.6             | V    |
| I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | —                     | —    | 200             | μA   |
| I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0)  | —                     | —    | 20              | μA   |
| V <sub>AIN</sub>  | Analog input voltage                            | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>  | Analog input offset voltage                     | —                     | _    | 20              | mV   |

Table continues on the next page...



Peripheral operating requirements and behaviors



Figure 17. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

## 6.6.3 12-bit DAC electrical characteristics

### 6.6.3.1 12-bit DAC operating requirements Table 32. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.                      | Max.                    | Unit | Notes |
|-------------------|-------------------------|---------------------------|-------------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71                      | 3.6                     | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13                      | 3.6                     | V    | 1     |
| T <sub>A</sub>    | Temperature             | Operating t<br>range of t | emperature<br>he device | °C   |       |
| CL                | Output load capacitance | _                         | 100                     | pF   | 2     |
| ١L                | Output load current     |                           | 1                       | mA   |       |

1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC

# Table 51. I2S/SAI slave mode timing in Normal Run, Wait and Stop modes (full voltage range) (continued)

| Num. | Characteristic                                                 | Min. | Max. | Unit |
|------|----------------------------------------------------------------|------|------|------|
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 5.8  | —    | ns   |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 2    | —    | ns   |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 25   | ns   |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 31. I2S/SAI timing — slave modes

# 6.8.11.3 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

Table 52.I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes<br/>(full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    |      | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 45   | ns          |

Table continues on the next page...



# Table 52. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 45   | —    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | —    | ns   |



#### Figure 32. I2S/SAI timing — master modes

# Table 53. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 3    | -    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | _    | 63   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | _    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear







## 6.9 Human-machine interfaces (HMI)

## 6.9.1 TSI electrical specifications

Table 54. TSI electrical specifications

| Symbol               | Description                                                                      | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|----------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| V <sub>DDTSI</sub>   | Operating voltage                                                                | 1.71  | —      | 3.6   | V        |       |
| C <sub>ELE</sub>     | Target electrode capacitance range                                               | 1     | 20     | 500   | pF       | 1     |
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                   | —     | 8      | 15    | MHz      | 2, 3  |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                   | _     | 1      | 1.8   | MHz      | 2, 4  |
| C <sub>REF</sub>     | Internal reference capacitor                                                     | _     | 1      | —     | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                         | _     | 500    | —     | mV       | 2, 5  |
| I <sub>REF</sub>     | Reference oscillator current source base current<br>• 2 μA setting (REFCHRG = 0) | _     | 2      | 3     | μA       | 2, 6  |
|                      | <ul> <li>32 µA setting (REFCHRG = 15)</li> </ul>                                 | _     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | Electrode oscillator current source base current<br>• 2 μA setting (EXTCHRG = 0) | _     | 2      | 3     | μA       | 2, 7  |
|                      | <ul> <li>32 µA setting (EXTCHRG = 15)</li> </ul>                                 | —     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres20               | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 9     |
| Pres100              | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 10    |
| MaxSens              | Maximum sensitivity                                                              | 0.008 | 1.46   | —     | fF/count | 11    |
| Res                  | Resolution                                                                       | _     | _      | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                            | 8     | 15     | 25    | μs       | 12    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                        |       | 55     | —     | μΑ       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                     | _     | 1.3    | 2.5   | μΑ       | 13    |



rmout

## 8.1 K60 signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 100<br>LQFP | Pin Name                          | Default                           | ALTO                              | ALT1             | ALT2      | ALT3        | ALT4       | ALT5 | ALT6     | ALT7            | EzPort |
|-------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------|-----------|-------------|------------|------|----------|-----------------|--------|
| 1           | PTE0                              | ADC1_SE4a                         | ADC1_SE4a                         | PTE0             | SPI1_PCS1 | UART1_TX    | SDHC0_D1   |      | I2C1_SDA | RTC_CLKOUT      |        |
| 2           | PTE1/<br>LLWU_P0                  | ADC1_SE5a                         | ADC1_SE5a                         | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    | SDHC0_D0   |      | I2C1_SCL | SPI1_SIN        |        |
| 3           | PTE2/<br>LLWU_P1                  | ADC1_SE6a                         | ADC1_SE6a                         | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b | SDHC0_DCLK |      |          |                 |        |
| 4           | PTE3                              | ADC1_SE7a                         | ADC1_SE7a                         | PTE3             | SPI1_SIN  | UART1_RTS_b | SDHC0_CMD  |      |          | SPI1_SOUT       |        |
| 5           | PTE4/<br>LLWU_P2                  | DISABLED                          |                                   | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    | SDHC0_D3   |      |          |                 |        |
| 6           | PTE5                              | DISABLED                          |                                   | PTE5             | SPI1_PCS2 | UART3_RX    | SDHC0_D2   |      |          |                 |        |
| 7           | PTE6                              | DISABLED                          |                                   | PTE6             | SPI1_PCS3 | UART3_CTS_b | I2S0_MCLK  |      |          | USB_SOF_<br>OUT |        |
| 8           | VDD                               | VDD                               | VDD                               |                  |           |             |            |      |          |                 |        |
| 9           | VSS                               | VSS                               | VSS                               |                  |           |             |            |      |          |                 |        |
| 10          | USB0_DP                           | USB0_DP                           | USB0_DP                           |                  |           |             |            |      |          |                 |        |
| 11          | USB0_DM                           | USB0_DM                           | USB0_DM                           |                  |           |             |            |      |          |                 |        |
| 12          | VOUT33                            | VOUT33                            | VOUT33                            |                  |           |             |            |      |          |                 |        |
| 13          | VREGIN                            | VREGIN                            | VREGIN                            |                  |           |             |            |      |          |                 |        |
| 14          | ADC0_DP1                          | ADC0_DP1                          | ADC0_DP1                          |                  |           |             |            |      |          |                 |        |
| 15          | ADC0_DM1                          | ADC0_DM1                          | ADC0_DM1                          |                  |           |             |            |      |          |                 |        |
| 16          | ADC1_DP1                          | ADC1_DP1                          | ADC1_DP1                          |                  |           |             |            |      |          |                 |        |
| 17          | ADC1_DM1                          | ADC1_DM1                          | ADC1_DM1                          |                  |           |             |            |      |          |                 |        |
| 18          | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 |                  |           |             |            |      |          |                 |        |
| 19          | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 |                  |           |             |            |      |          |                 |        |
| 20          | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 |                  |           |             |            |      |          |                 |        |
| 21          | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 |                  |           |             |            |      |          |                 |        |
| 22          | VDDA                              | VDDA                              | VDDA                              |                  |           |             |            |      |          |                 |        |
| 23          | VREFH                             | VREFH                             | VREFH                             |                  |           |             |            |      |          |                 |        |
| 24          | VREFL                             | VREFL                             | VREFL                             |                  |           |             |            |      |          |                 |        |
| 25          | VSSA                              | VSSA                              | VSSA                              |                  |           |             |            |      |          |                 |        |
| 26          | VREF_OUT/<br>CMP1_IN5/            | VREF_OUT/<br>CMP1_IN5/            | VREF_OUT/<br>CMP1_IN5/            |                  |           |             |            |      |          |                 |        |



| 100<br>LQFP | Pin Name                            | Default                             | ALTO                                | ALT1              | ALT2                            | ALT3                            | ALT4                           | ALT5     | ALT6         | ALT7                   | EzPort   |
|-------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------|---------------------------------|---------------------------------|--------------------------------|----------|--------------|------------------------|----------|
|             | CMP0_IN5/<br>ADC1_SE18              | CMP0_IN5/<br>ADC1_SE18              | CMP0_IN5/<br>ADC1_SE18              |                   |                                 |                                 |                                |          |              |                        |          |
| 27          | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 |                   |                                 |                                 |                                |          |              |                        |          |
| 28          | XTAL32                              | XTAL32                              | XTAL32                              |                   |                                 |                                 |                                |          |              |                        |          |
| 29          | EXTAL32                             | EXTAL32                             | EXTAL32                             |                   |                                 |                                 |                                |          |              |                        |          |
| 30          | VBAT                                | VBAT                                | VBAT                                |                   |                                 |                                 |                                |          |              |                        |          |
| 31          | PTE24                               | ADC0_SE17                           | ADC0_SE17                           | PTE24             | CAN1_TX                         | UART4_TX                        |                                |          | EWM_OUT_b    |                        |          |
| 32          | PTE25                               | ADC0_SE18                           | ADC0_SE18                           | PTE25             | CAN1_RX                         | UART4_RX                        |                                |          | EWM_IN       |                        |          |
| 33          | PTE26                               | DISABLED                            |                                     | PTE26             | ENET_1588_<br>CLKIN             | UART4_CTS_b                     |                                |          | RTC_CLKOUT   | USB_CLKIN              |          |
| 34          | PTAO                                | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK   | TSI0_CH1                            | PTA0              | UART0_CTS_<br>b/<br>UART0_COL_b | FTM0_CH5                        |                                |          |              | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| 35          | PTA1                                | JTAG_TDI/<br>EZP_DI                 | TSI0_CH2                            | PTA1              | UART0_RX                        | FTM0_CH6                        |                                |          |              | JTAG_TDI               | EZP_DI   |
| 36          | PTA2                                | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO   | TSI0_CH3                            | PTA2              | UART0_TX                        | FTM0_CH7                        |                                |          |              | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 37          | PTA3                                | JTAG_TMS/<br>SWD_DIO                | TSI0_CH4                            | PTA3              | UART0_RTS_b                     | FTM0_CH0                        |                                |          |              | JTAG_TMS/<br>SWD_DIO   |          |
| 38          | PTA4/<br>LLWU_P3                    | NMI_b/<br>EZP_CS_b                  | TSI0_CH5                            | PTA4/<br>LLWU_P3  |                                 | FTM0_CH1                        |                                |          |              | NMI_b                  | EZP_CS_b |
| 39          | PTA5                                | DISABLED                            |                                     | PTA5              | USB_CLKIN                       | FTM0_CH2                        | RMII0_RXER/<br>MII0_RXER       | CMP2_OUT | I2S0_TX_BCLK | JTAG_TRST_b            |          |
| 40          | VDD                                 | VDD                                 | VDD                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 41          | VSS                                 | VSS                                 | VSS                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 42          | PTA12                               | CMP2_IN0                            | CMP2_IN0                            | PTA12             | CAN0_TX                         | FTM1_CH0                        | rmiio_rxd1/<br>Miio_rxd1       |          | I2S0_TXD0    | FTM1_QD_<br>PHA        |          |
| 43          | PTA13/<br>LLWU_P4                   | CMP2_IN1                            | CMP2_IN1                            | PTA13/<br>LLWU_P4 | CAN0_RX                         | FTM1_CH1                        | RMII0_RXD0/<br>MII0_RXD0       |          | I2S0_TX_FS   | FTM1_QD_<br>PHB        |          |
| 44          | PTA14                               | DISABLED                            |                                     | PTA14             | SPI0_PCS0                       | UART0_TX                        | RMII0_CRS_<br>DV/<br>MII0_RXDV |          | I2S0_RX_BCLK | 12S0_TXD1              |          |
| 45          | PTA15                               | DISABLED                            |                                     | PTA15             | SPI0_SCK                        | UART0_RX                        | RMII0_TXEN/<br>MII0_TXEN       |          | I2S0_RXD0    |                        |          |
| 46          | PTA16                               | DISABLED                            |                                     | PTA16             | SPI0_SOUT                       | UART0_CTS_<br>b/<br>UART0_COL_b | RMII0_TXD0/<br>MII0_TXD0       |          | 12S0_RX_FS   | 12S0_RXD1              |          |
| 47          | PTA17                               | ADC1_SE17                           | ADC1_SE17                           | PTA17             | SPI0_SIN                        | UART0_RTS_b                     | RMII0_TXD1/<br>MII0_TXD1       |          | I2S0_MCLK    |                        |          |
| 48          | VDD                                 | VDD                                 | VDD                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 49          | VSS                                 | VSS                                 | VSS                                 |                   |                                 |                                 |                                |          |              |                        |          |
| 50          | PTA18                               | EXTAL0                              | EXTAL0                              | PTA18             |                                 | FTM0_FLT2                       | FTM_CLKIN0                     |          |              |                        |          |
| 51          | PTA19                               | XTAL0                               | XTAL0                               | PTA19             |                                 | FTM1_FLT0                       | FTM_CLKIN1                     |          | LPTMR0_ALT1  |                        |          |
| 52          | RESET_b                             | RESET_b                             | RESET_b                             |                   |                                 |                                 |                                |          |              |                        |          |