

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB          |
| Peripherals                | DMA, Motor Control PWM, PDR, POR, PVD, PWM, Temp Sensor, WDT          |
| Number of I/O              | 112                                                                   |
| Program Memory Size        | 768KB (768K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 96K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 21x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 144-LQFP                                                              |
| Supplier Device Package    | 144-LQFP (20x20)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f103zft6 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2. Clock tree

1. When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is 64 MHz

- 2. For the USB function to be available, both HSE and PLL must be enabled, with the USBCLK at 48 MHz.
- 3. To have an ADC conversion time of 1 µs, APB2 must be at 14 MHz, 28 MHz or 56 MHz.



The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose, basic and advanced-control timers TIMx, DAC, I<sup>2</sup>S, SDIO and ADC.

# 2.3.17 RTC (real-time clock) and backup registers

The RTC and the backup registers are supplied through a switch that takes power either on  $V_{DD}$  supply when present or through the  $V_{BAT}$  pin. The backup registers are forty-two 16-bit registers used to store 84 bytes of user application data when  $V_{DD}$  power is not present. They are not reset by a system or power reset, and they are not reset when the device wakes up from the Standby mode.

The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

### 2.3.18 Timers and watchdogs

The XL-density STM32F103xF/G performance line devices include up to two advancedcontrol timers, up to ten general-purpose timers, two basic timers, two watchdog timers and a SysTick timer.

*Table 4* compares the features of the advanced-control, general-purpose and basic timers.

| Timer                        | Counter resolution | Counter<br>type         | Prescaler factor                   | DMA request generation | Capture/compare channels | Complementary<br>outputs |
|------------------------------|--------------------|-------------------------|------------------------------------|------------------------|--------------------------|--------------------------|
| TIM1, TIM8                   | 16-bit             | Up,<br>down,<br>up/down | Any integer between<br>1 and 65536 | Yes                    | 4                        | Yes                      |
| TIM2, TIM3,<br>TIM4, TIM5    | 16-bit             | Up,<br>down,<br>up/down | Any integer between<br>1 and 65536 | Yes                    | 4                        | No                       |
| TIM9, TIM12                  | 16-bit             | Up                      | Any integer between<br>1 and 65536 | No                     | 2                        | No                       |
| TIM10, TIM11<br>TIM13, TIM14 | 16-bit             | Up                      | Any integer between<br>1 and 65536 | No                     | 1                        | No                       |
| TIM6, TIM7                   | 16-bit             | Up                      | Any integer between<br>1 and 65536 | Yes                    | 0                        | No                       |

Table 4. STM32F103xF and STM32F103xG timer feature comparison



|          | Table 5. STM32F103xF and STM32F103xG pin definitions (continued)         Pins       Alternate functions <sup>(4)</sup> |         |         |                   |                     |                            |                                                  |                                                                                              |           |
|----------|------------------------------------------------------------------------------------------------------------------------|---------|---------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------|-----------|
|          | PII                                                                                                                    | 15      |         |                   |                     |                            |                                                  |                                                                                              | 5' '      |
| LFBGA144 | LQFP64                                                                                                                 | LQFP100 | LQFP144 | Pin name          | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                                      | Remap     |
| H3       | 10                                                                                                                     | 17      | 28      | PC2               | I/O                 |                            | PC2                                              | ADC123_IN12                                                                                  | -         |
| H4       | 11                                                                                                                     | 18      | 29      | PC3               | I/O                 |                            | PC3                                              | ADC123_IN13                                                                                  | -         |
| J1       | 12                                                                                                                     | 19      | 30      | V <sub>SSA</sub>  | S                   |                            | $V_{SSA}$                                        | -                                                                                            | -         |
| K1       | -                                                                                                                      | 20      | 31      | V <sub>REF-</sub> | S                   |                            | V <sub>REF-</sub>                                | -                                                                                            | -         |
| L1       | -                                                                                                                      | 21      | 32      | V <sub>REF+</sub> | S                   |                            | $V_{REF}$ +                                      | -                                                                                            | -         |
| M1       | 13                                                                                                                     | 22      | 33      | V <sub>DDA</sub>  | S                   |                            | $V_{DDA}$                                        | -                                                                                            | -         |
| J2       | 14                                                                                                                     | 23      | 34      | PA0-WKUP          | I/O                 |                            | PA0                                              | WKUP/USART2_CTS <sup>(8)</sup> /<br>ADC123_IN0 / TIM2_CH1_ETR /<br>TIM5_CH1 / TIM8_ETR       | -         |
| K2       | 15                                                                                                                     | 24      | 35      | PA1               | I/O                 |                            | PA1                                              | USART2_RTS <sup>(7)</sup> / ADC123_IN1 /<br>TIM5_CH2 / TIM2_CH2 <sup>(7)</sup>               | -         |
| L2       | 16                                                                                                                     | 25      | 36      | PA2               | I/O                 |                            | PA2                                              | USART2_TX <sup>(7)</sup> / TIM5_CH3 /<br>ADC123_IN2 / TIM9_CH1 /<br>TIM2_CH3 <sup>(7)</sup>  | -         |
| M2       | 17                                                                                                                     | 26      | 37      | PA3               | I/O                 |                            | PA3                                              | USART2_RX <sup>(7)</sup> / TIM5_CH4 /<br>ADC123_IN3 / TIM2_CH4 <sup>(7)</sup> /<br>TIM9_CH2  | -         |
| G4       | 18                                                                                                                     | 27      | 38      | V <sub>SS_4</sub> | S                   |                            | V <sub>SS_4</sub>                                | -                                                                                            | -         |
| F4       | 19                                                                                                                     | 28      | 39      | V <sub>DD_4</sub> | S                   |                            | $V_{DD_4}$                                       | -                                                                                            | -         |
| J3       | 20                                                                                                                     | 29      | 40      | PA4               | I/O                 |                            | PA4                                              | SPI1_NSS <sup>(7)</sup> / USART2_CK <sup>(7)</sup> /<br>DAC_OUT1 / ADC12_IN4                 | -         |
| К3       | 21                                                                                                                     | 30      | 41      | PA5               | I/O                 |                            | PA5                                              | SPI1_SCK <sup>(7)</sup> / DAC_OUT2 /<br>ADC12_IN5                                            | -         |
| L3       | 22                                                                                                                     | 31      | 42      | PA6               | I/O                 |                            | PA6                                              | SPI1_MISO <sup>(7)</sup> / TIM8_BKIN /<br>ADC12_IN6 / TIM3_CH1 <sup>(7)</sup> /<br>TIM13_CH1 | TIM1_BKIN |
| М3       | 23                                                                                                                     | 32      | 43      | PA7               | I/O                 |                            | PA7                                              | SPI1_MOSI <sup>(7)</sup> / TIM8_CH1N /<br>ADC12_IN7 / TIM3_CH2 <sup>(7)</sup> /<br>TIM14_CH1 | TIM1_CH1N |
| J4       | 24                                                                                                                     | 33      | 44      | PC4               | I/O                 |                            | PC4                                              | ADC12_IN14                                                                                   | -         |
| K4       | 25                                                                                                                     | 34      | 45      | PC5               | I/O                 |                            | PC5                                              | ADC12_IN15                                                                                   | -         |
| L4       | 26                                                                                                                     | 35      | 46      | PB0               | I/O                 |                            | PB0                                              | ADC12_IN8 / TIM3_CH3 /<br>TIM8_CH2N                                                          | TIM1_CH2N |

# Table 5. STM32F103xF and STM32F103xG pin definitions (continued)



| Symbol           | Symbol Ratings               |             | Unit |  |  |  |  |
|------------------|------------------------------|-------------|------|--|--|--|--|
| T <sub>STG</sub> | Storage temperature range    | –65 to +150 | °C   |  |  |  |  |
| Т <sub>Ј</sub>   | Maximum junction temperature | 150         | °C   |  |  |  |  |

### Table 9. Thermal characteristics

# 5.3 Operating conditions

# 5.3.1 General operating conditions

| Symbol                          | Parameter                                                                                           | Conditions                           | Min | Мах | Unit |  |  |
|---------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------|-----|-----|------|--|--|
| f <sub>HCLK</sub>               | Internal AHB clock frequency                                                                        | -                                    | 0   | 72  |      |  |  |
| f <sub>PCLK1</sub>              | Internal APB1 clock frequency                                                                       | -                                    | 0   | 36  | MHz  |  |  |
| f <sub>PCLK2</sub>              | Internal APB2 clock frequency                                                                       | -                                    | 0   | 72  |      |  |  |
| V <sub>DD</sub>                 | Standard operating voltage                                                                          | -                                    | 2   | 3.6 | V    |  |  |
| V (1)                           | Analog operating voltage<br>(ADC not used)                                                          | Must be the same potential           | 2   | 3.6 | V    |  |  |
| V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage<br>(ADC used)                                                              | as V <sub>DD</sub> <sup>(2)</sup>    | 2.4 | 3.6 | v    |  |  |
| $V_{BAT}$                       | Backup operating voltage                                                                            | -                                    | 1.8 | 3.6 | V    |  |  |
|                                 |                                                                                                     | LQFP144                              | -   | 666 |      |  |  |
| Р                               | Power dissipation at $T_A =$<br>85 °C for suffix 6 or $T_A =$<br>105 °C for suffix 7 <sup>(3)</sup> | LQFP100                              | -   | 434 | mW   |  |  |
| P <sub>D</sub>                  |                                                                                                     | LQFP64                               | -   | 444 |      |  |  |
|                                 |                                                                                                     | LFBGA144                             | -   | 500 |      |  |  |
|                                 | Ambient temperature for 6                                                                           | Maximum power dissipation            | -40 | 85  | °C   |  |  |
| Та                              | suffix version                                                                                      | Low-power dissipation <sup>(4)</sup> | -40 | 105 | C    |  |  |
| IA                              | Ambient temperature for 7                                                                           | Maximum power dissipation            | -40 | 105 | °C   |  |  |
|                                 | suffix version                                                                                      | Low-power dissipation <sup>(4)</sup> | -40 | 125 | C    |  |  |
| TJ                              | lunction tomporature reaso                                                                          | 6 suffix version                     | -40 | 105 | °C   |  |  |
| IJ                              | Junction temperature range                                                                          | 7 suffix version                     | -40 | 125 | U    |  |  |

### Table 10. General operating conditions

1. When the ADC is used, refer to Table 62: ADC characteristics.

2. It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and operation.

If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see *Table 6.5: Thermal characteristics on page 129*).

 In low-power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Table 6.5: Thermal characteristics on page 129).





Figure 16. Typical current consumption in Stop mode with regulator in low-power mode versus temperature at different V<sub>DD</sub> values

Figure 17. Typical current consumption in Standby mode versus temperature at different  $\rm V_{\rm DD}$  values



DocID16554 Rev 4





Figure 18. High-speed external clock source AC timing diagram



















1. C<sub>L</sub> = 15 pF.

### PC Card/CompactFlash controller waveforms and timings

*Figure 30* through *Figure 35* represent synchronous waveforms and *Table 42* provides the corresponding timings. The results shown in this table are obtained with the following FSMC configuration:

- COM.FSMC\_SetupTime = 0x04;
- COM.FSMC\_WaitSetupTime = 0x07;
- COM.FSMC\_HoldSetupTime = 0x04;
- COM.FSMC\_HiZSetupTime = 0x00;
- ATT.FSMC\_SetupTime = 0x04;
- ATT.FSMC\_WaitSetupTime = 0x07;
- ATT.FSMC\_HoldSetupTime = 0x04;
- ATT.FSMC\_HiZSetupTime = 0x00;
- IO.FSMC\_SetupTime = 0x04;
- IO.FSMC WaitSetupTime = 0x07;
- IO.FSMC\_HoldSetupTime = 0x04;
- IO.FSMC\_HiZSetupTime = 0x00;
- TCLRSetupTime = 0;
- TARSetupTime = 0;

### Figure 30. PC Card/CompactFlash controller waveforms for common memory read



#### 1. FSMC\_NCE4\_2 remains high (inactive during 8-bit access.





Figure 33. PC Card/CompactFlash controller waveforms for attribute memory write access

1. Only data bits 0...7 are driven (bits 8...15 remains HiZ).

### Figure 34. PC Card/CompactFlash controller waveforms for I/O space read access



DocID16554 Rev 4



| Parameter<br>SMC_NWE low width<br>SMC_NWE low to FSMC_D[15:0] valid | Min<br>3t <sub>HCLK</sub> | Max<br>3t <sub>HCLK</sub>          | Unit<br>ns                                            |
|---------------------------------------------------------------------|---------------------------|------------------------------------|-------------------------------------------------------|
| —                                                                   | 3t <sub>HCLK</sub>        | 3t <sub>HCLK</sub>                 | ns                                                    |
| MC_NWE low to FSMC_D[15:0] valid                                    | -                         |                                    |                                                       |
|                                                                     |                           | 0                                  | ns                                                    |
| MC_NWE high to FSMC_D[15:0] invalid                                 | 2t <sub>HCLK</sub> + 2    | -                                  | ns                                                    |
| MC_ALE valid before FSMC_NWE low                                    | -                         | 3t <sub>HCLK</sub> + 1.5           | ns                                                    |
| MC_NWE high to FSMC_ALE invalid                                     | 3t <sub>HCLK</sub> + 8    | -                                  | ns                                                    |
| MC_ALE valid before FSMC_NOE low                                    | -                         | 2t <sub>HCLK</sub>                 | ns                                                    |
| MC NWE high to ESMC ALE invalid                                     | 2t <sub>HCLK</sub>        | -                                  | ns                                                    |
| <i>,</i>                                                            |                           | MC_ALE valid before FSMC_NOE low - | MC_ALE valid before FSMC_NOE low - 2t <sub>HCLK</sub> |

|                       |                         | (4)                               |
|-----------------------|-------------------------|-----------------------------------|
| Table 43. Switching c | haracteristics for NAND | Flash write cycles <sup>(1)</sup> |

1. C<sub>L</sub> = 15 pF.





Figure 43. 5 V tolerant I/O input characteristics - TTL port

# **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to ±8 mA, and sink or source up to ± 20 mA (with a relaxed  $V_{OL}/V_{OH}$ ) except PC13, PC14 and PC15 which can sink or source up to ±3 mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 8*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 8*).

### **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 50* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 10*. All I/Os are CMOS and TTL compliant.

| Symbol                         | Parameter                                                                     | Conditions                                                | Min                  | Max | Unit |
|--------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------|-----|------|
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | TTL port <sup>(3)</sup><br>I <sub>IO</sub> = +8 mA        | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | $2.7 V < V_{DD} < 3.6 V$                                  | V <sub>DD</sub> -0.4 | -   | v    |
| V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time     | CMOS port <sup>(3)</sup>                                  | -                    | 0.4 | V    |
| V <sub>OH</sub> <sup>(2)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | I <sub>IO</sub> =+ 8mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | 2.4                  | -   | V    |

| Table 50  | Output | voltogo | oborostoristics |
|-----------|--------|---------|-----------------|
| Table 50. | Output | voitage | characteristics |





### Figure 44. I/O AC characteristics definition

# 5.3.15 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$  (see *Table 49*).

Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 10*.

| Symbol                               | Parameter                                       | Conditions        | Min  | Тур | Max                  | Unit |
|--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------|
| V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage                    | -                 | -0.5 | -   | 0.8                  | v    |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage                   | -                 | 2    | -   | V <sub>DD</sub> +0.5 | v    |
| V <sub>hys(NRST)</sub>               | NRST Schmitt trigger voltage<br>hysteresis      | -                 | -    | 200 | -                    | mV   |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30   | 40  | 50                   | kΩ   |
| V <sub>F(NRST)</sub> <sup>(1)</sup>  | NRST Input filtered pulse                       | -                 | -    | -   | 100                  | ns   |
| V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse                   | -                 | 300  | -   | -                    | ns   |

Table 52. NRST pin characteristics

1. Guaranteed by design, not tested in production.

2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).



# 5.3.17 Communications interfaces

# I<sup>2</sup>C interface characteristics

The STM32F103xF, STM32F103xD and STM32F103xGSTM32F103xF and STM32F103xG performance line  $\rm I^2C$  interface meets the requirements of the standard  $\rm I^2C$  communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 54*. Refer also to *Section 5.3.14*: I/O port *characteristics* for more details on the input/output alternate function characteristics (SDA and SCL).

| Symbol                                     | Parameter                                                                                              |     | rd mode<br>1)(2)    | Fast mode | Unit               |     |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|---------------------|-----------|--------------------|-----|
|                                            |                                                                                                        | Min | Max                 | Min       | Мах                | -   |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                                                                                     | 4.7 | -                   | 1.3       | -                  | 110 |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                                                                                    | 4.0 | -                   | 0.6       | -                  | μs  |
| t <sub>su(SDA)</sub>                       | SDA setup time                                                                                         | 250 | -                   | 100       | -                  |     |
| t <sub>h(SDA)</sub>                        | SDA data hold time                                                                                     | -   | 3450 <sup>(3)</sup> | -         | 900 <sup>(3)</sup> |     |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                                                                                  | -   | 1000                | -         | 300                | ns  |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                                                                                  | -   | 300                 | -         | 300                |     |
| t <sub>h(STA)</sub>                        | Start condition hold time                                                                              | 4.0 | -                   | 0.6       | -                  |     |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time                                                                    | 4.7 | -                   | 0.6       | -                  | μs  |
| t <sub>su(STO)</sub>                       | Stop condition setup time                                                                              | 4.0 | -                   | 0.6       | -                  | μs  |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free)                                                                | 4.7 | -                   | 1.3       | -                  | μs  |
| Cb                                         | Capacitive load for each bus line                                                                      | -   | 400                 | -         | 400                | pF  |
| t <sub>SP</sub>                            | Pulse width of the spikes<br>that are suppressed by the<br>analog filter for standard and<br>fast mode | 0   | 50 <sup>(4)</sup>   | 0         | 50 <sup>(4)</sup>  | μs  |

Table 54. I<sup>2</sup>C characteristics

1. Guaranteed by design, not tested in production.

 f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve the fast mode I<sup>2</sup>C frequencies and it must be a multiple of 10 MHz in order to reach the I2C fast mode maximum clock speed of 400 kHz.

3. The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region on the falling edge of SCL.

4. The minimum width of the spikes filtered by the analog filter is above  $t_{\mbox{\scriptsize SP}}(\mbox{max}).$ 



### SD/SDIO MMC card host interface (SDIO) characteristics

Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 10*.

Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (D[7:0], CMD, CK).



Figure 52. SDIO high-speed mode

Figure 53. SD default mode



Table 58. SD / MMC characteristics

| Symbol          | Parameter                                 | Conditions              | Min | Мах | Unit |
|-----------------|-------------------------------------------|-------------------------|-----|-----|------|
| f <sub>PP</sub> | Clock frequency in data transfer mode     | $C_L \le 30 \text{ pF}$ | 0   | 48  | MHz  |
| tW(CKL)         | Clock low time, f <sub>PP</sub> = 16 MHz  | $C_L \le 30 \text{ pF}$ | 32  | -   |      |
| tW(CKH)         | Clock high time, f <sub>PP</sub> = 16 MHz | $C_L \le 30 \text{ pF}$ | 30  | -   | ne   |
| t <sub>r</sub>  | Clock rise time                           | $C_L \le 30 \text{ pF}$ | -   | 4   | ns   |
| t <sub>f</sub>  | Clock fall time                           | $C_L \le 30 \text{ pF}$ | -   | 5   |      |



DocID16554 Rev 4

| Symbol | Parameter                    | Test conditions                                                                                                                                                                         | Тур  | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       | $f_{PCLK2} = 56 \text{ MHz},$<br>$f_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$<br>$V_{DDA} = 2.4 \text{ V to } 3.6 \text{ V}$<br>Measurements made after<br>ADC calibration | ±2   | ±5                 | LSB  |
| EO     | Offset error                 |                                                                                                                                                                                         | ±1.5 | ±2.5               |      |
| EG     | Gain error                   |                                                                                                                                                                                         | ±1.5 | ±3                 |      |
| ED     | Differential linearity error |                                                                                                                                                                                         | ±1   | ±2                 |      |
| EL     | Integral linearity error     |                                                                                                                                                                                         | ±1.5 | ±3                 |      |

Table 65. ADC  $accuracy^{(1)}(2)(3)$ 

1. ADC DC accuracy values are measured after internal calibration.

2. Better performance could be achieved in restricted  $V_{DD}$ , frequency,  $V_{REF}$  and temperature ranges.

 ADC Accuracy vs. Negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 5.3.14 does not affect the ADC accuracy.

4. Preliminary values.





- 1. Example of an actual transfer curve.
- 2. Ideal transfer curve.
- 3. End point correlation line.
- 4. ET = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one. EG = Gain Error: deviation between the last ideal transition and the last actual one. ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.





Figure 63. LQFP144 - 144-pin,20 x 20 mm low-profile quad flat package recommended footprint

1. Dimensions are expressed in millimeters.



# Device marking for LQFP144 package

The following figure gives an example of topside marking orientation versus pin 1 identifier location.



Figure 64. LQFP144 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# Device marking for LQFP64 package

The following figure gives an example of topside marking orientation versus pin 1 identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



Using the values obtained in *Table* 72  $T_{Jmax}$  is calculated as follows:

- For LQFP100, 46 °C/W
- T<sub>Jmax</sub> = 115 °C + (46 °C/W × 134 mW) = 115 °C + 6.2 °C = 121.2 °C

This is within the range of the suffix 7 version parts (–40 <  $T_J$  < 125 °C).

In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 7: Part numbering*).



Figure 71. LQFP100 P<sub>D</sub> max vs. T<sub>A</sub>

