



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                       |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 1176                                                         |
| Number of Logic Elements/Cells | 5292                                                         |
| Total RAM Bits                 | 57344                                                        |
| Number of I/O                  | 176                                                          |
| Number of Gates                | 200000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                              |
| Package / Case                 | 256-BGA                                                      |
| Supplier Device Package        | 256-FBGA (17x17)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc2s200-5fgg256c |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **∑** XILINX<sup>®</sup>

## Local Routing

The local routing resources, as shown in Figure 6, provide the following three types of connections:

- Interconnections among the LUTs, flip-flops, and General Routing Matrix (GRM)
- Internal CLB feedback paths that provide high-speed connections to LUTs within the same CLB, chaining them together with minimal routing delay
- Direct paths that provide high-speed connections between horizontally adjacent CLBs, eliminating the delay of the GRM



Figure 6: Spartan-II Local Routing

## General Purpose Routing

Most Spartan-II FPGA signals are routed on the general purpose routing, and consequently, the majority of interconnect resources are associated with this level of the routing hierarchy. The general routing resources are located in horizontal and vertical routing channels associated with the rows and columns CLBs. The general-purpose routing resources are listed below.

- Adjacent to each CLB is a General Routing Matrix (GRM). The GRM is the switch matrix through which horizontal and vertical routing resources connect, and is also the means by which the CLB gains access to the general purpose routing.
- 24 single-length lines route GRM signals to adjacent GRMs in each of the four directions.
- 96 buffered Hex lines route GRM signals to other GRMs six blocks away in each one of the four directions. Organized in a staggered pattern, Hex lines may be driven only at their endpoints. Hex-line signals can be accessed either at the endpoints or at the midpoint (three blocks from the source). One third of the Hex lines are bidirectional, while the remaining ones are unidirectional.
- 12 Longlines are buffered, bidirectional wires that distribute signals across the device quickly and

efficiently. Vertical Longlines span the full height of the device, and horizontal ones span the full width of the device.

## I/O Routing

Spartan-II devices have additional routing resources around their periphery that form an interface between the CLB array and the IOBs. This additional routing, called the VersaRing, facilitates pin-swapping and pin-locking, such that logic redesigns can adapt to existing PCB layouts. Time-to-market is reduced, since PCBs and other system components can be manufactured while the logic design is still in progress.

### **Dedicated Routing**

Some classes of signal require dedicated routing resources to maximize performance. In the Spartan-II architecture, dedicated routing resources are provided for two classes of signal.

- Horizontal routing resources are provided for on-chip 3-state busses. Four partitionable bus lines are provided per CLB row, permitting multiple busses within a row, as shown in Figure 7.
- Two dedicated nets per CLB propagate carry signals vertically to the adjacent CLB.

## **Global Routing**

Global Routing resources distribute clocks and other signals with very high fanout throughout the device. Spartan-II devices include two tiers of global routing resources referred to as primary and secondary global routing resources.

- The primary global routing resources are four dedicated global nets with dedicated input pins that are designed to distribute high-fanout clock signals with minimal skew. Each global clock net can drive all CLB, IOB, and block RAM clock pins. The primary global nets may only be driven by global buffers. There are four global buffers, one for each global net.
- The secondary global routing resources consist of 24 backbone lines, 12 across the top of the chip and 12 across bottom. From these lines, up to 12 unique signals per column can be distributed via the 12 longlines in the column. These secondary resources are more flexible than the primary resources since they are not restricted to routing only to clock pins.



Figure 7: BUFT Connections to Dedicated Horizontal Bus Lines

## **Clock Distribution**

The Spartan-II family provides high-speed, low-skew clock distribution through the primary global routing resources described above. A typical clock distribution net is shown in Figure 8.

Four global buffers are provided, two at the top center of the device and two at the bottom center. These drive the four primary global nets that in turn drive any clock pin.

Four dedicated clock pads are provided, one adjacent to each of the global buffers. The input to the global buffer is selected either from these pads or from signals in the general purpose routing. Global clock pins do not have the option for internal, weak pull-up resistors.



Figure 8: Global Clock Distribution Network

## Delay-Locked Loop (DLL)

Associated with each global clock input buffer is a fully digital Delay-Locked Loop (DLL) that can eliminate skew between the clock input pad and internal clock-input pins throughout the device. Each DLL can drive two global clock networks. The DLL monitors the input clock and the distributed clock, and automatically adjusts a clock delay element. Additional delay is introduced such that clock edges reach internal flip-flops exactly one clock period after they arrive at the input. This closed-loop system effectively eliminates clock-distribution delay by ensuring that clock edges arrive at internal flip-flops in synchronism with clock edges arriving at the input.

In addition to eliminating clock-distribution delay, the DLL provides advanced control of multiple clock domains. The DLL provides four quadrature phases of the source clock, can double the clock, or divide the clock by 1.5, 2, 2.5, 3, 4, 5, 8, or 16. It has six outputs.

The DLL also operates as a clock mirror. By driving the output from a DLL off-chip and then back on again, the DLL can be used to deskew a board level clock among multiple Spartan-II devices.

In order to guarantee that the system clock is operating correctly prior to the FPGA starting up after configuration, the DLL can delay the completion of the configuration process until after it has achieved lock.

## **Boundary Scan**

Spartan-II devices support all the mandatory boundaryscan instructions specified in the IEEE standard 1149.1. A Test Access Port (TAP) and registers are provided that implement the EXTEST, SAMPLE/PRELOAD, and BYPASS instructions. The TAP also supports two USERCODE instructions and internal scan chains.

The TAP uses dedicated package pins that always operate using LVTTL. For TDO to operate using LVTTL, the V<sub>CCO</sub> for Bank 2 must be 3.3V. Otherwise, TDO switches rail-to-rail between ground and V<sub>CCO</sub>. TDI, TMS, and TCK have a default internal weak pull-up resistor, and TDO has no default resistor. Bitstream options allow setting any of the four TAP pins to have an internal pull-up, pull-down, or neither.



DS001\_16\_032300

| Symbol           |      | Description       |    | Units    |
|------------------|------|-------------------|----|----------|
| T <sub>DCC</sub> |      | DIN setup         | 5  | ns, min  |
| T <sub>CCD</sub> |      | DIN hold          | 0  | ns, min  |
| т <sub>ссо</sub> |      | DOUT              | 12 | ns, max  |
| т <sub>ссн</sub> | COLK | High time         | 5  | ns, min  |
| T <sub>CCL</sub> |      | Low time          | 5  | ns, min  |
| F <sub>CC</sub>  |      | Maximum frequency | 66 | MHz, max |

Figure 16: Slave Serial Mode Timing

division factor N except for non-integer division in High Frequency (HF) mode. For division factor 1.5 the duty cycle in the HF mode is 33.3% High and 66.7% Low. For division factor 2.5, the duty cycle in the HF mode is 40.0% High and 60.0% Low.

#### 1x Clock Outputs — CLK[0/90/180/270]

The 1x clock output pin CLK0 represents a delay-compensated version of the source clock (CLKIN) signal. The CLKDLL primitive provides three phase-shifted versions of the CLK0 signal while CLKDLLHF provides only the 180 degree phase-shifted version. The relationship between phase shift and the corresponding period shift appears in Table 10.

The timing diagrams in Figure 26 illustrate the DLL clock output characteristics.

# Table 10: Relationship of Phase-Shifted Output Clock to Period Shift

| Phase (degrees) | Period Shift (percent) |
|-----------------|------------------------|
| 0               | 0%                     |
| 90              | 25%                    |
| 180             | 50%                    |
| 270             | 75%                    |

The DLL provides duty cycle correction on all 1x clock outputs such that all 1x clock outputs by default have a 50/50 duty cycle. The DUTY\_CYCLE\_CORRECTION property (TRUE by default), controls this feature. In order to deactivate the DLL duty cycle correction, attach the DUTY\_CYCLE\_CORRECTION=FALSE property to the DLL primitive. When duty cycle correction deactivates, the output clock has the same duty cycle as the source clock.

The DLL clock outputs can drive an OBUF, a BUFG, or they can route directly to destination clock pins. The DLL clock outputs can only drive the BUFGs that reside on the same edge (top or bottom).

#### Locked Output — LOCKED

In order to achieve lock, the DLL may need to sample several thousand clock cycles. After the DLL achieves lock the LOCKED signal activates. The "DLL Timing Parameters" section of Module 3 provides estimates for locking times.

In order to guarantee that the system clock is established prior to the device "waking up," the DLL can delay the completion of the device configuration process until after the DLL locks. The STARTUP\_WAIT property activates this feature.

Until the LOCKED signal activates, the DLL output clocks are not valid and can exhibit glitches, spikes, or other

spurious movement. In particular the CLK2X output will appear as a 1x clock with a 25/75 duty cycle.

#### **DLL Properties**

Properties provide access to some of the Spartan-II family DLL features, (for example, clock division and duty cycle correction).

#### **Duty Cycle Correction Property**

The 1x clock outputs, CLK0, CLK90, CLK180, and CLK270, use the duty-cycle corrected default, such that they exhibit a 50/50 duty cycle. The DUTY\_CYCLE\_CORRECTION property (by default TRUE) controls this feature. To deactivate the DLL duty-cycle correction for the 1x clock outputs, attach the DUTY\_CYCLE\_CORRECTION=FALSE property to the DLL primitive.



Figure 26: DLL Output Characteristics

#### Clock Divide Property

The CLKDV\_DIVIDE property specifies how the signal on the CLKDV pin is frequency divided with respect to the CLK0 pin. The values allowed for this property are 1.5, 2, 2.5, 3, 4, 5, 8, or 16; the default value is 2.



Figure 33: Timing Diagram for Single-Port Block RAM Memory



Figure 34: Timing Diagram for a True Dual-Port Read/Write Block RAM Memory

support of a wide variety of applications, from general purpose standard applications to high-speed low-voltage memory busses.

Versatile I/O blocks also provide selectable output drive strengths and programmable slew rates for the LVTTL output buffers, as well as an optional, programmable weak pull-up, weak pull-down, or weak "keeper" circuit ideal for use in external bussing applications.

Each Input/Output Block (IOB) includes three registers, one each for the input, output, and 3-state signals within the IOB. These registers are optionally configurable as either a D-type flip-flop or as a level sensitive latch.

The input buffer has an optional delay element used to guarantee a zero hold time requirement for input signals registered within the IOB.

The Versatile I/O features also provide dedicated resources for input reference voltage ( $V_{REF}$ ) and output source voltage ( $V_{CCO}$ ), along with a convenient banking system that simplifies board design.

By taking advantage of the built-in features and wide variety of I/O standards supported by the Versatile I/O features, system-level design and board design can be greatly simplified and improved.

## **Fundamentals**

Modern bus applications, pioneered by the largest and most influential companies in the digital electronics industry, are commonly introduced with a new I/O standard tailored specifically to the needs of that application. The bus I/O standards provide specifications to other vendors who create products designed to interface with these applications. Each standard often has its own specifications for current, voltage, I/O buffering, and termination techniques.

The ability to provide the flexibility and time-to-market advantages of programmable logic is increasingly dependent on the capability of the programmable logic device to support an ever increasing variety of I/O standards

The Versatile I/O resources feature highly configurable input and output buffers which provide support for a wide variety of I/O standards. As shown in Table 15, each buffer type can support a variety of voltage requirements.

# Table 15: Versatile I/O Supported Standards (Typical Values)

| I/O Standard                  | Input<br>Reference<br>Voltage<br>(V <sub>REF</sub> ) | Output<br>Source<br>Voltage<br>(V <sub>CCO</sub> ) | Board<br>Termination<br>Voltage<br>(V <sub>TT</sub> ) |
|-------------------------------|------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------|
| LVTTL (2-24 mA)               | N/A                                                  | 3.3                                                | N/A                                                   |
| LVCMOS2                       | N/A                                                  | 2.5                                                | N/A                                                   |
| PCI (3V/5V,<br>33 MHz/66 MHz) | N/A                                                  | 3.3                                                | N/A                                                   |
| GTL                           | 0.8                                                  | N/A                                                | 1.2                                                   |
| GTL+                          | 1.0                                                  | N/A                                                | 1.5                                                   |
| HSTL Class I                  | 0.75                                                 | 1.5                                                | 0.75                                                  |
| HSTL Class III                | 0.9                                                  | 1.5                                                | 1.5                                                   |
| HSTL Class IV                 | 0.9                                                  | 1.5                                                | 1.5                                                   |
| SSTL3 Class I<br>and II       | 1.5                                                  | 3.3                                                | 1.5                                                   |
| SSTL2 Class I<br>and II       | 1.25                                                 | 2.5                                                | 1.25                                                  |
| СТТ                           | 1.5                                                  | 3.3                                                | 1.5                                                   |
| AGP-2X                        | 1.32                                                 | 3.3                                                | N/A                                                   |

## **Overview of Supported I/O Standards**

This section provides a brief overview of the I/O standards supported by all Spartan-II devices.

While most I/O standards specify a range of allowed voltages, this document records typical voltage values only. Detailed information on each specification may be found on the Electronic Industry Alliance JEDEC website at <a href="http://www.jedec.org">http://www.jedec.org</a>. For more details on the I/O standards and termination application examples, see <a href="http://www.seetandards">XAPP179</a>, "Using SelectIO Interfaces in Spartan-II and Spartan-IIE FPGAs."

## LVTTL — Low-Voltage TTL

The Low-Voltage TTL (LVTTL) standard is a general purpose EIA/JESDSA standard for 3.3V applications that uses an LVTTL input buffer and a Push-Pull output buffer. This standard requires a 3.3V output source voltage ( $V_{CCO}$ ), but does not require the use of a reference voltage ( $V_{REF}$ ) or a termination voltage ( $V_{TT}$ ).

#### LVCMOS2 — Low-Voltage CMOS for 2.5V

The Low-Voltage CMOS for 2.5V or lower (LVCMOS2) standard is an extension of the LVCMOS standard (JESD 8.5) used for general purpose 2.5V applications. This standard requires a 2.5V output source voltage ( $V_{CCO}$ ), but does not require the use of a reference voltage ( $V_{REF}$ ) or a board termination voltage ( $V_{TT}$ ).

IOBUF\_<slew\_rate>\_<drive\_strength>

<slew\_rate> can be either F (Fast), or S (Slow) and <drive\_strength> is specified in milliamps (2, 4, 6, 8, 12, 16, or 24).





When the IOBUF primitive supports an I/O standard such as LVTTL, LVCMOS, or PCI33\_5, the IBUF automatically configures as a 5V tolerant input buffer unless the V<sub>CCO</sub> for the bank is less than 2V. If the single-ended IBUF is placed in a bank with an HSTL standard (V<sub>CCO</sub> < 2V), the input buffer is not 5V tolerant.

The voltage reference signal is "banked" within the Spartan-II device on a half-edge basis such that for all packages there are eight independent  $V_{REF}$  banks internally. See Figure 36, page 39 for a representation of the Spartan-II FPGA I/O banks. Within each bank approximately one of every six I/O pins is automatically configured as a  $V_{REF}$  input.

Additional restrictions on the Versatile I/O IOBUF placement require that within a given  $V_{CCO}$  bank each IOBUF must share the same output source drive voltage. Input buffers of any type and output buffers that do not require  $V_{CCO}$  can be placed within the same  $V_{CCO}$  bank. The LOC property can specify a location for the IOBUF.

An optional delay element is associated with the input path in each IOBUF. When the IOBUF drives an input flip-flop within the IOB, the delay element activates by default to ensure a zero hold-time requirement. Override this default with the NODELAY=TRUE property.

In the case when the IOBUF does not drive an input flip-flop within the IOB, the delay element de-activates by default to provide higher performance. To delay the input signal, activate the delay element with the DELAY=TRUE property.

3-state output buffers and bidirectional buffers can have either a weak pull-up resistor, a weak pull-down resistor, or a weak "keeper" circuit. Control this feature by adding the appropriate primitive to the output net of the IOBUF (PULLUP, PULLDOWN, or KEEPER).

#### **Versatile I/O Properties**

Access to some of the Versatile I/O features (for example, location constraints, input delay, output drive strength, and slew rate) is available through properties associated with these features.

#### Input Delay Properties

An optional delay element is associated with each IBUF. When the IBUF drives a flip-flop within the IOB, the delay element activates by default to ensure a zero hold-time requirement. Use the NODELAY=TRUE property to override this default.

In the case when the IBUF does not drive a flip-flop within the IOB, the delay element by default de-activates to provide higher performance. To delay the input signal, activate the delay element with the DELAY=TRUE property.

#### IOB Flip-Flop/Latch Property

The I/O Block (IOB) includes an optional register on the input path, an optional register on the output path, and an optional register on the 3-state control pin. The design implementation software automatically takes advantage of these registers when the following option for the Map program is specified:

#### map -pr b <filename>

Alternatively, the IOB = TRUE property can be placed on a register to force the mapper to place the register in an IOB.

#### **Location Constraints**

Specify the location of each Versatile I/O primitive with the location constraint LOC attached to the Versatile I/O primitive. The external port identifier indicates the value of the location constrain. The format of the port identifier depends on the package chosen for the specific design.

The LOC properties use the following form:

LOC=A42 LOC=P37

#### **Output Slew Rate Property**

In the case of the LVTTL output buffers (OBUF, OBUFT, and IOBUF), slew rate control can be programmed with the SLEW= property. By default, the slew rate for each output buffer is reduced to minimize power bus transients when switching non-critical signals. The SLEW= property has one of the two following values.

SLEW=SLOW

SLEW=FAST

#### **Output Drive Strength Property**

For the LVTTL output buffers (OBUF, OBUFT, and IOBUF, the desired drive strength can be specified with the DRIVE=

# XILINX<sup>®</sup>

## LVTTL

LVTTL requires no termination. DC voltage specifications appears in Table 32 for the LVTTL standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics.

| Parameter                               | Min  | Тур | Max |
|-----------------------------------------|------|-----|-----|
| V <sub>CCO</sub>                        | 3.0  | 3.3 | 3.6 |
| V <sub>REF</sub>                        | -    | -   | -   |
| V <sub>TT</sub>                         | -    | -   | -   |
| V <sub>IH</sub>                         | 2.0  | -   | 5.5 |
| V <sub>IL</sub>                         | -0.5 | -   | 0.8 |
| V <sub>OH</sub>                         | 2.4  | -   | -   |
| V <sub>OL</sub>                         | -    | -   | 0.4 |
| I <sub>OH</sub> at V <sub>OH</sub> (mA) | -24  | -   | -   |
| I <sub>OL</sub> at V <sub>OL</sub> (mA) | 24   | -   | -   |

#### Notes:

1.  $V_{OL}$  and  $V_{OH}$  for lower drive currents sample tested.

#### LVCMOS2

LVCMOS2 requires no termination. DC voltage specifications appear in Table 33 for the LVCMOS2 standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics.

#### Table 33: LVCMOS2 Voltage Specifications

| Parameter                               | Min  | Тур | Max |
|-----------------------------------------|------|-----|-----|
| V <sub>CCO</sub>                        | 2.3  | 2.5 | 2.7 |
| V <sub>REF</sub>                        | -    | -   | -   |
| V <sub>TT</sub>                         | -    | -   | -   |
| V <sub>IH</sub>                         | 1.7  | -   | 5.5 |
| V <sub>IL</sub>                         | -0.5 | -   | 0.7 |
| V <sub>OH</sub>                         | 1.9  | -   | -   |
| V <sub>OL</sub>                         | -    | -   | 0.4 |
| I <sub>OH</sub> at V <sub>OH</sub> (mA) | -12  | -   | -   |
| I <sub>OL</sub> at V <sub>OL</sub> (mA) | 12   | -   | -   |

#### AGP-2X

The specification for the AGP-2X standard does not document a recommended termination technique. DC voltage specifications appear in Table 34 for the AGP-2X standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics.

#### Table 34: AGP-2X Voltage Specifications

| Parameter                               | Min    | Тур  | Max  |
|-----------------------------------------|--------|------|------|
| V <sub>CCO</sub>                        | 3.0    | 3.3  | 3.6  |
| $V_{REF} = N \times V_{CCO}^{(1)}$      | 1.17   | 1.32 | 1.48 |
| V <sub>TT</sub>                         | -      | -    | -    |
| $V_{IH} \ge V_{REF} + 0.2$              | 1.37   | 1.52 | -    |
| $V_{IL} \leq V_{REF} - 0.2$             | -      | 1.12 | 1.28 |
| $V_{OH} \ge 0.9 \times V_{CCO}$         | 2.7    | 3.0  | -    |
| $V_{OL} \le 0.1 \times V_{CCO}$         | -      | 0.33 | 0.36 |
| I <sub>OH</sub> at V <sub>OH</sub> (mA) | Note 2 | -    | -    |
| I <sub>OL</sub> at V <sub>OL</sub> (mA) | Note 2 | -    | -    |

#### Notes:

For design examples and more information on using the I/O, see <u>XAPP179</u>, Using SelectIO Interfaces in Spartan-II and Spartan-IIE FPGAs.

<sup>1.</sup> N must be greater than or equal to 0.39 and less than or equal to 0.41.

<sup>2.</sup> Tested according to the relevant specification.

#### **Recommended Operating Conditions**

| Symbol             | Description                                     |            | Min      | Max      | Units |
|--------------------|-------------------------------------------------|------------|----------|----------|-------|
| Т <sub>Ј</sub>     | Junction temperature <sup>(1)</sup>             | Commercial | 0        | 85       | °C    |
|                    |                                                 | Industrial | -40      | 100      | °C    |
| V <sub>CCINT</sub> | Supply voltage relative to GND <sup>(2,5)</sup> | Commercial | 2.5 – 5% | 2.5 + 5% | V     |
|                    |                                                 | Industrial | 2.5 – 5% | 2.5 + 5% | V     |
| V <sub>CCO</sub>   | Supply voltage relative to GND <sup>(3,5)</sup> | Commercial | 1.4      | 3.6      | V     |
|                    |                                                 | Industrial | 1.4      | 3.6      | V     |
| T <sub>IN</sub>    | Input signal transition time <sup>(4)</sup>     | ·          | -        | 250      | ns    |

#### Notes:

1. At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.35% per °C.

2. Functional operation is guaranteed down to a minimum  $V_{CCINT}$  of 2.25V (Nominal  $V_{CCINT}$  – 10%). For every 50 mV reduction in  $V_{CCINT}$  below 2.375V (nominal  $V_{CCINT}$  – 5%), all delay parameters increase by 3%.

3. Minimum and maximum values for  $V_{CCO}$  vary according to the I/O standard selected.

4. Input and output measurement threshold is ~50% of V<sub>CCO</sub>. See "Delay Measurement Methodology," page 60 for specific levels.

5. Supply voltages may be applied in any order desired.

### **DC Characteristics Over Operating Conditions**

| Symbol             | Description                                                                                   |                                |                             | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|-----|-----|------|-------|
| V <sub>DRINT</sub> | Data Retention V <sub>CCINT</sub> voltage (below which configuration data may be lost)        |                                |                             | 2.0 | -   | -    | V     |
| V <sub>DRIO</sub>  | Data Retention V <sub>CCO</sub> voltage (below v be lost)                                     | which configu                  | ration data may             | 1.2 | -   | -    | V     |
| ICCINTQ            | Quiescent V <sub>CCINT</sub> supply current <sup>(1)</sup>                                    | XC2S15                         | Commercial                  | -   | 10  | 30   | mA    |
|                    |                                                                                               |                                | Industrial                  | -   | 10  | 60   | mA    |
|                    |                                                                                               | XC2S30                         | Commercial                  | -   | 10  | 30   | mA    |
|                    |                                                                                               |                                | Industrial                  | -   | 10  | 60   | mA    |
|                    |                                                                                               | XC2S50                         | Commercial                  | -   | 12  | 50   | mA    |
|                    |                                                                                               |                                | Industrial                  | -   | 12  | 100  | mA    |
|                    |                                                                                               | XC2S100                        | Commercial                  | -   | 12  | 50   | mA    |
|                    |                                                                                               |                                | Industrial                  | -   | 12  | 100  | mA    |
|                    |                                                                                               | XC2S150                        | Commercial                  | -   | 15  | 50   | mA    |
|                    |                                                                                               |                                | Industrial                  | -   | 15  | 100  | mA    |
|                    |                                                                                               | XC2S200                        | Commercial                  | -   | 15  | 75   | mA    |
|                    |                                                                                               |                                | Industrial                  | -   | 15  | 150  | mA    |
| ICCOQ              | Quiescent $V_{CCO}$ supply current <sup>(1)</sup>                                             |                                |                             | -   | -   | 2    | mA    |
| I <sub>REF</sub>   | V <sub>REF</sub> current per V <sub>REF</sub> pin                                             |                                |                             | -   | -   | 20   | μΑ    |
| ١L                 | Input or output leakage current <sup>(2)</sup>                                                |                                |                             | -10 | -   | +10  | μΑ    |
| C <sub>IN</sub>    | Input capacitance (sample tested)                                                             | VQ, CS, TQ, PQ, FG<br>packages |                             | -   | -   | 8    | pF    |
| I <sub>RPU</sub>   | Pad pull-up (when selected) @ $V_{IN} = 0V$ , $V_{CCO} = 3.3V$ (sample tested) <sup>(3)</sup> |                                |                             | -   | -   | 0.25 | mA    |
| I <sub>RPD</sub>   | Pad pull-down (when selected) @ $V_{I}$                                                       | <sub>N</sub> = 3.6V (sar       | nple tested) <sup>(3)</sup> | -   | -   | 0.15 | mA    |

#### Notes:

1. With no output current loads, no active input pull-up resistors, all I/O pins 3-stated and floating.

2. The I/O leakage current specification applies only when the V<sub>CCINT</sub> and V<sub>CCO</sub> supply voltages have reached their respective minimum Recommended Operating Conditions.

3. Internal pull-up and pull-down resistors guarantee valid logic levels at unconnected input pins. These pull-up and pull-down resistors do not provide valid logic levels when input pins are connected to other circuits.

### Global Clock Setup and Hold for LVTTL Standard, with DLL (Pin-to-Pin)

|                                         |                                                                                                                                     |        | Speed Grade |       |       |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-------|-------|
|                                         |                                                                                                                                     |        | -6          | -5    |       |
| Symbol                                  | Description                                                                                                                         | Device | Min         | Min   | Units |
| T <sub>PSDLL</sub> / T <sub>PHDLL</sub> | Input setup and hold time relative<br>to global clock input signal for<br>LVTTL standard, no delay, IFF, <sup>(1)</sup><br>with DLL | All    | 1.7 / 0     | 1.9/0 | ns    |

Notes:

1. IFF = Input Flip-Flop or Latch

2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.

3. DLL output jitter is already included in the timing calculation.

4. A zero hold time listing indicates no hold time or a negative hold time.

 For data input with different standards, adjust the setup time delay by the values shown in "IOB Input Delay Adjustments for Different Standards," page 57. For a global clock input with standards other than LVTTL, adjust delays with values from the "I/O Standard Global Clock Input Adjustments," page 61.

## Global Clock Setup and Hold for LVTTL Standard, without DLL (Pin-to-Pin)

|                                                                          |                                                                                                  |         | Speed   | Grade   |       |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------|---------|---------|-------|
|                                                                          |                                                                                                  |         | -6      | -5      |       |
| Symbol                                                                   | Description                                                                                      | Device  | Min     | Min     | Units |
| T <sub>PSFD</sub> / T <sub>PHFD</sub> Input setup and hold time relative | XC2S15                                                                                           | 2.2 / 0 | 2.7 / 0 | ns      |       |
|                                                                          | to global clock input signal for<br>LVTTL standard, no delay, IFF, <sup>(1)</sup><br>without DLL | XC2S30  | 2.2 / 0 | 2.7 / 0 | ns    |
|                                                                          |                                                                                                  | XC2S50  | 2.2 / 0 | 2.7 / 0 | ns    |
|                                                                          |                                                                                                  | XC2S100 | 2.3 / 0 | 2.8 / 0 | ns    |
|                                                                          | XC2S150                                                                                          | 2.4 / 0 | 2.9/0   | ns      |       |
|                                                                          |                                                                                                  | XC2S200 | 2.4 / 0 | 3.0 / 0 | ns    |

Notes:

1. IFF = Input Flip-Flop or Latch

2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.

3. A zero hold time listing indicates no hold time or a negative hold time.

4. For data input with different standards, adjust the setup time delay by the values shown in "IOB Input Delay Adjustments for Different Standards," page 57. For a global clock input with standards other than LVTTL, adjust delays with values from the "I/O Standard Global Clock Input Adjustments," page 61.

## **IOB Output Switching Characteristics**

Output delays terminating at a pad are specified for LVTTL with 12 mA drive and fast slew rate. For other standards, adjust the delays with the values shown in "IOB Output Delay Adjustments for Different Standards," page 59.

|                        |                                                                    | Speed Grade |     |          |      |       |
|------------------------|--------------------------------------------------------------------|-------------|-----|----------|------|-------|
|                        |                                                                    | -6          |     | -5       |      |       |
| Symbol                 | Description                                                        | Min         | Max | Min      | Max  | Units |
| Propagation Delays     | 5                                                                  |             |     |          |      |       |
| T <sub>IOOP</sub>      | O input to pad                                                     | -           | 2.9 | -        | 3.4  | ns    |
| T <sub>IOOLP</sub>     | O input to pad via transparent latch                               | -           | 3.4 | -        | 4.0  | ns    |
| 3-state Delays         |                                                                    | 1           |     |          |      |       |
| T <sub>IOTHZ</sub>     | T input to pad high-impedance <sup>(1)</sup>                       | -           | 2.0 | -        | 2.3  | ns    |
| T <sub>IOTON</sub>     | T input to valid data on pad                                       | -           | 3.0 | -        | 3.6  | ns    |
| T <sub>IOTLPHZ</sub>   | T input to pad high impedance via transparent latch <sup>(1)</sup> | -           | 2.5 | -        | 2.9  | ns    |
| T <sub>IOTLPON</sub>   | T input to valid data on pad via transparent latch                 | -           | 3.5 | -        | 4.2  | ns    |
| T <sub>GTS</sub>       | GTS to pad high impedance <sup>(1)</sup>                           | -           | 5.0 | -        | 5.9  | ns    |
| Sequential Delays      |                                                                    | 1           | L   | 1        |      |       |
| T <sub>IOCKP</sub>     | Clock CLK to pad                                                   | -           | 2.9 | -        | 3.4  | ns    |
| Т <sub>ЮСКНZ</sub>     | Clock CLK to pad high impedance (synchronous) <sup>(1)</sup>       | -           | 2.3 | -        | 2.7  | ns    |
| T <sub>IOCKON</sub>    | Clock CLK to valid data on pad (synchronous)                       | -           | 3.3 | -        | 4.0  | ns    |
| Setup/Hold Times       | with Respect to Clock CLK <sup>(2)</sup>                           | 1           | l.  |          |      |       |
| TIOOCK / TIOCKO        | O input                                                            | 1.1/0       | -   | 1.3/0    | -    | ns    |
| T <sub>IOOCECK</sub> / | OCE input                                                          | 0.9 / 0.01  | -   | 0.9/0.01 | -    | ns    |
| TIOCKOCE               |                                                                    |             |     |          |      |       |
| T <sub>IOSRCKO</sub> / | SR input (OFF)                                                     | 1.2/0       | -   | 1.3 / 0  | -    | ns    |
| TIOCKOSR               |                                                                    |             |     | / -      |      |       |
| TIOTCK / TIOCKT        | 3-state setup times, T input                                       | 0.8/0       | -   | 0.9/0    | -    | ns    |
| Т <sub>ІОТСЕСК</sub> / | 3-state setup times, TCE input                                     | 1.0/0       | -   | 1.0/0    | -    | ns    |
|                        |                                                                    | 11/0        |     | 10/0     |      |       |
|                        | 3-state setup times, SK input (TFF)                                | 1.170       | -   | 1.2/0    | -    | ns    |
| Set/Reset Delays       |                                                                    |             |     |          |      |       |
|                        | SR input to pad (asynchronous)                                     | _           | 37  | _        | 44   | ns    |
|                        | SR input to pad high impedance (asynchronous) <sup>(1)</sup>       | -           | 3.1 | -        | 37   | ns    |
|                        | SR input to valid data on pad (asynchronous)                       | -           | 4 1 | -        | 4 Q  | ns    |
|                        | GSR to pad                                                         | _           | 9.1 | _        | 11 7 | ns    |
| ' IOGSRQ               | OUN ID Pau                                                         | -           | 9.9 | -        | 11.7 | 115   |

Notes:

1. Three-state turn-off delays should not be adjusted.

2. A zero hold time listing indicates no hold time or a negative hold time.

## **Block RAM Switching Characteristics**

|                                       |                                             | Speed Grade |          |          |          |         |
|---------------------------------------|---------------------------------------------|-------------|----------|----------|----------|---------|
|                                       |                                             | -6          |          | -5       |          |         |
| Symbol                                | Description                                 | Min         | Max      | Min      | Max      | Units   |
| Sequential Delays                     |                                             | <u>.</u>    | <u>.</u> | <u>.</u> | <u>.</u> | <u></u> |
| Т <sub>ВСКО</sub>                     | Clock CLK to DOUT output                    | -           | 3.4      | -        | 4.0      | ns      |
| Setup/Hold Times                      | with Respect to Clock CLK <sup>(1)</sup>    |             |          |          |          |         |
| T <sub>BACK</sub> / T <sub>BCKA</sub> | ADDR inputs                                 | 1.4 / 0     | -        | 1.4 / 0  | -        | ns      |
| T <sub>BDCK</sub> / T <sub>BCKD</sub> | DIN inputs                                  | 1.4 / 0     | -        | 1.4 / 0  | -        | ns      |
| T <sub>BECK</sub> / T <sub>BCKE</sub> | EN inputs                                   | 2.9 / 0     | -        | 3.2 / 0  | -        | ns      |
| T <sub>BRCK</sub> / T <sub>BCKR</sub> | RST input                                   | 2.7 / 0     | -        | 2.9/0    | -        | ns      |
| T <sub>BWCK</sub> / T <sub>BCKW</sub> | WEN input                                   | 2.6 / 0     | -        | 2.8 / 0  | -        | ns      |
| Clock CLK                             |                                             |             |          |          |          |         |
| T <sub>BPWH</sub>                     | Minimum pulse width, High                   | -           | 1.9      | -        | 1.9      | ns      |
| T <sub>BPWL</sub>                     | Minimum pulse width, Low                    | -           | 1.9      | -        | 1.9      | ns      |
| T <sub>BCCS</sub>                     | CLKA -> CLKB setup time for different ports | -           | 3.0      | -        | 4.0      | ns      |

#### Notes:

1. A zero hold time listing indicates no hold time or a negative hold time.

### **TBUF Switching Characteristics**

|                     |                                        | Speed | Speed Grade |          |  |
|---------------------|----------------------------------------|-------|-------------|----------|--|
|                     |                                        | -6    | -5          | -        |  |
| Symbol              | Description                            | Max   | Max         | Units    |  |
| Combinatorial Delay | rs                                     |       |             | <u>.</u> |  |
| T <sub>IO</sub>     | IN input to OUT output                 | 0     | 0           | ns       |  |
| T <sub>OFF</sub>    | TRI input to OUT output high impedance | 0.1   | 0.2         | ns       |  |
| T <sub>ON</sub>     | TRI input to valid data on OUT output  | 0.1   | 0.2         | ns       |  |

#### **JTAG Test Access Port Switching Characteristics**

|                                           |                                           | -(      | 6    |         | 5    |       |
|-------------------------------------------|-------------------------------------------|---------|------|---------|------|-------|
| Symbol                                    | Description                               | Min     | Max  | Min     | Max  | Units |
| Setup and Hold Times with Respect to TCK  |                                           |         |      |         |      |       |
| T <sub>TAPTCK /</sub> T <sub>TCKTAP</sub> | TMS and TDI setup and hold times          | 4.0/2.0 | -    | 4.0/2.0 | -    | ns    |
| Sequential Delays                         | -                                         | · · · · |      |         |      |       |
| T <sub>TCKTDO</sub>                       | Output delay from clock TCK to output TDO | -       | 11.0 | -       | 11.0 | ns    |
| FTCK                                      | Maximum TCK clock frequency               | -       | 33   | -       | 33   | MHz   |

| Package        | Leads | Туре                               | Maximum<br>I/O | Lead Pitch<br>(mm) | Footprint<br>Area (mm) | Height<br>(mm) | Mass <sup>(1)</sup><br>(g) |
|----------------|-------|------------------------------------|----------------|--------------------|------------------------|----------------|----------------------------|
| VQ100 / VQG100 | 100   | Very Thin Quad Flat Pack (VQFP)    | 60             | 0.5                | 16 x 16                | 1.20           | 0.6                        |
| TQ144 / TQG144 | 144   | Thin Quad Flat Pack (TQFP)         | 92             | 0.5                | 22 x 22                | 1.60           | 1.4                        |
| CS144 / CSG144 | 144   | Chip Scale Ball Grid Array (CSBGA) | 92             | 0.8                | 12 x 12                | 1.20           | 0.3                        |
| PQ208 / PQG208 | 208   | Plastic Quad Flat Pack (PQFP)      | 140            | 0.5                | 30.6 x 30.6            | 3.70           | 5.3                        |
| FG256 / FGG256 | 256   | Fine-pitch Ball Grid Array (FBGA)  | 176            | 1.0                | 17 x 17                | 2.00           | 0.9                        |
| FG456 / FGG456 | 456   | Fine-pitch Ball Grid Array (FBGA)  | 284            | 1.0                | 23 x 23                | 2.60           | 2.2                        |

#### Table 36: Spartan-II Family Package Options

#### Notes:

1. Package mass is  $\pm 10\%$ .

Note: Some early versions of Spartan-II devices, including the XC2S15 and XC2S30 ES devices and the XC2S150 with date code 0045 or earlier, included a power-down pin. For more information, see <u>Answer Record 10500</u>.

## VCCO Banks

Some of the I/O standards require specific V<sub>CCO</sub> voltages. These voltages are externally connected to device pins that serve groups of IOBs, called banks. Eight I/O banks result from separating each edge of the FPGA into two banks (see Figure 3 in Module 2). Each bank has multiple V<sub>CCO</sub> pins which must be connected to the same voltage. In the smaller packages, the V<sub>CCO</sub> pins are connected between banks, effectively reducing the number of independent banks available (see Table 37). These interconnected banks are shown in the Pinout Tables with V<sub>CCO</sub> pads for multiple banks connected to the same pin.

#### Table 37: Independent VCCO Banks Available

| Package           | VQ100 | CS144 | FG256 |
|-------------------|-------|-------|-------|
|                   | PQ208 | TQ144 | FG456 |
| Independent Banks | 1     | 4     | 8     |

## Package Overview

Table 36 shows the six low-cost, space-saving productionpackage styles for the Spartan-II family.

Each package style is available in an environmentally friendly lead-free (Pb-free) option. The Pb-free packages include an extra 'G' in the package style name. For example, the standard "CS144" package becomes "CSG144" when ordered as the Pb-free option. Leaded (non-Pb-free) packages may be available for selected devices, with the same pin-out and without the "G" in the ordering code; contact Xilinx sales for more information. The mechanical dimensions of the standard and Pb-free packages are similar, as shown in the mechanical drawings provided in Table 38. For additional package information, see <u>UG112</u>: *Device Package User Guide*.

## **Mechanical Drawings**

Detailed mechanical drawings for each package type are available from the Xilinx web site at the specified location in Table 38.

Material Declaration Data Sheets (MDDS) are also available on the <u>Xilinx web site</u> for each package.

#### Table 38: Xilinx Package Documentation

| Package | Drawing         | MDDS         |
|---------|-----------------|--------------|
| VQ100   | Package Drawing | PK173_VQ100  |
| VQG100  |                 | PK130_VQG100 |
| TQ144   | Package Drawing | PK169_TQ144  |
| TQG144  |                 | PK126_TQG144 |
| CS144   | Package Drawing | PK149_CS144  |
| CSG144  |                 | PK103_CSG144 |
| PQ208   | Package Drawing | PK166_PQ208  |
| PQG208  |                 | PK123_PQG208 |
| FG256   | Package Drawing | PK151_FG256  |
| FGG256  |                 | PK105_FGG256 |
| FG456   | Package Drawing | PK154_FG456  |
| FGG456  |                 | PK109_FGG456 |

## XC2S30 Device Pinouts (Continued)

| XC2S30 Pad Name       |      |       |       |       |       | Bndry |
|-----------------------|------|-------|-------|-------|-------|-------|
| Function              | Bank | VQ100 | TQ144 | CS144 | PQ208 | Scan  |
| V <sub>CCINT</sub>    | -    | P85   | P24   | A9    | P171  | -     |
| I/O                   | 1    | -     | P23   | D8    | P172  | 24    |
| I/O                   | 1    | -     | P22   | C8    | P173  | 27    |
| I/O                   | 1    | -     | -     | -     | P174  | 30    |
| I/O                   | 1    | -     | -     | -     | P175  | 33    |
| I/O                   | 1    | -     | -     | -     | P176  | 36    |
| GND                   | -    | -     | -     | -     | P177  | -     |
| I/O, V <sub>REF</sub> | 1    | P86   | P21   | B8    | P178  | 39    |
| I/O                   | 1    | -     | -     | -     | P179  | 42    |
| I/O                   | 1    | -     | P20   | A8    | P180  | 45    |
| I/O                   | 1    | P87   | P19   | B7    | P181  | 48    |
| I, GCK2               | 1    | P88   | P18   | A7    | P182  | 54    |
| GND                   | -    | P89   | P17   | C7    | P183  | -     |
| V <sub>CCO</sub>      | 1    | P90   | P16   | D7    | P184  | -     |
| V <sub>CCO</sub>      | 0    | P90   | P16   | D7    | P184  | -     |
| I, GCK3               | 0    | P91   | P15   | A6    | P185  | 55    |
| V <sub>CCINT</sub>    | -    | P92   | P14   | B6    | P186  | -     |
| I/O                   | 0    | -     | P13   | C6    | P187  | 62    |
| I/O                   | 0    | -     | -     | -     | P188  | 65    |
| I/O, V <sub>REF</sub> | 0    | P93   | P12   | D6    | P189  | 68    |
| GND                   | -    | -     | -     | -     | P190  | -     |
| I/O                   | 0    | -     | -     | -     | P191  | 71    |
| I/O                   | 0    | -     | -     | -     | P192  | 74    |
| I/O                   | 0    | -     | -     | -     | P193  | 77    |
| I/O                   | 0    | -     | P11   | A5    | P194  | 80    |
| I/O                   | 0    | -     | P10   | B5    | P195  | 83    |
| V <sub>CCINT</sub>    | -    | P94   | P9    | C5    | P196  | -     |
| V <sub>CCO</sub>      | 0    | -     | -     | -     | P197  | -     |
| GND                   | -    | -     | P8    | D5    | P198  | -     |
| I/O                   | 0    | P95   | P7    | A4    | P199  | 86    |
| I/O                   | 0    | P96   | P6    | B4    | P200  | 89    |
| I/O                   | 0    | -     | -     | -     | P201  | 92    |

#### XC2S30 Device Pinouts (Continued)

| XC2S30 Pad Name       |      |       |       |       |       | Bndrv |
|-----------------------|------|-------|-------|-------|-------|-------|
| Function              | Bank | VQ100 | TQ144 | CS144 | PQ208 | Scan  |
| I/O, V <sub>REF</sub> | 0    | P97   | P5    | C4    | P203  | 95    |
| I/O                   | 0    | -     | -     | -     | P204  | 98    |
| I/O                   | 0    | -     | P4    | A3    | P205  | 101   |
| I/O                   | 0    | P98   | P3    | B3    | P206  | 104   |
| ТСК                   | -    | P99   | P2    | C3    | P207  | -     |
| V <sub>CCO</sub>      | 0    | P100  | P1    | A2    | P208  | -     |
| V <sub>CCO</sub>      | 7    | P100  | P144  | B2    | P208  | -     |

04/18/01

#### Notes:

- 1. IRDY and TRDY can only be accessed when using Xilinx PCI cores.
- 2. See "VCCO Banks" for details on  $V_{CCO}$  banking.

## Additional XC2S30 Package Pins

#### VQ100

| Not Connected Pins |     |   |   |   |   |  |  |  |  |
|--------------------|-----|---|---|---|---|--|--|--|--|
| P28                | P29 | - | - | - | - |  |  |  |  |
| 11/02/00           |     |   |   |   |   |  |  |  |  |

#### TQ144

| Not Connected Pins |   |  |   |  |  |  |  |  |  |  |
|--------------------|---|--|---|--|--|--|--|--|--|--|
| P104 P105          |   |  |   |  |  |  |  |  |  |  |
| 11/02/00           | • |  | • |  |  |  |  |  |  |  |

#### CS144

| Not Connected Pins |       |  |  |  |  |  |  |  |  |
|--------------------|-------|--|--|--|--|--|--|--|--|
| M3                 | M3 N3 |  |  |  |  |  |  |  |  |
| 11/02/00           |       |  |  |  |  |  |  |  |  |

#### PQ208

|          |      | Not Conne | ected Pins |      |      |
|----------|------|-----------|------------|------|------|
| P7       | P13  | P38       | P44        | P55  | P56  |
| P60      | P97  | P112      | P118       | P143 | P149 |
| P165     | P202 | -         | -          | -    | -    |
| 11/02/00 |      |           |            |      |      |

#### Notes:

1. For the PQ208 package, P13, P38, P118, and P143, which are Not Connected Pins on the XC2S30, are assigned to  $V_{\rm CCINT}$  on larger devices.

## XC2S50 Device Pinouts (Continued)

| XC2S50 Pad N          | lame |       |       |                             | Bndry |
|-----------------------|------|-------|-------|-----------------------------|-------|
| Function              | Bank | TQ144 | PQ208 | FG256                       | Scan  |
| I/O                   | 5    | P99   | P63   | P6                          | 326   |
| GND                   | -    | P98   | P64   | GND*                        | -     |
| V <sub>CCO</sub>      | 5    | -     | P65   | V <sub>CCO</sub><br>Bank 5* | -     |
| V <sub>CCINT</sub>    | -    | P97   | P66   | V <sub>CCINT</sub> *        | -     |
| I/O                   | 5    | P96   | P67   | R6                          | 329   |
| I/O                   | 5    | P95   | P68   | M7                          | 332   |
| I/O                   | 5    | -     | P69   | N7                          | 338   |
| I/O                   | 5    | -     | P70   | T6                          | 341   |
| I/O                   | 5    | -     | P71   | P7                          | 344   |
| GND                   | -    | -     | P72   | GND*                        | -     |
| I/O, V <sub>REF</sub> | 5    | P94   | P73   | P8                          | 347   |
| I/O                   | 5    | -     | P74   | R7                          | 350   |
| I/O                   | 5    | -     | -     | T7                          | 353   |
| I/O                   | 5    | P93   | P75   | T8                          | 356   |
| V <sub>CCINT</sub>    | -    | P92   | P76   | V <sub>CCINT</sub> *        | -     |
| I, GCK1               | 5    | P91   | P77   | R8                          | 365   |
| V <sub>CCO</sub>      | 5    | P90   | P78   | V <sub>CCO</sub><br>Bank 5* | -     |
| V <sub>CCO</sub>      | 4    | P90   | P78   | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | P89   | P79   | GND*                        | -     |
| I, GCK0               | 4    | P88   | P80   | N8                          | 366   |
| I/O                   | 4    | P87   | P81   | N9                          | 370   |
| I/O                   | 4    | P86   | P82   | R9                          | 373   |
| I/O                   | 4    | -     | -     | N10                         | 376   |
| I/O                   | 4    | -     | P83   | Т9                          | 379   |
| I/O, V <sub>REF</sub> | 4    | P85   | P84   | P9                          | 382   |
| GND                   | -    | -     | P85   | GND*                        | -     |
| I/O                   | 4    | -     | P86   | M10                         | 385   |
| I/O                   | 4    | -     | P87   | R10                         | 388   |
| I/O                   | 4    | -     | P88   | P10                         | 391   |
| I/O                   | 4    | P84   | P89   | T10                         | 397   |
| I/O                   | 4    | P83   | P90   | R11                         | 400   |
| V <sub>CCINT</sub>    | -    | P82   | P91   | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 4    | -     | P92   | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | P81   | P93   | GND*                        | -     |
| I/O                   | 4    | P80   | P94   | M11                         | 403   |
| I/O                   | 4    | P79   | P95   | T11                         | 406   |
| I/O                   | 4    | P78   | P96   | N11                         | 409   |
| I/O                   | 4    | -     | -     | R12                         | 412   |

## XC2S50 Device Pinouts (Continued)

| XC2S50 Pad N          | lame |       |       |                             | Bndry |
|-----------------------|------|-------|-------|-----------------------------|-------|
| Function              | Bank | TQ144 | PQ208 | FG256                       | Scan  |
| I/O                   | 4    | -     | P97   | P11                         | 415   |
| I/O, V <sub>REF</sub> | 4    | P77   | P98   | T12                         | 418   |
| GND                   | -    | -     | -     | GND*                        | -     |
| I/O                   | 4    | -     | P99   | T13                         | 421   |
| I/O                   | 4    | -     | -     | N12                         | 424   |
| I/O                   | 4    | P76   | P100  | R13                         | 427   |
| I/O                   | 4    | -     | -     | P12                         | 430   |
| I/O                   | 4    | P75   | P101  | P13                         | 433   |
| I/O                   | 4    | P74   | P102  | T14                         | 436   |
| GND                   | -    | P73   | P103  | GND*                        | -     |
| DONE                  | 3    | P72   | P104  | R14                         | 439   |
| V <sub>CCO</sub>      | 4    | P71   | P105  | V <sub>CCO</sub><br>Bank 4* | -     |
| V <sub>CCO</sub>      | 3    | P70   | P105  | V <sub>CCO</sub><br>Bank 3* | -     |
| PROGRAM               | -    | P69   | P106  | P15                         | 442   |
| I/O (INIT)            | 3    | P68   | P107  | N15                         | 443   |
| I/O (D7)              | 3    | P67   | P108  | N14                         | 446   |
| I/O                   | 3    | -     | -     | T15                         | 449   |
| I/O                   | 3    | P66   | P109  | M13                         | 452   |
| I/O                   | 3    | -     | -     | R16                         | 455   |
| I/O                   | 3    | -     | P110  | M14                         | 458   |
| GND                   | -    | -     | -     | GND*                        | -     |
| I/O, V <sub>REF</sub> | 3    | P65   | P111  | L14                         | 461   |
| I/O                   | 3    | -     | P112  | M15                         | 464   |
| I/O                   | 3    | -     | -     | L12                         | 467   |
| I/O                   | 3    | P64   | P113  | P16                         | 470   |
| I/O                   | 3    | P63   | P114  | L13                         | 473   |
| I/O (D6)              | 3    | P62   | P115  | N16                         | 476   |
| GND                   | -    | P61   | P116  | GND*                        | -     |
| V <sub>CCO</sub>      | 3    | -     | P117  | V <sub>CCO</sub><br>Bank 3* | -     |
| V <sub>CCINT</sub>    | -    | -     | P118  | V <sub>CCINT</sub> *        | -     |
| I/O (D5)              | 3    | P60   | P119  | M16                         | 479   |
| I/O                   | 3    | P59   | P120  | K14                         | 482   |
| I/O                   | 3    | -     | -     | L16                         | 485   |
| I/O                   | 3    | -     | P121  | K13                         | 488   |
| I/O                   | 3    | -     | P122  | L15                         | 491   |
| I/O                   | 3    | -     | P123  | K12                         | 494   |
| GND                   | -    | -     | P124  | GND*                        | -     |
| I/O, V <sub>REF</sub> | 3    | P58   | P125  | K16                         | 497   |
| I/O (D4)              | 3    | P57   | P126  | J16                         | 500   |

## Additional XC2S50 Package Pins (Continued)

#### PQ208

|          |     | Not Conne | ected Pins |   |   |
|----------|-----|-----------|------------|---|---|
| P55      | P56 | -         | -          | - | - |
| 11/02/00 |     |           |            |   |   |

## FG256

| C3     C14     D4     D13     E5     E12       M5     M12     N4     N13     P3     P14       Vcco Bark 0 Pins     Vcco Bark 1 Pins     P3     P14       E8     F8     -     -     -       E9     F9     -     -     -       H11     H12     -     -     -       Vcco Bark 2 Pins     -     -     -       H11     H12     -     -     -       Vcco Bark 2 Pins     -     -     -       J11     J12     -     -     -       Vcco Bark 3 Pins     -     -     -     -       J11     J12     -     -     -     -       U9     M9     -     -     -     -       L9     M9     -     -     -     -       J5     J6     -     -     -     -       H5     H6     -     -     -     - <t< th=""><th></th><th></th><th>VCCIN</th><th>T Pins</th><th></th><th></th></t<>                                                                                                                                                                                                                                                                                                                                                                   |     |     | VCCIN               | T Pins     |    |     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------|------------|----|-----|
| M5     M12     N4     N13     P3     P14       V <sub>CCO</sub> Bank 0 Pins     V     P14     V     P14       E8     F8     -     -     -     -       E9     F9     -     -     -     -       H11     H12     -     -     -     -       VCCO Bank 2 Pins     -     -     -     -     -       J11     J12     -     -     -     -     -       U9     M9     -     -     -     -     -     -     -       L9     M9     -     -     -     -     -     -     -       L8     M8     -     -     -     -     -     -       J15     J6     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C3  | C14 | D4                  | D13        | E5 | E12 |
| V <sub>CCO</sub> Bark 0 Pins     E8   F8   -   -   -     V <sub>CCO</sub> Bark 1 Pins     E9   F9   -   -   -     V <sub>CCO</sub> Bark 2 Pins     H11   H12   -   -   -     V <sub>CCO</sub> Bark 2 Pins     H11   H12   -   -   -     V <sub>CCO</sub> Bark 3 Pins     J11   J12   -   -   -     V <sub>CCO</sub> Bark 4 Pins     L9   M9   -   -   -   -     L9   M9   -   -   -   -   -     L8   M8   -   -   -   -   -     Structure of the structure | M5  | M12 | N4                  | N13        | P3 | P14 |
| E8   F8   -   -   -   -   -     E9   F9   -   -   -   -   -     E9   F9   -   -   -   -   -     H11   H12   -   -   -   -   -     H11   H12   -   -   -   -   -     J11   J12   -   -   -   -   -     L9   M9   -   -   -   -   -   -     L9   M9   -   -   -   -   -   -     J5   J6   -   -   -   -   -   -     H5   H6   -   -   -   -   -   -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |     | V <sub>CCO</sub> Ba | nk 0 Pins  |    |     |
| V <sub>CCO</sub> Bark 1 Pins     E9   F9   -   -   -     V <sub>CCO</sub> Bark 2 Pins     H11   H12   -   -   -     V <sub>CCO</sub> Bark 3 Pins     J11   J12   -   -   -     V <sub>CCO</sub> Bark 3 Pins     J11   J12   -   -   -     V <sub>CCO</sub> Bark 4 Pins     L9   M9   -   -   -   -     V <sub>CCO</sub> Bark 5 Pins     L8   M8   -   -   -   -     V <sub>CCO</sub> Bark 5 Pins     J5   J6   -   -   -   -     J5   J6   -   -   -   -   -     H5   H6   -   -   -   -   -     H5   H6   -   -   -   -   -     H5   H6   -   -   -   -   -     M1   A16   B2   B15   F6   F7   F10   F11   G6   G7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | E8  | F8  | -                   | -          | -  | -   |
| E9   F9   -   -   -   -     H11   H12   -   -   -   -     H11   H12   -   -   -   -     J11   J12   -   -   -   -     J11   J12   -   -   -   -     U11   J12   -   -   -   -     J11   J12   -   -   -   -     U11   M9   -   -   -   -     U20   M9   -   -   -   -   -     L8   M8   -   -   -   -   -     H5   H6   -   -   -   -   -     A1   A16   B2   B15   F6   F7 </td <td></td> <td></td> <td>V<sub>CCO</sub> Ba</td> <td>nk 1 Pins</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |     | V <sub>CCO</sub> Ba | nk 1 Pins  |    |     |
| V <sub>CCO</sub> Bark 2 Pins     H11   H12   -   -   -     V <sub>CCO</sub> Bark 3 Pins     J11   J12   -   -   -     V <sub>CCO</sub> Bark 4 Pins     U   -   -     V <sub>CCO</sub> Bark 4 Pins     L9   M9   -   -   -     V <sub>CCO</sub> Bark 5 Pins     L8   M8   -   -     V <sub>CCO</sub> Bark 6 Pins     J5   J6   -     J5   J6   -     J5   J6   -     J5   J6   -     J11   C     V <sub>CCO</sub> Bark 7 Pins     H5   H6   -   -     GND Pins     A1   A16   B2   B15   F6   F7     F10   F11   G6   G7   G8   G9   G10   <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | E9  | F9  | -                   | -          | -  | -   |
| H11   H12   -   -   -   -     V <sub>CCO</sub> Bark 3 Pins     J11   J12   -   -   -     VCCO Bark 4 Pins   V   V   Pins   -     L9   M9   -   -   -   -     V2CCO Bark 5 Pins   V   -   -   -     L8   M8   -   -   -   -     J5   J6   -   -   -   -     J5   J6   -   -   -   -     H5   H6   -   -   -   -     K11   G66   G7   G8   G9   G9   G10   K11   L6   L7     J7   J8   J9   J10   K6   K7   K8   K9   K10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |     | V <sub>CCO</sub> Ba | nk 2 Pins  |    |     |
| V <sub>CCO</sub> Bark 3 Pins     J11   J12   -   -   -     V <sub>CCO</sub> Bark 4 Pins     L9   M9   -   -   -   -     V <sub>CCO</sub> Bark 4 Pins     L9   M9   -   -   -   -     V <sub>CCO</sub> Bark 5 Pins     L8   M8   -   -   -   -     V <sub>CCO</sub> Bark 6 Pins     J5   J6   -   -   -   -     J5   J6   -   -   -   -     J5   J6   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   -   - <t< td=""><td>H11</td><td>H12</td><td>-</td><td>-</td><td>-</td><td>-</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | H11 | H12 | -                   | -          | -  | -   |
| J11   J12   -   -   -   -     V <sub>CCO</sub> Bark 4 Pins     L9   M9   -   -   -     V <sub>CCO</sub> Bark 5 Pins     L8   M8   -   -   -     L8   M8   -   -   -   -     J5   J6   -   -   -   -     J5   J6   -   -   -   -     H5   H6   -   -   -   -     K11   G6   G7   G8   G9   G10     G10   G11   H7   H8   H9   H10   J7     J7   J8   J9   J10   K6   K7   K8   K9   K10 <th< td=""><td></td><td></td><td>V<sub>CCO</sub> Ba</td><td>nk 3 Pins</td><td></td><td></td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |     | V <sub>CCO</sub> Ba | nk 3 Pins  |    |     |
| V <sub>CCO</sub> Bark 4 Pins       L9     M9     -     -     -       V <sub>CCO</sub> Bark 5 Pins       L8     M8     -     -     -     -       L8     M8     -     -     -     -     -       J5     M6     -     -     -     -     -       J5     J6     -     -     -     -     -       M5     H6     -     -     -     -     -       H5     H6     -     -     -     -     -       H5     H6     -     -     -     -     -       H5     H6     -     -     -     -     -       M1     A16     B2     B15     F6     F7       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7                                                                                                                                                                                                                                                                                                                                                                                                                                                              | J11 | J12 | -                   | -          | -  | -   |
| L9     M9     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |     | V <sub>CCO</sub> Ba | nk 4 Pins  |    |     |
| V <sub>CCO</sub> Bark 5 Pins       L8     M8     -     -     - $V_{CCO}$ Bark 6 Pins     V     V     O     -     -       J5     J6     -     -     -     -     -       J5     J6     -     -     Pins     -     -       H5     H6     -     -     -     -     -       H5     H6     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     - </td <td>L9</td> <td>M9</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td>                                                                                                                                                                                                                                                                                                                                                                               | L9  | M9  | -                   | -          | -  | -   |
| L8     M8     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     -     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1 <th1< th="">     1     1     <th1< th=""></th1<></th1<>                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |     | V <sub>CCO</sub> Ba | nk 5 Pins  |    |     |
| V <sub>CCO</sub> Bark 6 Pins       J5     J6     -     -     -       V <sub>CCO</sub> Bark 7 Pins       H5     H6     -     -     -     -       H5     H6     -     -     -     -     -       H5     H6     -     -     -     -     -     -       H5     H6     P     -     -     -     -     -       H5     H6     P     -     -     -     -     -       H5     H6     P     -     -     -     -     -       H5     H6     B2     B15     F6     F7       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1 <td>L8</td> <td>M8</td> <td>-</td> <td>-</td> <td>-</td> <td>-</td>                                                                                                                                                                                                                                                                                                                                                                         | L8  | M8  | -                   | -          | -  | -   |
| J5     J6     -     -     -     -       V <sub>CCO</sub> Bark 7 Pins       H5     H6     -     -     -     -       H5     H6     -     -     -     -     -       H5     H6     -     -     -     -     -     -       K1     A16     B2     B15     F6     F7     F1       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |     | V <sub>CCO</sub> Ba | nk 6 Pins  |    |     |
| V <sub>CCO</sub> Bark 7 Pins       H5     H6     -     -     -       GND Pins       A1     A16     B2     B15     F6     F7       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | J5  | J6  | -                   | -          | -  | -   |
| H5     H6     -     -     -     -       GND Pins       A1     A16     B2     B15     F6     F7       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |     | V <sub>CCO</sub> Ba | nk 7 Pins  |    |     |
| GND Pins       A1     A16     B2     B15     F6     F7       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | H5  | H6  | -                   | -          | -  | -   |
| A1     A16     B2     B15     F6     F7       F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |     | GND                 | Pins       |    |     |
| F10     F11     G6     G7     G8     G9       G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | A1  | A16 | B2                  | B15        | F6 | F7  |
| G10     G11     H7     H8     H9     H10       J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F10 | F11 | G6                  | G7         | G8 | G9  |
| J7     J8     J9     J10     K6     K7       K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | G10 | G11 | H7                  | H8         | H9 | H10 |
| K8     K9     K10     K11     L6     L7       L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | J7  | J8  | J9                  | J10        | K6 | K7  |
| L10     L11     R2     R15     T1     T16       Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | K8  | K9  | K10                 | K11        | L6 | L7  |
| Not Connected Pins       P4     R4     -     -     -     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L10 | L11 | R2                  | R15        | T1 | T16 |
| P4 R4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |     | Not Conne           | ected Pins |    |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P4  | R4  | -                   | -          | -  | -   |

11/02/00

#### **XC2S100 Device Pinouts**

| XC2S100<br>Name       | Pad  |       |       |                             |                             | Bndry |
|-----------------------|------|-------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | TQ144 | PQ208 | FG256                       | FG456                       | Scan  |
| GND                   | -    | P143  | P1    | GND*                        | GND*                        | -     |
| TMS                   | -    | P142  | P2    | D3                          | D3                          | -     |
| I/O                   | 7    | P141  | P3    | C2                          | B1                          | 185   |
| I/O                   | 7    | -     | -     | A2                          | F5                          | 191   |
| I/O                   | 7    | P140  | P4    | B1                          | D2                          | 194   |
| I/O                   | 7    | -     | -     | -                           | E3                          | 197   |
| I/O                   | 7    | -     | -     | E3                          | G5                          | 200   |
| I/O                   | 7    | -     | P5    | D2                          | F3                          | 203   |
| GND                   | -    | -     | -     | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 7    | -     | -     | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |
| I/O, V <sub>REF</sub> | 7    | P139  | P6    | C1                          | E2                          | 206   |

#### XC2S100 Device Pinouts (Continued)

| XC2S100<br>Name          | Pad  |       |       |                             |                             | Pndny |
|--------------------------|------|-------|-------|-----------------------------|-----------------------------|-------|
| Function                 | Bank | TQ144 | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                      | 7    | -     | P7    | F3                          | E1                          | 209   |
| I/O                      | 7    | -     | -     | E2                          | H5                          | 215   |
| I/O                      | 7    | P138  | P8    | E4                          | F2                          | 218   |
| I/O                      | 7    | -     | -     | -                           | F1                          | 221   |
| I/O, V <sub>REF</sub>    | 7    | P137  | P9    | D1                          | H4                          | 224   |
| I/O                      | 7    | P136  | P10   | E1                          | G1                          | 227   |
| GND                      | -    | P135  | P11   | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>         | 7    | -     | P12   | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |
| V <sub>CCINT</sub>       | -    | -     | P13   | V <sub>CCINT</sub> *        | $V_{\text{CCINT}}^{*}$      | -     |
| I/O                      | 7    | P134  | P14   | F2                          | H3                          | 230   |
| I/O                      | 7    | P133  | P15   | G3                          | H2                          | 233   |
| I/O                      | 7    | -     | -     | F1                          | J5                          | 236   |
| I/O                      | 7    | -     | P16   | F4                          | J2                          | 239   |
| I/O                      | 7    | -     | P17   | F5                          | K5                          | 245   |
| I/O                      | 7    | -     | P18   | G2                          | K1                          | 248   |
| GND                      | -    | -     | P19   | GND*                        | GND*                        | -     |
| I/O, V <sub>REF</sub>    | 7    | P132  | P20   | H3                          | K3                          | 251   |
| I/O                      | 7    | P131  | P21   | G4                          | K4                          | 254   |
| I/O                      | 7    | -     | -     | H2                          | L6                          | 257   |
| I/O                      | 7    | P130  | P22   | G5                          | L1                          | 260   |
| I/O                      | 7    | -     | P23   | H4                          | L4                          | 266   |
| I/O, IRDY <sup>(1)</sup> | 7    | P129  | P24   | G1                          | L3                          | 269   |
| GND                      | -    | P128  | P25   | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>         | 7    | P127  | P26   | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |
| V <sub>CCO</sub>         | 6    | P127  | P26   | V <sub>CCO</sub><br>Bank 6* | V <sub>CCO</sub><br>Bank 6* | -     |
| I/O, TRDY <sup>(1)</sup> | 6    | P126  | P27   | J2                          | M1                          | 272   |
| V <sub>CCINT</sub>       | -    | P125  | P28   | $V_{CCINT}^{*}$             | $V_{CCINT}^{*}$             | -     |
| I/O                      | 6    | P124  | P29   | H1                          | M3                          | 281   |
| I/O                      | 6    | -     | -     | J4                          | M4                          | 284   |
| I/O                      | 6    | P123  | P30   | J1                          | M5                          | 287   |
| I/O, V <sub>REF</sub>    | 6    | P122  | P31   | J3                          | N2                          | 290   |
| GND                      | -    | -     | P32   | GND*                        | GND*                        | -     |
| I/O                      | 6    | -     | P33   | K5                          | N3                          | 293   |
| I/O                      | 6    | -     | P34   | K2                          | N4                          | 296   |
| I/O                      | 6    | -     | P35   | K1                          | P2                          | 302   |
| I/O                      | 6    | -     | -     | K3                          | P4                          | 305   |
| I/O                      | 6    | P121  | P36   | L1                          | P3                          | 308   |
| I/O                      | 6    | P120  | P37   | L2                          | R2                          | 311   |

## Additional XC2S100 Package Pins

#### TQ144

|          |      | Not Conn | ected Pins |   |   |
|----------|------|----------|------------|---|---|
| P104     | P105 | -        | -          | - | - |
| 11/02/00 |      |          |            |   |   |

## PQ208

|          |     | Not Conne | ected Pins |   |   |
|----------|-----|-----------|------------|---|---|
| P55      | P56 | -         | -          | - | - |
| 11/02/00 |     |           |            |   |   |

#### FG256

|     |     | V <sub>CCIN</sub>   | <sub>T</sub> Pins |    |     |
|-----|-----|---------------------|-------------------|----|-----|
| C3  | C14 | D4                  | D13               | E5 | E12 |
| M5  | M12 | N4                  | N13               | P3 | P14 |
|     |     | V <sub>CCO</sub> Ba | nk 0 Pins         |    |     |
| E8  | F8  | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 1 Pins         |    |     |
| E9  | F9  | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 2 Pins         |    |     |
| H11 | H12 | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 3 Pins         |    |     |
| J11 | J12 | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 4 Pins         |    |     |
| L9  | M9  | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 5 Pins         |    |     |
| L8  | M8  | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 6 Pins         |    |     |
| J5  | J6  | -                   | -                 | -  | -   |
|     |     | V <sub>CCO</sub> Ba | nk 7 Pins         |    |     |
| H5  | H6  | -                   | -                 | -  | -   |
|     |     | GND                 | Pins              |    |     |
| A1  | A16 | B2                  | B15               | F6 | F7  |
| F10 | F11 | G6                  | G7                | G8 | G9  |
| G10 | G11 | H7                  | H8                | H9 | H10 |
| J7  | J8  | J9                  | J10               | K6 | K7  |
| K8  | K9  | K10                 | K11               | L6 | L7  |
| L10 | L11 | R2                  | R15               | T1 | T16 |
|     |     | Not Conne           | ected Pins        |    |     |
| P4  | R4  | -                   | -                 | -  | -   |

#### 11/02/00

#### FG456

|    |     | V <sub>CCIN</sub>   | <sub>T</sub> Pins |     |     |
|----|-----|---------------------|-------------------|-----|-----|
| E5 | E18 | F6                  | F17               | G7  | G8  |
| G9 | G14 | G15                 | G16               | H7  | H16 |
| J7 | J16 | P7                  | P16               | R7  | R16 |
| T7 | T8  | Т9                  | T14               | T15 | T16 |
| U6 | U17 | V5                  | V18               | -   | -   |
|    |     | V <sub>CCO</sub> Ba | nk 0 Pins         |     | ·   |

#### Additional XC2S100 Package Pins (Continued)

| V <sub>CCO</sub> Bank 1 Pins       F13     F14     F15     F16     G12     G13       V <sub>CCO</sub> Bank 2 Pins       G17     H17     J17     K16     K17     L16       V <sub>CCO</sub> Bank 3 Pins       M16     N16     N17     P17     R17     T17       V <sub>CCO</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CCO</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CCO</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       G10     H17     L17       G10     J11     J12     J13     J14       M7     N6     N7     P6     R6     T6       G10     J11     J12     J13     J14       M9     J10     J11     J12     J13     J14       K9     K10     K11 <thk12< th="">     K13     <thk14< th=""></thk14<></thk12<>              |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F13     F14     F15     F16     G12     G13       VCCO Bank 2 Pins     VCCO Bank 3 Pins     VCCO Bank 3 Pins       M16     N17     P17     R17     T17       VCCO Bank 4 Pins     VCCO Bank 4 Pins     VI15     U16       VCCO Bank 4 Pins     V17     R17     T17       T12     T13     U13     U14     U15     U16       VCCO Bank 5 Pins     VI16     U9     V20     V20 |
| V <sub>CCO</sub> Bank 2 Pins       G17     H17     J17     K16     K17     L16       V <sub>CCO</sub> Bank 3 Pins       M16     N16     N17     P17     R17     T17       V <sub>CCO</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CCO</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CCO</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CCO</sub> Bank 6 Pins     M7     N6     N7     P6     R6     T6       V <sub>CCO</sub> Bank 7 Pins     G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14 <t< td=""></t<>  |
| G17     H17     J17     K16     K17     L16       V <sub>CC0</sub> Bank 3 Pins       M16     N16     N17     P17     R17     T17       V <sub>CC0</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CC0</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CC0</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       GR0     H6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       M9     N10     N11     N12     N13     N14  P                                                                          |
| V <sub>CCO</sub> Bank 3 Pins       M16     N16     N17     P17     R17     T17       V <sub>CCO</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CCO</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CCO</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       V <sub>CCO</sub> Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     <                                                       |
| M16     N16     N17     P17     R17     T17       V <sub>CC0</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CC0</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CC0</sub> Bank 6 Pins     U9     V <sub>CC0</sub> Bank 6 Pins     U9       M7     N6     N7     P6     R6     T6       GRO N7     P6     R6     T6       GRO Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3                                                             |
| V <sub>CCO</sub> Bank 4 Pins       T12     T13     U13     U14     U15     U16       V <sub>CCO</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CCO</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       V <sub>CCO</sub> Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins        A12     A13                                                                            |
| T12     T13     U13     U14     U15     U16       V <sub>CC0</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CC0</sub> Bank 6 Pins     V     V     V     V     V       M7     N6     N7     P6     R6     T6       V <sub>CC0</sub> Bank 7 Pins     V     CC0 Bank 7 Pins     V     C20     S     C20       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14                                                                         |
| V <sub>CCO</sub> Bank 5 Pins       T10     T11     U10     U7     U8     U9       V <sub>CCO</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       V <sub>CCO</sub> Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                       |
| T10     T11     U10     U7     U8     U9       V <sub>CC0</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       V <sub>CC0</sub> Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Mot Connected Pins     A12     A13     A14       A14     A15     A17     B3     B6     B8                                                                                                                                                |
| V <sub>CCO</sub> Bank 6 Pins       M7     N6     N7     P6     R6     T6       VCCO Bank 7 Pins     VCCO Bank 7 Pins     VCCO Bank 7 Pins     VCCO Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                              |
| M7     N6     N7     P6     R6     T6       V <sub>CC0</sub> Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                            |
| V <sub>CCO</sub> Bank 7 Pins       G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                 |
| G6     H6     J6     K6     K7     L7       GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                           |
| GND Pins       A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                      |
| A1     A22     B2     B21     C3     C20       J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                     |
| J9     J10     J11     J12     J13     J14       K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                    |
| K9     K10     K11     K12     K13     K14       L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                     |
| L9     L10     L11     L12     L13     L14       M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| M9     M10     M11     M12     M13     M14       N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| N9     N10     N11     N12     N13     N14       P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P9     P10     P11     P12     P13     P14       Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Y3     Y20     AA2     AA21     AB1     AB22       Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Not Connected Pins       A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A2     A4     A5     A6     A12     A13       A14     A15     A17     B3     B6     B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| A14 A15 A17 B3 B6 B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| B11 B14 B16 B19 C1 C2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C8 C9 C12 C18 C22 D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D4 D5 D10 D18 D19 D21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| E4 E11 E13 E15 E16 E17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| E19 E22 F4 F11 F22 G2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| G3 G4 G19 G22 H1 H21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| J1 J3 J4 J19 J20 K2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| K18 K19 L2 L5 L18 L19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| M2 M6 M17 M18 M21 N1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| N5 N19 P1 P5 P19 P22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| R1 R3 R20 R22 T5 T19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| U3 U11 U18 V1 V2 V10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V12 V17 V3 V4 V6 V8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| V20 V21 V22 W4 W5 W9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| W13 W14 W15 W16 W19 Y5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Y14     Y18     Y22     AA1     AA3     AA6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| AA9 AA10 AA11 AA16 AA17 AA18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| AA22 AB3 AB4 AB7 AB8 AB12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AB14 AB21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name         |      |       |                             |                             | Bndry |
|--------------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function                 | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| V <sub>CCO</sub>         | 3    | P117  | V <sub>CCO</sub><br>Bank 3* | V <sub>CCO</sub><br>Bank 3* | -     |
| V <sub>CCINT</sub>       | -    | P118  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| I/O (D5)                 | 3    | P119  | M16                         | R21                         | 833   |
| I/O                      | 3    | P120  | K14                         | P18                         | 836   |
| I/O                      | 3    | -     | -                           | R22                         | 839   |
| I/O                      | 3    | -     | -                           | P19                         | 842   |
| I/O                      | 3    | -     | L16                         | P20                         | 845   |
| GND                      | -    | -     | GND*                        | GND*                        | -     |
| I/O                      | 3    | P121  | K13                         | P21                         | 848   |
| I/O                      | 3    | -     | -                           | N19                         | 851   |
| I/O                      | 3    | -     | -                           | P22                         | 854   |
| I/O                      | 3    | P122  | L15                         | N18                         | 857   |
| I/O                      | 3    | P123  | K12                         | N20                         | 860   |
| GND                      | -    | P124  | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>         | 3    | -     | V <sub>CCO</sub><br>Bank 3* | V <sub>CCO</sub><br>Bank 3* | -     |
| I/O, V <sub>REF</sub>    | 3    | P125  | K16                         | N21                         | 863   |
| I/O (D4)                 | 3    | P126  | J16                         | N22                         | 866   |
| I/O                      | 3    | -     | -                           | M17                         | 872   |
| I/O                      | 3    | -     | J14                         | M19                         | 875   |
| I/O                      | 3    | P127  | K15                         | M20                         | 878   |
| I/O                      | 3    | -     | -                           | M18                         | 881   |
| V <sub>CCINT</sub>       | -    | P128  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| I/O, TRDY <sup>(1)</sup> | 3    | P129  | J15                         | M22                         | 890   |
| V <sub>CCO</sub>         | 3    | P130  | V <sub>CCO</sub><br>Bank 3* | V <sub>CCO</sub><br>Bank 3* | -     |
| V <sub>CCO</sub>         | 2    | P130  | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                      | -    | P131  | GND*                        | GND*                        | -     |
| I/O, IRDY <sup>(1)</sup> | 2    | P132  | H16                         | L20                         | 893   |
| I/O                      | 2    | P133  | H14                         | L17                         | 896   |
| I/O                      | 2    | -     | -                           | L18                         | 902   |
| I/O                      | 2    | P134  | H15                         | L21                         | 905   |
| I/O                      | 2    | -     | J13                         | L22                         | 908   |
| I/O                      | 2    | -     | -                           | K19                         | 911   |
| I/O (D3)                 | 2    | P135  | G16                         | K20                         | 917   |
| I/O, V <sub>REF</sub>    | 2    | P136  | H13                         | K21                         | 920   |
| V <sub>CCO</sub>         | 2    | -     | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                      | -    | P137  | GND*                        | GND*                        | -     |
| I/O                      | 2    | P138  | G14                         | K22                         | 923   |
| I/O                      | 2    | P139  | G15                         | J21                         | 926   |

## XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name      |      |       |                             |                             | Bndrv |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                   | 2    | -     | -                           | K18                         | 929   |
| I/O                   | 2    | -     | -                           | J20                         | 932   |
| I/O                   | 2    | P140  | G12                         | J18                         | 935   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 2    | -     | F16                         | J22                         | 938   |
| I/O                   | 2    | -     | -                           | J19                         | 941   |
| I/O                   | 2    | -     | -                           | H21                         | 944   |
| I/O                   | 2    | P141  | G13                         | H19                         | 947   |
| I/O (D2)              | 2    | P142  | F15                         | H20                         | 950   |
| V <sub>CCINT</sub>    | -    | P143  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 2    | P144  | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                   | -    | P145  | GND*                        | GND*                        | -     |
| I/O (D1)              | 2    | P146  | E16                         | H22                         | 953   |
| I/O, V <sub>REF</sub> | 2    | P147  | F14                         | H18                         | 956   |
| I/O                   | 2    | -     | -                           | G21                         | 962   |
| I/O                   | 2    | P148  | D16                         | G18                         | 965   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 2    | -     | F12                         | G20                         | 968   |
| I/O                   | 2    | -     | -                           | G19                         | 971   |
| I/O                   | 2    | -     | -                           | F22                         | 974   |
| I/O                   | 2    | P149  | E15                         | F19                         | 977   |
| I/O, V <sub>REF</sub> | 2    | P150  | F13                         | F21                         | 980   |
| V <sub>CCO</sub>      | 2    | -     | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 2    | P151  | E14                         | F20                         | 983   |
| I/O                   | 2    | -     | C16                         | F18                         | 986   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 2    | -     | -                           | E22                         | 989   |
| I/O                   | 2    | -     | -                           | E21                         | 995   |
| I/O, V <sub>REF</sub> | 2    | P152  | E13                         | D22                         | 998   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 2    | -     | B16                         | E20                         | 1001  |
| I/O                   | 2    | -     | -                           | D21                         | 1004  |
| I/O                   | 2    | -     | -                           | C22                         | 1007  |
| I/O (DIN, D0)         | 2    | P153  | D14                         | D20                         | 1013  |
| I/O (DOUT,<br>BUSY)   | 2    | P154  | C15                         | C21                         | 1016  |
| CCLK                  | 2    | P155  | D15                         | B22                         | 1019  |
| V <sub>CCO</sub>      | 2    | P156  | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |

## XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name      |      |       |                             |                             | Bndry |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| V <sub>CCO</sub>      | 1    | P156  | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| TDO                   | 2    | P157  | B14                         | A21                         | -     |
| GND                   | -    | P158  | GND*                        | GND*                        | -     |
| TDI                   | -    | P159  | A15                         | B20                         | -     |
| I/O ( <u>CS</u> )     | 1    | P160  | B13                         | C19                         | 0     |
| I/O (WRITE)           | 1    | P161  | C13                         | A20                         | 3     |
| I/O                   | 1    | -     | -                           | B19                         | 9     |
| I/O                   | 1    | -     | -                           | C18                         | 12    |
| I/O                   | 1    | -     | C12                         | D17                         | 15    |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O, V <sub>REF</sub> | 1    | P162  | A14                         | A19                         | 18    |
| I/O                   | 1    | -     | -                           | B18                         | 21    |
| I/O                   | 1    | -     | -                           | E16                         | 27    |
| I/O                   | 1    | -     | D12                         | C17                         | 30    |
| I/O                   | 1    | P163  | B12                         | D16                         | 33    |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 1    | -     | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| I/O, V <sub>REF</sub> | 1    | P164  | C11                         | A18                         | 36    |
| I/O                   | 1    | P165  | A13                         | B17                         | 39    |
| I/O                   | 1    | -     | -                           | E15                         | 42    |
| I/O                   | 1    | -     | -                           | A17                         | 45    |
| I/O                   | 1    | -     | D11                         | D15                         | 48    |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 1    | P166  | A12                         | C16                         | 51    |
| I/O                   | 1    | -     | -                           | D14                         | 54    |
| I/O, V <sub>REF</sub> | 1    | P167  | E11                         | E14                         | 60    |
| I/O                   | 1    | P168  | B11                         | A16                         | 63    |
| GND                   | -    | P169  | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 1    | P170  | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| V <sub>CCINT</sub>    | -    | P171  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| I/O                   | 1    | P172  | A11                         | C15                         | 66    |
| I/O                   | 1    | P173  | C10                         | B15                         | 69    |
| I/O                   | 1    | -     | -                           | E13                         | 72    |
| I/O                   | 1    | -     | -                           | A15                         | 75    |
| I/O                   | 1    | -     | -                           | F12                         | 78    |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 1    | P174  | B10                         | C14                         | 81    |
| I/O                   | 1    | -     | -                           | B14                         | 84    |
| I/O                   | 1    | -     | -                           | A14                         | 87    |

## XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name      |      |       |                             |                             | Bndry |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                   | 1    | P175  | D10                         | D13                         | 90    |
| I/O                   | 1    | P176  | A10                         | C13                         | 93    |
| GND                   | -    | P177  | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 1    | -     | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| I/O, V <sub>REF</sub> | 1    | P178  | B9                          | B13                         | 96    |
| I/O                   | 1    | P179  | E10                         | E12                         | 99    |
| I/O                   | 1    | -     | -                           | A13                         | 105   |
| I/O                   | 1    | -     | A9                          | B12                         | 108   |
| I/O                   | 1    | P180  | D9                          | D12                         | 111   |
| I/O                   | 1    | -     | -                           | C12                         | 114   |
| I/O                   | 1    | P181  | A8                          | D11                         | 120   |
| I, GCK2               | 1    | P182  | C9                          | A11                         | 126   |
| GND                   | -    | P183  | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 1    | P184  | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| V <sub>CCO</sub>      | 0    | P184  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| I, GCK3               | 0    | P185  | B8                          | C11                         | 127   |
| V <sub>CCINT</sub>    | -    | P186  | $V_{CCINT}^{*}$             | $V_{CCINT}^{*}$             | -     |
| I/O                   | 0    | -     | -                           | E11                         | 137   |
| I/O                   | 0    | P187  | A7                          | A10                         | 140   |
| I/O                   | 0    | -     | D8                          | B10                         | 143   |
| I/O                   | 0    | -     | -                           | F11                         | 146   |
| I/O                   | 0    | P188  | A6                          | C10                         | 152   |
| I/O, V <sub>REF</sub> | 0    | P189  | B7                          | A9                          | 155   |
| V <sub>CCO</sub>      | 0    | -     | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| GND                   | -    | P190  | GND*                        | GND*                        | -     |
| I/O                   | 0    | P191  | C8                          | B9                          | 158   |
| I/O                   | 0    | P192  | D7                          | E10                         | 161   |
| I/O                   | 0    | -     | -                           | C9                          | 164   |
| I/O                   | 0    | -     | -                           | D10                         | 167   |
| I/O                   | 0    | P193  | E7                          | A8                          | 170   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 0    | -     | -                           | D9                          | 173   |
| I/O                   | 0    | -     | -                           | B8                          | 176   |
| I/O                   | 0    | -     | -                           | C8                          | 179   |
| I/O                   | 0    | P194  | C7                          | E9                          | 182   |
| I/O                   | 0    | P195  | B6                          | A7                          | 185   |
| V <sub>CCINT</sub>    | -    | P196  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 0    | P197  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |

#### Additional XC2S200 Package Pins (Continued)

#### 11/02/00

| FG456                        |                              |                     |                   |     |     |
|------------------------------|------------------------------|---------------------|-------------------|-----|-----|
|                              |                              | V <sub>CCIN</sub>   | <sub>T</sub> Pins |     |     |
| E5                           | E18                          | F6                  | F17               | G7  | G8  |
| G9                           | G14                          | G15                 | G16               | H7  | H16 |
| J7                           | J16                          | P7                  | P16               | R7  | R16 |
| T7                           | Т8                           | Т9                  | T14               | T15 | T16 |
| U6                           | U17                          | V5                  | V18               | -   | -   |
|                              |                              | V <sub>CCO</sub> Ba | nk 0 Pins         |     |     |
| F7                           | F8                           | F9                  | F10               | G10 | G11 |
| V <sub>CCO</sub> Bank 1 Pins |                              |                     |                   |     |     |
| F13                          | F14                          | F15                 | F16               | G12 | G13 |
| V <sub>CCO</sub> Bank 2 Pins |                              |                     |                   |     |     |
| G17                          | H17                          | J17                 | K16               | K17 | L16 |
| V <sub>CCO</sub> Bank 3 Pins |                              |                     |                   |     |     |
| M16                          | N16                          | N17                 | P17               | R17 | T17 |
| V <sub>CCO</sub> Bank 4 Pins |                              |                     |                   |     |     |
| T12                          | T13                          | U13                 | U14               | U15 | U16 |
| V <sub>CCO</sub> Bank 5 Pins |                              |                     |                   |     |     |
| T10                          | T11                          | U7                  | U8                | U9  | U10 |
|                              | V <sub>CCO</sub> Bank 6 Pins |                     |                   |     |     |
| M7                           | N6                           | N7                  | P6                | R6  | T6  |
|                              | V <sub>CCO</sub> Bank 7 Pins |                     |                   |     |     |

#### Additional XC2S200 Package Pins (Continued)

| G6                 | H6  | J6   | K6   | K7  | L7   |
|--------------------|-----|------|------|-----|------|
| GND Pins           |     |      |      |     |      |
| A1                 | A22 | B2   | B21  | C3  | C20  |
| J9                 | J10 | J11  | J12  | J13 | J14  |
| K9                 | K10 | K11  | K12  | K13 | K14  |
| L9                 | L10 | L11  | L12  | L13 | L14  |
| M9                 | M10 | M11  | M12  | M13 | M14  |
| N9                 | N10 | N11  | N12  | N13 | N14  |
| P9                 | P10 | P11  | P12  | P13 | P14  |
| Y3                 | Y20 | AA2  | AA21 | AB1 | AB22 |
| Not Connected Pins |     |      |      |     |      |
| A2                 | A6  | A12  | B11  | B16 | C2   |
| D1                 | D4  | D18  | D19  | E17 | E19  |
| G2                 | G22 | L2   | L19  | M2  | M21  |
| R3                 | R20 | U3   | U18  | V6  | W4   |
| W19                | Y5  | Y22  | AA1  | AA3 | AA11 |
| AA16               | AB7 | AB12 | AB21 | -   | -    |
| 11/02/00           |     |      |      |     |      |

## **Revision History**

| Version | Date     | Description                                                                                                                                                                                                                    |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 110.    | Dute     | Description                                                                                                                                                                                                                    |
| 2.0     | 09/18/00 | Sectioned the Spartan-II Family data sheet into four modules. Corrected all known errors in the pinout tables.                                                                                                                 |
| 2.1     | 10/04/00 | Added notes requiring PWDN to be tied to V <sub>CCINT</sub> when unused.                                                                                                                                                       |
| 2.2     | 11/02/00 | Removed the Power Down feature.                                                                                                                                                                                                |
| 2.3     | 03/05/01 | Added notes on pinout tables for IRDY and TRDY.                                                                                                                                                                                |
| 2.4     | 04/30/01 | Reinstated XC2S50 V <sub>CCO</sub> Bank 7, GND, and "not connected" pins missing in version 2.3.                                                                                                                               |
| 2.5     | 09/03/03 | Added caution about Not Connected Pins to XC2S30 pinout tables on page 76.                                                                                                                                                     |
| 2.8     | 06/13/08 | Added "Package Overview" section. Added notes to clarify shared V <sub>CCO</sub> banks. Updated description and links. Updated all modules for continuous page, figure, and table numbering. Synchronized all modules to v2.8. |