# E·XFL



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                      |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 216                                                         |
| Number of Logic Elements/Cells | 972                                                         |
| Total RAM Bits                 | 24576                                                       |
| Number of I/O                  | 60                                                          |
| Number of Gates                | 30000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 100-TQFP                                                    |
| Supplier Device Package        | 100-VQFP (14x14)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc2s30-5vqg100c |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Ordering Information**

Spartan-II devices are available in both standard and Pb-free packaging options for all device/package combinations. The Pb-free packages include a special "G" character in the ordering code.

#### Standard Packaging



# **Device Ordering Options**

| Device  |    | Speed Grade                       |   | Number of Pins / Package Type Temperature Rang |                               | e Range (T <sub>J</sub> ) |                 |
|---------|----|-----------------------------------|---|------------------------------------------------|-------------------------------|---------------------------|-----------------|
| XC2S15  | -5 | Standard Performance              | ` | VQ(G)100                                       | 100-pin Plastic Very Thin QFP | C = Commercial            | 0°C to +85°C    |
| XC2S30  | -6 | Higher Performance <sup>(1)</sup> | ( | CS(G)144                                       | 144-ball Chip-Scale BGA       | I = Industrial            | -40°C to +100°C |
| XC2S50  |    |                                   | - | TQ(G)144                                       | 144-pin Plastic Thin QFP      |                           |                 |
| XC2S100 |    |                                   | F | PQ(G)208                                       | 208-pin Plastic QFP           |                           |                 |
| XC2S150 |    |                                   | F | FG(G)256                                       | 256-ball Fine Pitch BGA       |                           |                 |
| XC2S200 |    |                                   | F | FG(G)456                                       | 456-ball Fine Pitch BGA       |                           |                 |

#### Notes:

1. The -6 speed grade is exclusively available in the Commercial temperature range.

# **Device Part Marking**



www.xilinx.com

# 

DS001-2 (v2.8) June 13, 2008

# **Architectural Description**

# Spartan-II FPGA Array

The Spartan<sup>®</sup>-II field-programmable gate array, shown in Figure 2, is composed of five major configurable elements:

- IOBs provide the interface between the package pins and the internal logic
- CLBs provide the functional elements for constructing most logic
- Dedicated block RAM memories of 4096 bits each
- Clock DLLs for clock-distribution delay compensation and clock domain control
- Versatile multi-level interconnect structure

As can be seen in Figure 2, the CLBs form the central logic structure with easy access to all support and routing structures. The IOBs are located around all the logic and

# Spartan-II FPGA Family: Functional Description

#### **Product Specification**

memory elements for easy and quick routing of signals on and off the chip.

Values stored in static memory cells control all the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device.

Each of these elements will be discussed in detail in the following sections.

# Input/Output Block

The Spartan-II FPGA IOB, as seen in Figure 2, features inputs and outputs that support a wide variety of I/O signaling standards. These high-speed inputs and outputs are capable of supporting various state of the art memory and bus interfaces. Table 3 lists several of the standards which are supported along with the required reference, output and termination voltages needed to meet the standard.



Figure 2: Spartan-II FPGA Input/Output Block (IOB)

© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.

The three IOB registers function either as edge-triggered D-type flip-flops or as level-sensitive latches. Each IOB has a clock signal (CLK) shared by the three registers and independent Clock Enable (CE) signals for each register. In addition to the CLK and CE control signals, the three registers share a Set/Reset (SR). For each register, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear.

A feature not shown in the block diagram, but controlled by the software, is polarity control. The input and output buffers and all of the IOB control signals have independent polarity controls.

Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration all outputs not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs may optionally be pulled up.

| Table | 3: | Standards | Supported | by I/O | (Typical | Values) |
|-------|----|-----------|-----------|--------|----------|---------|
|-------|----|-----------|-----------|--------|----------|---------|

| I/O Standard                  | Input<br>Reference<br>Voltage<br>(V <sub>REF</sub> ) | Output<br>Source<br>Voltage<br>(V <sub>CCO</sub> ) | Board<br>Termination<br>Voltage<br>(V <sub>TT</sub> ) |
|-------------------------------|------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------|
| LVTTL (2-24 mA)               | N/A                                                  | 3.3                                                | N/A                                                   |
| LVCMOS2                       | N/A                                                  | 2.5                                                | N/A                                                   |
| PCI (3V/5V,<br>33 MHz/66 MHz) | N/A                                                  | 3.3                                                | N/A                                                   |
| GTL                           | 0.8                                                  | N/A                                                | 1.2                                                   |
| GTL+                          | 1.0                                                  | N/A                                                | 1.5                                                   |
| HSTL Class I                  | 0.75                                                 | 1.5                                                | 0.75                                                  |
| HSTL Class III                | 0.9                                                  | 1.5                                                | 1.5                                                   |
| HSTL Class IV                 | 0.9                                                  | 1.5                                                | 1.5                                                   |
| SSTL3 Class I<br>and II       | 1.5                                                  | 3.3                                                | 1.5                                                   |
| SSTL2 Class I<br>and II       | 1.25                                                 | 2.5                                                | 1.25                                                  |
| СТТ                           | 1.5                                                  | 3.3                                                | 1.5                                                   |
| AGP-2X                        | 1.32                                                 | 3.3                                                | N/A                                                   |

The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration. All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5V compliance, and one that does not. For 5V compliance, a zener-like structure connected to ground turns on when the output rises to approximately 6.5V. When 5V compliance is not required, a conventional clamp diode may be connected to the output supply voltage, V<sub>CCO</sub>. The type of over-voltage protection can be selected independently for each pad.

All Spartan-II FPGA IOBs support IEEE 1149.1-compatible boundary scan testing.

#### Input Path

A buffer In the Spartan-II FPGA IOB input path routes the input signal either directly to internal logic or through an optional input flip-flop.

An optional delay element at the D-input of this flip-flop eliminates pad-to-pad hold time. The delay is matched to the internal clock-distribution delay of the FPGA, and when used, assures that the pad-to-pad hold time is zero.

Each input buffer can be configured to conform to any of the low-voltage signaling standards supported. In some of these standards the input buffer utilizes a user-supplied threshold voltage,  $V_{REF}$ . The need to supply  $V_{REF}$  imposes constraints on which standards can used in close proximity to each other. See "I/O Banking," page 9.

There are optional pull-up and pull-down resistors at each input for use after configuration.

#### **Output Path**

The output path includes a 3-state output buffer that drives the output signal onto the pad. The output signal can be routed to the buffer directly from the internal logic or through an optional IOB output flip-flop.

The 3-state control of the output can also be routed directly from the internal logic or through a flip-flip that provides synchronous enable and disable.

Each output driver can be individually programmed for a wide range of low-voltage signaling standards. Each output buffer can source up to 24 mA and sink up to 48 mA. Drive strength and slew rate controls minimize bus transients.

In most signaling standards, the output high voltage depends on an externally supplied V<sub>CCO</sub> voltage. The need to supply V<sub>CCO</sub> imposes constraints on which standards can be used in close proximity to each other. See "I/O Banking".

An optional weak-keeper circuit is connected to each output. When selected, the circuit monitors the voltage on the pad and weakly drives the pin High or Low to match the input signal. If the pin is connected to a multiple-source signal, the weak keeper holds the signal in its last state if all By default, these operations are synchronized to CCLK. The entire start-up sequence lasts eight cycles, called C0-C7, after which the loaded design is fully functional. The default timing for start-up is shown in the top half of Figure 13. The four operations can be selected to switch on any CCLK cycle C1-C6 through settings in the Xilinx software. Heavy lines show default settings.



Figure 13: Start-Up Waveforms

The bottom half of Figure 13 shows another commonly used version of the start-up timing known as Sync-to-DONE. This version makes the GTS, GSR, and GWE events conditional upon the DONE pin going High. This timing is important for a daisy chain of multiple FPGAs in serial mode, since it ensures that all FPGAs go through start-up together, after all their DONE pins have gone High.

Sync-to-DONE timing is selected by setting the GTS, GSR, and GWE cycles to a value of DONE in the configuration options. This causes these signals to transition one clock cycle after DONE externally transitions High.

### **Serial Modes**

There are two serial configuration modes: In Master Serial mode, the FPGA controls the configuration process by driving CCLK as an output. In Slave Serial mode, the FPGA passively receives CCLK as an input from an external agent (e.g., a microprocessor, CPLD, or second FPGA in master mode) that is controlling the configuration process. In both modes, the FPGA is configured by loading one bit per CCLK cycle. The MSB of each configuration data byte is always written to the DIN pin first.

See Figure 14 for the sequence for loading data into the Spartan-II FPGA serially. This is an expansion of the "Load Configuration Data Frames" block in Figure 11. Note that CS and WRITE normally are not used during serial configuration. To ensure successful loading of the FPGA, do not toggle WRITE with CS Low during serial configuration.







Figure 18: Slave Parallel Configuration Circuit Diagram

Multiple Spartan-II FPGAs can be configured using the Slave Parallel mode, and be made to start-up simultaneously. To configure multiple devices in this way, wire the individual CCLK, Data, WRITE, and BUSY pins of all the devices in parallel. The individual devices are loaded separately by asserting the CS pin of each device in turn and writing the appropriate data. Sync-to-DONE start-up timing is used to ensure that the start-up sequence does not begin until all the FPGAs have been loaded. See "Start-up," page 19.

#### Write

When using the Slave Parallel Mode, write operations send packets of byte-wide configuration data into the FPGA. Figure 19, page 25 shows a flowchart of the write sequence used to load data into the Spartan-II FPGA. This is an expansion of the "Load Configuration Data Frames" block in Figure 11, page 18. The timing for write operations is shown in Figure 20, page 26. For the present example, the user holds  $\overline{\text{WRITE}}$  and  $\overline{\text{CS}}$ Low throughout the sequence of write operations. Note that when  $\overline{\text{CS}}$  is asserted on successive CCLKs,  $\overline{\text{WRITE}}$  must remain either asserted or de-asserted. Otherwise an abort will be initiated, as in the next section.

- 1. Drive data onto D0-D7. Note that to avoid contention, the data source should not be enabled while  $\overline{CS}$  is Low and  $\overline{WRITE}$  is High. Similarly, while  $\overline{WRITE}$  is High, no more than one device's  $\overline{CS}$  should be asserted.
- 2. On the rising edge of CCLK: If BUSY is Low, the data is accepted on this clock. If BUSY is High (from a previous write), the data is not accepted. Acceptance will instead occur on the first clock after BUSY goes Low, and the data must be held until this happens.
- 3. Repeat steps 1 and 2 until all the data has been sent.
- 4. De-assert  $\overline{\text{CS}}$  and  $\overline{\text{WRITE}}$ .

division factor N except for non-integer division in High Frequency (HF) mode. For division factor 1.5 the duty cycle in the HF mode is 33.3% High and 66.7% Low. For division factor 2.5, the duty cycle in the HF mode is 40.0% High and 60.0% Low.

### 1x Clock Outputs — CLK[0/90/180/270]

The 1x clock output pin CLK0 represents a delay-compensated version of the source clock (CLKIN) signal. The CLKDLL primitive provides three phase-shifted versions of the CLK0 signal while CLKDLLHF provides only the 180 degree phase-shifted version. The relationship between phase shift and the corresponding period shift appears in Table 10.

The timing diagrams in Figure 26 illustrate the DLL clock output characteristics.

# Table 10: Relationship of Phase-Shifted Output Clock to Period Shift

| Phase (degrees) | Period Shift (percent) |
|-----------------|------------------------|
| 0               | 0%                     |
| 90              | 25%                    |
| 180             | 50%                    |
| 270             | 75%                    |

The DLL provides duty cycle correction on all 1x clock outputs such that all 1x clock outputs by default have a 50/50 duty cycle. The DUTY\_CYCLE\_CORRECTION property (TRUE by default), controls this feature. In order to deactivate the DLL duty cycle correction, attach the DUTY\_CYCLE\_CORRECTION=FALSE property to the DLL primitive. When duty cycle correction deactivates, the output clock has the same duty cycle as the source clock.

The DLL clock outputs can drive an OBUF, a BUFG, or they can route directly to destination clock pins. The DLL clock outputs can only drive the BUFGs that reside on the same edge (top or bottom).

# Locked Output — LOCKED

In order to achieve lock, the DLL may need to sample several thousand clock cycles. After the DLL achieves lock the LOCKED signal activates. The "DLL Timing Parameters" section of Module 3 provides estimates for locking times.

In order to guarantee that the system clock is established prior to the device "waking up," the DLL can delay the completion of the device configuration process until after the DLL locks. The STARTUP\_WAIT property activates this feature.

Until the LOCKED signal activates, the DLL output clocks are not valid and can exhibit glitches, spikes, or other

spurious movement. In particular the CLK2X output will appear as a 1x clock with a 25/75 duty cycle.

#### **DLL Properties**

Properties provide access to some of the Spartan-II family DLL features, (for example, clock division and duty cycle correction).

#### **Duty Cycle Correction Property**

The 1x clock outputs, CLK0, CLK90, CLK180, and CLK270, use the duty-cycle corrected default, such that they exhibit a 50/50 duty cycle. The DUTY\_CYCLE\_CORRECTION property (by default TRUE) controls this feature. To deactivate the DLL duty-cycle correction for the 1x clock outputs, attach the DUTY\_CYCLE\_CORRECTION=FALSE property to the DLL primitive.



Figure 26: DLL Output Characteristics

# Clock Divide Property

The CLKDV\_DIVIDE property specifies how the signal on the CLKDV pin is frequency divided with respect to the CLK0 pin. The values allowed for this property are 1.5, 2, 2.5, 3, 4, 5, 8, or 16; the default value is 2.



Figure 33: Timing Diagram for Single-Port Block RAM Memory



Figure 34: Timing Diagram for a True Dual-Port Read/Write Block RAM Memory

At the third rising edge of CLKA, the  $T_{BCCS}$  parameter is violated with two writes to memory location 0x0F. The DOA and DOB busses reflect the contents of the DIA and DIB busses, but the stored value at 0x7E is invalid.

At the fourth rising edge of CLKA, a read operation is performed at memory location 0x0F and invalid data is present on the DOA bus. Port B also executes a read operation to memory location 0x0F and also reads invalid data.

At the fifth rising edge of CLKA a read operation is performed that does not violate the  $T_{BCCS}$  parameter to the previous write of 0x7E by Port B. THe DOA bus reflects the recently written value by Port B.

# Initialization

The block RAM memory can initialize during the device configuration sequence. The 16 initialization properties of 64 hex values each (a total of 4096 bits) set the initialization of each RAM. These properties appear in Table 14. Any initialization properties not explicitly set configure as zeros. Partial initialization strings pad with zeros. Initialization strings greater than 64 hex values generate an error. The RAMs can be simulated with the initialization values using generics in VHDL simulators and parameters in Verilog simulators.

# **Initialization in VHDL**

The block RAM structures may be initialized in VHDL for both simulation and synthesis for inclusion in the EDIF output file. The simulation of the VHDL code uses a generic to pass the initialization.

# **Initialization in Verilog**

The block RAM structures may be initialized in Verilog for both simulation and synthesis for inclusion in the EDIF output file. The simulation of the Verilog code uses a defparam to pass the initialization.

# **Block Memory Generation**

The CORE Generator<sup>™</sup> software generates memory structures using the block RAM features. This program outputs VHDL or Verilog simulation code templates and an EDIF file for inclusion in a design.

|--|

| Property | Memory Cells |
|----------|--------------|
| INIT_00  | 255 to 0     |
| INIT_01  | 511 to 256   |
| INIT_02  | 767 to 512   |
| INIT_03  | 1023 to 768  |
| INIT_04  | 1279 to 1024 |

|  | Table | 14: | RAM | Initialization | Pro | perties |
|--|-------|-----|-----|----------------|-----|---------|
|--|-------|-----|-----|----------------|-----|---------|

| Property | Memory Cells |
|----------|--------------|
| INIT_05  | 1535 to 1280 |
| INIT_06  | 1791 to 1536 |
| INIT_07  | 2047 to 1792 |
| INIT_08  | 2303 to 2048 |
| INIT_09  | 2559 to 2304 |
| INIT_0a  | 2815 to 2560 |
| INIT_0b  | 3071 to 2816 |
| INIT_0c  | 3327 to 3072 |
| INIT_0d  | 3583 to 3328 |
| INIT_0e  | 3839 to 3584 |
| INIT_0f  | 4095 to 3840 |

For design examples and more information on using the Block RAM, see <u>XAPP173</u>, Using Block SelectRAM+ Memory in Spartan-II FPGAs.

# **Using Versatile I/O**

The Spartan-II FPGA family includes a highly configurable, high-performance I/O resource called Versatile I/O to provide support for a wide variety of I/O standards. The Versatile I/O resource is a robust set of features including programmable control of output drive strength, slew rate, and input delay and hold time. Taking advantage of the flexibility and Versatile I/O features and the design considerations described in this document can improve and simplify system level design.

# Introduction

As FPGAs continue to grow in size and capacity, the larger and more complex systems designed for them demand an increased variety of I/O standards. Furthermore, as system clock speeds continue to increase, the need for high-performance I/O becomes more important. While chip-to-chip delays have an increasingly substantial impact on overall system speed, the task of achieving the desired system performance becomes more difficult with the proliferation of low-voltage I/O standards. Versatile I/O, the revolutionary input/output resources of Spartan-II devices, has resolved this potential problem by providing a highly configurable, high-performance alternative to the I/O resources of more conventional programmable devices. The Spartan-II FPGA Versatile I/O features combine the flexibility and time-to-market advantages of programmable logic with the high performance previously available only with ASICs and custom ICs.

Each Versatile I/O block can support up to 16 I/O standards. Supporting such a variety of I/O standards allows the

LVTTL output buffers have selectable drive strengths.

The format for LVTTL OBUF primitive names is as follows.

OBUF\_<slew\_rate>\_<drive\_strength>

<slew\_rate> is either F (Fast), or S (Slow) and <drive\_strength> is specified in milliamps (2, 4, 6, 8, 12, 16, or 24). The default is slew rate limited with 12 mA drive.

OBUF placement restrictions require that within a given  $V_{CCO}$  bank each OBUF share the same output source drive voltage. Input buffers of any type and output buffers that do not require  $V_{CCO}$  can be placed within any  $V_{CCO}$  bank. Table 17 summarizes the output compatibility requirements. The LOC property can specify a location for the OBUF.

# Table 17: Output Standards Compatibility Requirements

| Rule 1           | Only outputs with standards which share compatible $\rm V_{\rm CCO}$ may be used within the same bank. |
|------------------|--------------------------------------------------------------------------------------------------------|
| Rule 2           | There are no placement restrictions for outputs with standards that do not require a $\rm V_{\rm CCO}$ |
| V <sub>CCO</sub> | Compatible Standards                                                                                   |
| 3.3              | LVTTL, SSTL3_I, SSTL3_II, CTT, AGP, GTL, GTL+, PCI33_3, PCI66_3                                        |
| 2.5              | SSTL2_I, SSTL2_II, LVCMOS2, GTL, GTL+                                                                  |
| 1.5              | HSTL_I, HSTL_III, HSTL_IV, GTL, GTL+                                                                   |

# OBUFT

The generic 3-state output buffer OBUFT, shown in Figure 39, typically implements 3-state outputs or bidirectional I/O.

With no extension or property specified for the generic OBUFT primitive, the assumed standard is slew rate limited LVTTL with 12 mA drive strength.

The LVTTL OBUFT can support one of two slew rate modes to minimize bus transients. By default, the slew rate for each output buffer is reduced to minimize power bus transients when switching non-critical signals.

LVTTL 3-state output buffers have selectable drive strengths.

The format for LVTTL OBUFT primitive names is as follows.

OBUFT\_<slew\_rate>\_<drive\_strength>

<slew\_rate> can be either F (Fast), or S (Slow) and <drive\_strength> is specified in milliamps (2, 4, 6, 8, 12, 16, or 24).



DS001\_39\_032300

Figure 39: 3-State Output Buffer Primitive (OBUFT

The Versatile I/O OBUFT placement restrictions require that within a given V<sub>CCO</sub> bank each OBUFT share the same output source drive voltage. Input buffers of any type and output buffers that do not require V<sub>CCO</sub> can be placed within the same V<sub>CCO</sub> bank.

The LOC property can specify a location for the OBUFT.

3-state output buffers and bidirectional buffers can have either a weak pull-up resistor, a weak pull-down resistor, or a weak "keeper" circuit. Control this feature by adding the appropriate primitive to the output net of the OBUFT (PULLUP, PULLDOWN, or KEEPER).

The weak "keeper" circuit requires the input buffer within the IOB to sample the I/O signal. So, OBUFTs programmed for an I/O standard that requires a  $V_{REF}$  have automatic placement of a  $V_{REF}$  in the bank with an OBUFT configured with a weak "keeper" circuit. This restriction does not affect most circuit design as applications using an OBUFT configured with a weak "keeper" typically implement a bidirectional I/O. In this case the IBUF (and the corresponding  $V_{REF}$ ) are explicitly placed.

The LOC property can specify a location for the OBUFT.

# IOBUF

Use the IOBUF primitive for bidirectional signals that require both an input buffer and a 3-state output buffer with an active high 3-state pin. The generic input/output buffer IOBUF appears in Figure 40.

With no extension or property specified for the generic IOBUF primitive, the assumed standard is LVTTL input buffer and slew rate limited LVTTL with 12 mA drive strength for the output buffer.

The LVTTL IOBUF can support one of two slew rate modes to minimize bus transients. By default, the slew rate for each output buffer is reduced to minimize power bus transients when switching non-critical signals.

LVTTL bidirectional buffers have selectable output drive strengths.

The format for LVTTL IOBUF primitive names is as follows:

ground metallization. The IC internal ground level deviates from the external system ground level for a short duration (a few nanoseconds) after multiple outputs change state simultaneously.

Ground bounce affects stable Low outputs and all inputs because they interpret the incoming signal by comparing it to the internal ground. If the ground bounce amplitude exceeds the actual instantaneous noise margin, then a non-changing input can be interpreted as a short pulse with a polarity opposite to the ground bounce.

Table 18 provides the guidelines for the maximum numberof simultaneously switching outputs allowed per outputpower/ground pair to avoid the effects of ground bounce.Refer to Table 19 for the number of effective outputpower/ground pairs for each Spartan-II device and packagecombination.

# Table 18: Maximum Number of Simultaneously Switching Outputs per Power/Ground Pair

|                                   | Package |               |
|-----------------------------------|---------|---------------|
| Standard                          | CS, FG  | PQ,<br>TQ, VQ |
| LVTTL Slow Slew Rate, 2 mA drive  | 68      | 36            |
| LVTTL Slow Slew Rate, 4 mA drive  | 41      | 20            |
| LVTTL Slow Slew Rate, 6 mA drive  | 29      | 15            |
| LVTTL Slow Slew Rate, 8 mA drive  | 22      | 12            |
| LVTTL Slow Slew Rate, 12 mA drive | 17      | 9             |
| LVTTL Slow Slew Rate, 16 mA drive | 14      | 7             |
| LVTTL Slow Slew Rate, 24 mA drive | 9       | 5             |
| LVTTL Fast Slew Rate, 2 mA drive  | 40      | 21            |
| LVTTL Fast Slew Rate, 4 mA drive  | 24      | 12            |
| LVTTL Fast Slew Rate, 6 mA drive  | 17      | 9             |
| LVTTL Fast Slew Rate, 8 mA drive  | 13      | 7             |
| LVTTL Fast Slew Rate, 12 mA drive | 10      | 5             |
| LVTTL Fast Slew Rate, 16 mA drive | 8       | 4             |
| LVTTL Fast Slew Rate, 24 mA drive | 5       | 3             |
| LVCMOS2                           | 10      | 5             |
| PCI                               | 8       | 4             |
| GTL                               | 4       | 4             |
| GTL+                              | 4       | 4             |
| HSTL Class I                      | 18      | 9             |
| HSTL Class III                    | 9       | 5             |
| HSTL Class IV                     | 5       | 3             |
| SSTL2 Class I                     | 15      | 8             |

# Table 18: Maximum Number of SimultaneouslySwitching Outputs per Power/Ground Pair

|                | Package |               |
|----------------|---------|---------------|
| Standard       | CS, FG  | PQ,<br>TQ, VQ |
| SSTL2 Class II | 10      | 5             |
| SSTL3 Class I  | 11      | 6             |
| SSTL3 Class II | 7       | 4             |
| СТТ            | 14      | 7             |
| AGP            | 9       | 5             |

Notes:

1. This analysis assumes a 35 pF load for each output.

# Table 19: Effective Output Power/Ground Pairs for Spartan-II Devices

|       | Spartan-II Devices |            |            |             |             |             |
|-------|--------------------|------------|------------|-------------|-------------|-------------|
| Pkg.  | XC2S<br>15         | XC2S<br>30 | XC2S<br>50 | XC2S<br>100 | XC2S<br>150 | XC2S<br>200 |
| VQ100 | 8                  | 8          | -          | -           | -           | -           |
| CS144 | 12                 | 12         | -          | -           | -           | -           |
| TQ144 | 12                 | 12         | 12         | 12          | -           | -           |
| PQ208 | -                  | 16         | 16         | 16          | 16          | 16          |
| FG256 | -                  | -          | 16         | 16          | 16          | 16          |
| FG456 | -                  | -          | -          | 48          | 48          | 48          |

# **Termination Examples**

Creating a design with the Versatile I/O features requires the instantiation of the desired library primitive within the design code. At the board level, designers need to know the termination techniques required for each I/O standard.

This section describes some common application examples illustrating the termination techniques recommended by each of the standards supported by the Versatile I/O features. For a full range of accepted values for the DC voltage specifications for each standard, refer to the table associated with each figure.

The resistors used in each termination technique example and the transmission lines depicted represent board level components and are not meant to represent components on the device.

### SSTL2\_I

A sample circuit illustrating a valid termination technique for SSTL2\_I appears in Figure 49. DC voltage specifications appear in Table 27 for the SSTL2\_I standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics

#### SSTL2 Class I



Figure 49: Terminated SSTL2 Class I

| Table 2 | 7: SSTL2_ | Voltage | Specifications |
|---------|-----------|---------|----------------|
|---------|-----------|---------|----------------|

| Parameter                                 | Min                 | Тур  | Max                |
|-------------------------------------------|---------------------|------|--------------------|
| V <sub>CCO</sub>                          | 2.3                 | 2.5  | 2.7                |
| $V_{REF} = 0.5 \times V_{CCO}$            | 1.15                | 1.25 | 1.35               |
| $V_{TT} = V_{REF} + N^{(1)}$              | 1.11                | 1.25 | 1.39               |
| $V_{IH} \ge V_{REF} + 0.18$               | 1.33                | 1.43 | 3.0 <sup>(2)</sup> |
| $V_{IL} \leq V_{REF} - 0.18$              | -0.3 <sup>(3)</sup> | 1.07 | 1.17               |
| V <sub>OH</sub> ≥ V <sub>REF</sub> + 0.61 | 1.76                | -    | -                  |
| $V_{OL} \le V_{REF} - 0.61$               | -                   | -    | 0.74               |
| I <sub>OH</sub> at V <sub>OH</sub> (mA)   | -7.6                | -    | -                  |
| I <sub>OL</sub> at V <sub>OL</sub> (mA)   | 7.6                 | -    | -                  |

#### Notes:

- 1. N must be greater than or equal to -0.04 and less than or equal to 0.04.
- 2.  $V_{IH}$  maximum is  $V_{CCO}$  + 0.3.
- 3. V<sub>IL</sub> minimum does not conform to the formula.

#### SSTL2 Class II

A sample circuit illustrating a valid termination technique for SSTL2\_II appears in Figure 50. DC voltage specifications appear in Table 28 for the SSTL2\_II standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics.



Figure 50: Terminated SSTL2 Class II

#### Table 28: SSTL2\_II Voltage Specifications

| Parameter                               | Min                 | Тур  | Max                |
|-----------------------------------------|---------------------|------|--------------------|
| V <sub>CCO</sub>                        | 2.3                 | 2.5  | 2.7                |
| $V_{REF} = 0.5 \times V_{CCO}$          | 1.15                | 1.25 | 1.35               |
| $V_{TT} = V_{REF} + N^{(1)}$            | 1.11                | 1.25 | 1.39               |
| $V_{IH} \ge V_{REF} + 0.18$             | 1.33                | 1.43 | 3.0 <sup>(2)</sup> |
| $V_{IL} \leq V_{REF} - 0.18$            | -0.3 <sup>(3)</sup> | 1.07 | 1.17               |
| $V_{OH} \ge V_{REF} + 0.8$              | 1.95                | -    | -                  |
| $V_{OL} \leq V_{REF} - 0.8$             | -                   | -    | 0.55               |
| I <sub>OH</sub> at V <sub>OH</sub> (mA) | -15.2               | -    | -                  |
| I <sub>OL</sub> at V <sub>OL</sub> (mA) | 15.2                | -    | -                  |

#### Notes:

- 1. N must be greater than or equal to -0.04 and less than or equal to 0.04.
- 2.  $V_{IH}$  maximum is  $V_{CCO}$  + 0.3.
- 3. V<sub>IL</sub> minimum does not conform to the formula.

# **Revision History**

| Date     | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09/18/00 | 2.0     | Sectioned the Spartan-II Family data sheet into four modules. Corrected banking description.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 03/05/01 | 2.1     | Clarified guidelines for applying power to $V_{\mbox{CCINT}}$ and $V_{\mbox{CCO}}$                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 09/03/03 | 2.2     | <ul> <li>The following changes were made:</li> <li>"Serial Modes," page 20 cautions about toggling WRITE during serial configuration.</li> <li>Maximum V<sub>IH</sub> values in Table 32 and Table 33 changed to 5.5V.</li> <li>In "Boundary Scan," page 13, removed sentence about lack of INTEST support.</li> <li>In Table 9, page 17, added note about the state of I/Os after power-on.</li> <li>In "Slave Parallel Mode," page 23, explained configuration bit alignment to SelectMap port.</li> </ul> |
| 06/13/08 | 2.8     | Added note that TDI, TMS, and TCK have a default pull-up resistor. Added note on maximum daisy chain limit. Updated Figure 15 and Figure 18 since Mode pins can be pulled up to either 2.5V or 3.3V. Updated DLL section. Recommended using property or attribute instead of primitive to define I/O properties. Updated description and links. Updated all modules for continuous page, figure, and table numbering. Synchronized all modules to v2.8.                                                      |

# Global Clock Setup and Hold for LVTTL Standard, with DLL (Pin-to-Pin)

|                                         |                                                                                                                                     |        | Speed Grade |       |       |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-------|-------|
|                                         |                                                                                                                                     |        | -6          | -5    |       |
| Symbol                                  | Description                                                                                                                         | Device | Min         | Min   | Units |
| T <sub>PSDLL</sub> / T <sub>PHDLL</sub> | Input setup and hold time relative<br>to global clock input signal for<br>LVTTL standard, no delay, IFF, <sup>(1)</sup><br>with DLL | All    | 1.7 / 0     | 1.9/0 | ns    |

Notes:

1. IFF = Input Flip-Flop or Latch

2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.

3. DLL output jitter is already included in the timing calculation.

4. A zero hold time listing indicates no hold time or a negative hold time.

 For data input with different standards, adjust the setup time delay by the values shown in "IOB Input Delay Adjustments for Different Standards," page 57. For a global clock input with standards other than LVTTL, adjust delays with values from the "I/O Standard Global Clock Input Adjustments," page 61.

# Global Clock Setup and Hold for LVTTL Standard, without DLL (Pin-to-Pin)

|                                       |                                                                                                                                                                |         | Speed   |         |       |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------|
|                                       |                                                                                                                                                                |         | -6      | -5      |       |
| Symbol                                | Description                                                                                                                                                    | Device  | Min     | Min     | Units |
| T <sub>PSFD</sub> / T <sub>PHFD</sub> | SFD / T <sub>PHFD</sub> Input setup and hold time relative<br>to global clock input signal for<br>LVTTL standard, no delay, IFF, <sup>(1)</sup><br>without DLL | XC2S15  | 2.2 / 0 | 2.7 / 0 | ns    |
|                                       |                                                                                                                                                                | XC2S30  | 2.2 / 0 | 2.7 / 0 | ns    |
|                                       |                                                                                                                                                                | XC2S50  | 2.2 / 0 | 2.7 / 0 | ns    |
| with                                  |                                                                                                                                                                | XC2S100 | 2.3 / 0 | 2.8 / 0 | ns    |
|                                       |                                                                                                                                                                | XC2S150 | 2.4 / 0 | 2.9/0   | ns    |
|                                       |                                                                                                                                                                | XC2S200 | 2.4 / 0 | 3.0 / 0 | ns    |

Notes:

1. IFF = Input Flip-Flop or Latch

2. Setup time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.

- 3. A zero hold time listing indicates no hold time or a negative hold time.
- 4. For data input with different standards, adjust the setup time delay by the values shown in "IOB Input Delay Adjustments for Different Standards," page 57. For a global clock input with standards other than LVTTL, adjust delays with values from the "I/O Standard Global Clock Input Adjustments," page 61.

# **CLB Switching Characteristics**

Delays originating at F/G inputs vary slightly according to the input used. The values listed below are worst-case. Precise values are provided by the timing analyzer.

|                                           |                                                                      |         | Speed Grade |         |      |       |
|-------------------------------------------|----------------------------------------------------------------------|---------|-------------|---------|------|-------|
|                                           |                                                                      | -(      | 6           |         | 5    |       |
| Symbol                                    | Description                                                          | Min     | Max         | Min     | Max  | Units |
| Combinatorial Dela                        | ays                                                                  |         |             |         |      |       |
| T <sub>ILO</sub>                          | 4-input function: F/G inputs to X/Y outputs                          | -       | 0.6         | -       | 0.7  | ns    |
| T <sub>IF5</sub>                          | 5-input function: F/G inputs to F5 output                            | -       | 0.7         | -       | 0.9  | ns    |
| T <sub>IF5X</sub>                         | 5-input function: F/G inputs to X output                             | -       | 0.9         | -       | 1.1  | ns    |
| T <sub>IF6Y</sub>                         | 6-input function: F/G inputs to Y output via F6 MUX                  | -       | 1.0         | -       | 1.1  | ns    |
| T <sub>F5INY</sub>                        | 6-input function: F5IN input to Y output                             | -       | 0.4         | -       | 0.4  | ns    |
| T <sub>IFNCTL</sub>                       | Incremental delay routing through transparent latch to XQ/YQ outputs | -       | 0.7         | -       | 0.9  | ns    |
| T <sub>BYYB</sub>                         | BY input to YB output                                                | -       | 0.6         | -       | 0.7  | ns    |
| Sequential Delays                         | 1                                                                    |         |             |         |      |       |
| Т <sub>СКО</sub>                          | FF clock CLK to XQ/YQ outputs                                        | -       | 1.1         | -       | 1.3  | ns    |
| T <sub>CKLO</sub>                         | Latch clock CLK to XQ/YQ outputs                                     | -       | 1.2         | -       | 1.5  | ns    |
| Setup/Hold Times                          | with Respect to Clock CLK <sup>(1)</sup>                             |         |             |         |      |       |
| Т <sub>ІСК</sub> / Т <sub>СКІ</sub>       | 4-input function: F/G inputs                                         | 1.3/0   | -           | 1.4 / 0 | -    | ns    |
| T <sub>IF5CK</sub> / T <sub>CKIF5</sub>   | 5-input function: F/G inputs                                         | 1.6/0   | -           | 1.8/0   | -    | ns    |
| T <sub>F5INCK</sub> / T <sub>CKF5IN</sub> | 6-input function: F5IN input                                         | 1.0/0   | -           | 1.1/0   | -    | ns    |
| T <sub>IF6CK</sub> / T <sub>CKIF6</sub>   | 6-input function: F/G inputs via F6 MUX                              | 1.6 / 0 | -           | 1.8 / 0 | -    | ns    |
| T <sub>DICK</sub> / T <sub>CKDI</sub>     | BX/BY inputs                                                         | 0.8/0   | -           | 0.8/0   | -    | ns    |
| T <sub>CECK</sub> / T <sub>CKCE</sub>     | CE input                                                             | 0.9/0   | -           | 0.9/0   | -    | ns    |
| T <sub>RCK</sub> / T <sub>CKR</sub>       | SR/BY inputs (synchronous)                                           | 0.8/0   | -           | 0.8 / 0 | -    | ns    |
| Clock CLK                                 | ·                                                                    | 1       |             |         |      |       |
| Т <sub>СН</sub>                           | Minimum pulse width, High                                            | -       | 1.9         | -       | 1.9  | ns    |
| T <sub>CL</sub>                           | Minimum pulse width, Low                                             | -       | 1.9         | -       | 1.9  | ns    |
| Set/Reset                                 | ·                                                                    | 1       |             |         |      |       |
| T <sub>RPW</sub>                          | Minimum pulse width, SR/BY inputs                                    | 3.1     | -           | 3.1     | -    | ns    |
| T <sub>RQ</sub>                           | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous)              | -       | 1.1         | -       | 1.3  | ns    |
| T <sub>IOGSRQ</sub>                       | Delay from GSR to XQ/YQ outputs                                      | -       | 9.9         | -       | 11.7 | ns    |
| F <sub>TOG</sub>                          | Toggle frequency (for export control)                                | -       | 263         | -       | 263  | MHz   |

#### Notes:

1. A zero hold time listing indicates no hold time or a negative hold time.

# **Block RAM Switching Characteristics**

|                                                           |                                             | Speed Grade |     |         |     |       |
|-----------------------------------------------------------|---------------------------------------------|-------------|-----|---------|-----|-------|
|                                                           |                                             | -6          |     | -5      |     |       |
| Symbol                                                    | Description                                 | Min         | Max | Min     | Max | Units |
| Sequential Delays                                         |                                             |             |     | <u></u> |     |       |
| Т <sub>ВСКО</sub>                                         | Clock CLK to DOUT output                    | -           | 3.4 | -       | 4.0 | ns    |
| Setup/Hold Times with Respect to Clock CLK <sup>(1)</sup> |                                             |             |     |         |     |       |
| T <sub>BACK</sub> / T <sub>BCKA</sub>                     | ADDR inputs                                 | 1.4 / 0     | -   | 1.4 / 0 | -   | ns    |
| T <sub>BDCK</sub> / T <sub>BCKD</sub>                     | DIN inputs                                  | 1.4 / 0     | -   | 1.4 / 0 | -   | ns    |
| T <sub>BECK</sub> / T <sub>BCKE</sub>                     | EN inputs                                   | 2.9 / 0     | -   | 3.2 / 0 | -   | ns    |
| T <sub>BRCK</sub> / T <sub>BCKR</sub>                     | RST input                                   | 2.7 / 0     | -   | 2.9/0   | -   | ns    |
| T <sub>BWCK</sub> / T <sub>BCKW</sub>                     | WEN input                                   | 2.6 / 0     | -   | 2.8 / 0 | -   | ns    |
| Clock CLK                                                 |                                             |             |     |         |     |       |
| T <sub>BPWH</sub>                                         | Minimum pulse width, High                   | -           | 1.9 | -       | 1.9 | ns    |
| T <sub>BPWL</sub>                                         | Minimum pulse width, Low                    | -           | 1.9 | -       | 1.9 | ns    |
| T <sub>BCCS</sub>                                         | CLKA -> CLKB setup time for different ports | -           | 3.0 | -       | 4.0 | ns    |

#### Notes:

1. A zero hold time listing indicates no hold time or a negative hold time.

# **TBUF Switching Characteristics**

|                     |                                        | Speed | Speed Grade |          |  |
|---------------------|----------------------------------------|-------|-------------|----------|--|
|                     |                                        | -6    | -5          | -        |  |
| Symbol              | Description                            | Max   | Max         | Units    |  |
| Combinatorial Delay | rs                                     |       |             | <u>.</u> |  |
| T <sub>IO</sub>     | IN input to OUT output                 | 0     | 0           | ns       |  |
| T <sub>OFF</sub>    | TRI input to OUT output high impedance | 0.1   | 0.2         | ns       |  |
| T <sub>ON</sub>     | TRI input to valid data on OUT output  | 0.1   | 0.2         | ns       |  |

# **JTAG Test Access Port Switching Characteristics**

|                                           |                                           | Speed Grade         |      |    |      |       |
|-------------------------------------------|-------------------------------------------|---------------------|------|----|------|-------|
|                                           |                                           | -6                  |      | -5 |      |       |
| Symbol                                    | Symbol Description Min                    |                     |      |    | Max  | Units |
| Setup and Hold Times with Respect to TCK  |                                           |                     |      |    |      |       |
| T <sub>TAPTCK /</sub> T <sub>TCKTAP</sub> | TMS and TDI setup and hold times          | 4.0/2.0 - 4.0/2.0 - |      |    | -    | ns    |
| Sequential Delays                         | -                                         | · · · ·             |      |    |      |       |
| T <sub>TCKTDO</sub>                       | Output delay from clock TCK to output TDO | -                   | 11.0 | -  | 11.0 | ns    |
| FTCK                                      | Maximum TCK clock frequency               | - 33 - 33           |      |    |      |       |



DS001-4 (v2.8) June 13, 2008

# Spartan-II FPGA Family: Pinout Tables

**Product Specification** 

# Introduction

This section describes how the various pins on a Spartan<sup>®</sup>-II FPGA connect within the supported component packages, and provides device-specific thermal characteristics. Spartan-II FPGAs are available in both standard and Pb-free, RoHS versions of each package, with the Pb-free version adding a "G" to the middle of the package code. Except for the thermal characteristics, all

information for the standard package applies equally to the Pb-free package.

# **Pin Types**

Most pins on a Spartan-II FPGA are general-purpose, user-defined I/O pins. There are, however, different functional types of pins on Spartan-II FPGA packages, as outlined in Table 35.

#### Table 35: Pin Definitions

| Pin Name                              | Dedicated | Direction                     | Description                                                                                                                                                                                          |
|---------------------------------------|-----------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCK0, GCK1, GCK2,<br>GCK3             | No        | Input                         | Clock input pins that connect to Global Clock Buffers. These pins become user inputs when not needed for clocks.                                                                                     |
| M0, M1, M2                            | Yes       | Input                         | Mode pins are used to specify the configuration mode.                                                                                                                                                |
| CCLK                                  | Yes       | Input or Output               | The configuration Clock I/O pin. It is an input for slave-parallel and slave-serial modes, and output in master-serial mode.                                                                         |
| PROGRAM                               | Yes       | Input                         | Initiates a configuration sequence when asserted Low.                                                                                                                                                |
| DONE                                  | Yes       | Bidirectional                 | Indicates that configuration loading is complete, and that the start-up sequence is in progress. The output may be open drain.                                                                       |
| INIT                                  | No        | Bidirectional<br>(Open-drain) | When Low, indicates that the configuration memory is being cleared. This pin becomes a user I/O after configuration.                                                                                 |
| BUSY/DOUT                             | No        | Output                        | In Slave Parallel mode, BUSY controls the rate at which configuration data is loaded. This pin becomes a user I/O after configuration unless the Slave Parallel port is retained.                    |
|                                       |           |                               | In serial modes, DOUT provides configuration data to downstream devices in a daisy-chain. This pin becomes a user I/O after configuration.                                                           |
| D0/DIN, D1, D2, D3, D4,<br>D5, D6, D7 | No        | Input or Output               | In Slave Parallel mode, D0-D7 are configuration data input pins. During readback, D0-D7 are output pins. These pins become user I/Os after configuration unless the Slave Parallel port is retained. |
|                                       |           |                               | In serial modes, DIN is the single data input. This pin becomes a user I/O after configuration.                                                                                                      |
| WRITE                                 | No        | Input                         | In Slave Parallel mode, the active-low Write Enable signal. This pin becomes a user I/O after configuration unless the Slave Parallel port is retained.                                              |
| <u>CS</u>                             | No        | Input                         | In Slave Parallel mode, the active-low Chip Select signal. This pin becomes a user I/O after configuration unless the Slave Parallel port is retained.                                               |
| TDI, TDO, TMS, TCK                    | Yes       | Mixed                         | Boundary Scan Test Access Port pins (IEEE 1149.1).                                                                                                                                                   |
| V <sub>CCINT</sub>                    | Yes       | Input                         | Power supply pins for the internal core logic.                                                                                                                                                       |
| V <sub>CCO</sub>                      | Yes       | Input                         | Power supply pins for output drivers (subject to banking rules)                                                                                                                                      |
| V <sub>REF</sub>                      | No        | Input                         | Input threshold voltage pins. Become user I/Os when an external threshold voltage is not needed (subject to banking rules).                                                                          |
| GND                                   | Yes       | Input                         | Ground.                                                                                                                                                                                              |
| IRDY, TRDY                            | No        | See PCI core documentation    | These signals can only be accessed when using Xilinx <sup>®</sup> PCI cores. If the cores are not used, these pins are available as user I/Os.                                                       |

© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.

www.xilinx.com

| Package        | Leads | Туре                               | Maximum<br>I/O | Lead Pitch<br>(mm) | Footprint<br>Area (mm) | Height<br>(mm) | Mass <sup>(1)</sup><br>(g) |
|----------------|-------|------------------------------------|----------------|--------------------|------------------------|----------------|----------------------------|
| VQ100 / VQG100 | 100   | Very Thin Quad Flat Pack (VQFP)    | 60             | 0.5                | 16 x 16                | 1.20           | 0.6                        |
| TQ144 / TQG144 | 144   | Thin Quad Flat Pack (TQFP)         | 92             | 0.5                | 22 x 22                | 1.60           | 1.4                        |
| CS144 / CSG144 | 144   | Chip Scale Ball Grid Array (CSBGA) | 92             | 0.8                | 12 x 12                | 1.20           | 0.3                        |
| PQ208 / PQG208 | 208   | Plastic Quad Flat Pack (PQFP)      | 140            | 0.5                | 30.6 x 30.6            | 3.70           | 5.3                        |
| FG256 / FGG256 | 256   | Fine-pitch Ball Grid Array (FBGA)  | 176            | 1.0                | 17 x 17                | 2.00           | 0.9                        |
| FG456 / FGG456 | 456   | Fine-pitch Ball Grid Array (FBGA)  | 284            | 1.0                | 23 x 23                | 2.60           | 2.2                        |

#### Table 36: Spartan-II Family Package Options

#### Notes:

1. Package mass is  $\pm 10\%$ .

Note: Some early versions of Spartan-II devices, including the XC2S15 and XC2S30 ES devices and the XC2S150 with date code 0045 or earlier, included a power-down pin. For more information, see <u>Answer Record 10500</u>.

# VCCO Banks

Some of the I/O standards require specific V<sub>CCO</sub> voltages. These voltages are externally connected to device pins that serve groups of IOBs, called banks. Eight I/O banks result from separating each edge of the FPGA into two banks (see Figure 3 in Module 2). Each bank has multiple V<sub>CCO</sub> pins which must be connected to the same voltage. In the smaller packages, the V<sub>CCO</sub> pins are connected between banks, effectively reducing the number of independent banks available (see Table 37). These interconnected banks are shown in the Pinout Tables with V<sub>CCO</sub> pads for multiple banks connected to the same pin.

#### Table 37: Independent VCCO Banks Available

| Package           | VQ100 | CS144 | FG256 |
|-------------------|-------|-------|-------|
|                   | PQ208 | TQ144 | FG456 |
| Independent Banks | 1     | 4     | 8     |

# Package Overview

Table 36 shows the six low-cost, space-saving productionpackage styles for the Spartan-II family.

Each package style is available in an environmentally friendly lead-free (Pb-free) option. The Pb-free packages include an extra 'G' in the package style name. For example, the standard "CS144" package becomes "CSG144" when ordered as the Pb-free option. Leaded (non-Pb-free) packages may be available for selected devices, with the same pin-out and without the "G" in the ordering code; contact Xilinx sales for more information. The mechanical dimensions of the standard and Pb-free packages are similar, as shown in the mechanical drawings provided in Table 38. For additional package information, see <u>UG112</u>: *Device Package User Guide*.

# **Mechanical Drawings**

Detailed mechanical drawings for each package type are available from the Xilinx web site at the specified location in Table 38.

Material Declaration Data Sheets (MDDS) are also available on the <u>Xilinx web site</u> for each package.

#### Table 38: Xilinx Package Documentation

| Package | Drawing         | MDDS         |
|---------|-----------------|--------------|
| VQ100   | Package Drawing | PK173_VQ100  |
| VQG100  |                 | PK130_VQG100 |
| TQ144   | Package Drawing | PK169_TQ144  |
| TQG144  |                 | PK126_TQG144 |
| CS144   | Package Drawing | PK149_CS144  |
| CSG144  |                 | PK103_CSG144 |
| PQ208   | Package Drawing | PK166_PQ208  |
| PQG208  |                 | PK123_PQG208 |
| FG256   | Package Drawing | PK151_FG256  |
| FGG256  |                 | PK105_FGG256 |
| FG456   | Package Drawing | PK154_FG456  |
| FGG456  |                 | PK109_FGG456 |

# XC2S50 Device Pinouts (Continued)

| XC2S50 Pad Name       |      |       |       |                             | Bndry |
|-----------------------|------|-------|-------|-----------------------------|-------|
| Function              | Bank | TQ144 | PQ208 | FG256                       | Scan  |
| I/O                   | 5    | P99   | P63   | P6                          | 326   |
| GND                   | -    | P98   | P64   | GND*                        | -     |
| V <sub>CCO</sub>      | 5    | -     | P65   | V <sub>CCO</sub><br>Bank 5* | -     |
| V <sub>CCINT</sub>    | -    | P97   | P66   | V <sub>CCINT</sub> *        | -     |
| I/O                   | 5    | P96   | P67   | R6                          | 329   |
| I/O                   | 5    | P95   | P68   | M7                          | 332   |
| I/O                   | 5    | -     | P69   | N7                          | 338   |
| I/O                   | 5    | -     | P70   | T6                          | 341   |
| I/O                   | 5    | -     | P71   | P7                          | 344   |
| GND                   | -    | -     | P72   | GND*                        | -     |
| I/O, V <sub>REF</sub> | 5    | P94   | P73   | P8                          | 347   |
| I/O                   | 5    | -     | P74   | R7                          | 350   |
| I/O                   | 5    | -     | -     | T7                          | 353   |
| I/O                   | 5    | P93   | P75   | T8                          | 356   |
| V <sub>CCINT</sub>    | -    | P92   | P76   | V <sub>CCINT</sub> *        | -     |
| I, GCK1               | 5    | P91   | P77   | R8                          | 365   |
| V <sub>CCO</sub>      | 5    | P90   | P78   | V <sub>CCO</sub><br>Bank 5* | -     |
| V <sub>CCO</sub>      | 4    | P90   | P78   | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | P89   | P79   | GND*                        | -     |
| I, GCK0               | 4    | P88   | P80   | N8                          | 366   |
| I/O                   | 4    | P87   | P81   | N9                          | 370   |
| I/O                   | 4    | P86   | P82   | R9                          | 373   |
| I/O                   | 4    | -     | -     | N10                         | 376   |
| I/O                   | 4    | -     | P83   | Т9                          | 379   |
| I/O, V <sub>REF</sub> | 4    | P85   | P84   | P9                          | 382   |
| GND                   | -    | -     | P85   | GND*                        | -     |
| I/O                   | 4    | -     | P86   | M10                         | 385   |
| I/O                   | 4    | -     | P87   | R10                         | 388   |
| I/O                   | 4    | -     | P88   | P10                         | 391   |
| I/O                   | 4    | P84   | P89   | T10                         | 397   |
| I/O                   | 4    | P83   | P90   | R11                         | 400   |
| V <sub>CCINT</sub>    | -    | P82   | P91   | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 4    | -     | P92   | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | P81   | P93   | GND*                        | -     |
| I/O                   | 4    | P80   | P94   | M11                         | 403   |
| I/O                   | 4    | P79   | P95   | T11                         | 406   |
| I/O                   | 4    | P78   | P96   | N11                         | 409   |
| I/O                   | 4    | -     | -     | R12                         | 412   |

# XC2S50 Device Pinouts (Continued)

| XC2S50 Pad Name       |      |       |       |                             | Bndry |
|-----------------------|------|-------|-------|-----------------------------|-------|
| Function              | Bank | TQ144 | PQ208 | FG256                       | Scan  |
| I/O                   | 4    | -     | P97   | P11                         | 415   |
| I/O, V <sub>REF</sub> | 4    | P77   | P98   | T12                         | 418   |
| GND                   | -    | -     | -     | GND*                        | -     |
| I/O                   | 4    | -     | P99   | T13                         | 421   |
| I/O                   | 4    | -     | -     | N12                         | 424   |
| I/O                   | 4    | P76   | P100  | R13                         | 427   |
| I/O                   | 4    | -     | -     | P12                         | 430   |
| I/O                   | 4    | P75   | P101  | P13                         | 433   |
| I/O                   | 4    | P74   | P102  | T14                         | 436   |
| GND                   | -    | P73   | P103  | GND*                        | -     |
| DONE                  | 3    | P72   | P104  | R14                         | 439   |
| V <sub>CCO</sub>      | 4    | P71   | P105  | V <sub>CCO</sub><br>Bank 4* | -     |
| V <sub>CCO</sub>      | 3    | P70   | P105  | V <sub>CCO</sub><br>Bank 3* | -     |
| PROGRAM               | -    | P69   | P106  | P15                         | 442   |
| I/O (INIT)            | 3    | P68   | P107  | N15                         | 443   |
| I/O (D7)              | 3    | P67   | P108  | N14                         | 446   |
| I/O                   | 3    | -     | -     | T15                         | 449   |
| I/O                   | 3    | P66   | P109  | M13                         | 452   |
| I/O                   | 3    | -     | -     | R16                         | 455   |
| I/O                   | 3    | -     | P110  | M14                         | 458   |
| GND                   | -    | -     | -     | GND*                        | -     |
| I/O, V <sub>REF</sub> | 3    | P65   | P111  | L14                         | 461   |
| I/O                   | 3    | -     | P112  | M15                         | 464   |
| I/O                   | 3    | -     | -     | L12                         | 467   |
| I/O                   | 3    | P64   | P113  | P16                         | 470   |
| I/O                   | 3    | P63   | P114  | L13                         | 473   |
| I/O (D6)              | 3    | P62   | P115  | N16                         | 476   |
| GND                   | -    | P61   | P116  | GND*                        | -     |
| V <sub>CCO</sub>      | 3    | -     | P117  | V <sub>CCO</sub><br>Bank 3* | -     |
| V <sub>CCINT</sub>    | -    | -     | P118  | V <sub>CCINT</sub> *        | -     |
| I/O (D5)              | 3    | P60   | P119  | M16                         | 479   |
| I/O                   | 3    | P59   | P120  | K14                         | 482   |
| I/O                   | 3    | -     | -     | L16                         | 485   |
| I/O                   | 3    | -     | P121  | K13                         | 488   |
| I/O                   | 3    | -     | P122  | L15                         | 491   |
| I/O                   | 3    | -     | P123  | K12                         | 494   |
| GND                   | -    | -     | P124  | GND*                        | -     |
| I/O, V <sub>REF</sub> | 3    | P58   | P125  | K16                         | 497   |
| I/O (D4) 3            |      | P57   | P126  | J16                         | 500   |

# **XC2S200** Device Pinouts

| XC2S200 Pad           | XC2S200 Pad Name Brdry |       |                             |                             |      |  |
|-----------------------|------------------------|-------|-----------------------------|-----------------------------|------|--|
| Function              | Bank                   | PQ208 | FG256                       | FG456                       | Scan |  |
| GND                   | -                      | P1    | GND*                        | GND*                        | -    |  |
| TMS                   | -                      | P2    | D3                          | D3                          | -    |  |
| I/O                   | 7                      | P3    | C2                          | B1                          | 257  |  |
| I/O                   | 7                      | -     | -                           | E4                          | 263  |  |
| I/O                   | 7                      | -     | -                           | C1                          | 266  |  |
| I/O                   | 7                      | -     | A2                          | F5                          | 269  |  |
| GND                   | -                      | -     | GND*                        | GND*                        | -    |  |
| I/O, V <sub>REF</sub> | 7                      | P4    | B1                          | D2                          | 272  |  |
| I/O                   | 7                      | -     | -                           | E3                          | 275  |  |
| I/O                   | 7                      | -     | -                           | F4                          | 281  |  |
| GND                   | -                      | -     | GND*                        | GND*                        | -    |  |
| I/O                   | 7                      | -     | E3                          | G5                          | 284  |  |
| I/O                   | 7                      | P5    | D2                          | F3                          | 287  |  |
| GND                   | -                      | -     | GND*                        | GND*                        | -    |  |
| V <sub>CCO</sub>      | 7                      | -     | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -    |  |
| I/O, V <sub>REF</sub> | 7                      | P6    | C1                          | E2                          | 290  |  |
| I/O                   | 7                      | P7    | F3                          | E1                          | 293  |  |
| I/O                   | 7                      | -     | -                           | G4                          | 296  |  |
| I/O                   | 7                      | -     | -                           | G3                          | 299  |  |
| I/O                   | 7                      | -     | E2                          | H5                          | 302  |  |
| GND                   | -                      | -     | GND*                        | GND*                        | -    |  |
| I/O                   | 7                      | P8    | E4                          | F2                          | 305  |  |
| I/O                   | 7                      | -     | -                           | F1                          | 308  |  |
| I/O, V <sub>REF</sub> | 7                      | P9    | D1                          | H4                          | 314  |  |
| I/O                   | 7                      | P10   | E1                          | G1                          | 317  |  |
| GND                   | -                      | P11   | GND*                        | GND*                        | -    |  |
| V <sub>CCO</sub>      | 7                      | P12   | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -    |  |
| V <sub>CCINT</sub>    | -                      | P13   | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -    |  |
| I/O                   | 7                      | P14   | F2                          | H3                          | 320  |  |
| I/O                   | 7                      | P15   | G3                          | H2                          | 323  |  |
| I/O                   | 7                      | -     | -                           | J4                          | 326  |  |
| I/O                   | 7                      | -     | -                           | H1                          | 329  |  |
| I/O                   | 7                      | -     | F1                          | J5                          | 332  |  |
| GND                   | -                      | -     | GND*                        | GND*                        | -    |  |
| I/O                   | 7                      | P16   | F4                          | J2                          | 335  |  |
| I/O                   | 7                      | -     | -                           | J3                          | 338  |  |
| I/O                   | 7                      | -     | -                           | J1                          | 341  |  |
| I/O                   | 7                      | P17   | F5                          | K5                          | 344  |  |
| I/O                   | 7                      | P18   | G2                          | K1                          | 347  |  |
| GND                   | -                      | P19   | GND*                        | GND*                        | -    |  |

# XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name         |      |       |                             |                             | Bndry |
|--------------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function                 | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| V <sub>CCO</sub>         | 7    | -     | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |
| I/O, V <sub>REF</sub>    | 7    | P20   | H3                          | K3                          | 350   |
| I/O                      | 7    | P21   | G4                          | K4                          | 353   |
| I/O                      | 7    | -     | -                           | K2                          | 359   |
| I/O                      | 7    | -     | H2                          | L6                          | 362   |
| I/O                      | 7    | P22   | G5                          | L1                          | 365   |
| I/O                      | 7    | -     | -                           | L5                          | 368   |
| I/O                      | 7    | P23   | H4                          | L4                          | 374   |
| I/O, IRDY <sup>(1)</sup> | 7    | P24   | G1                          | L3                          | 377   |
| GND                      | -    | P25   | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>         | 7    | P26   | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |
| V <sub>CCO</sub>         | 6    | P26   | V <sub>CCO</sub><br>Bank 6* | V <sub>CCO</sub><br>Bank 6* | -     |
| I/O, TRDY <sup>(1)</sup> | 6    | P27   | J2                          | M1                          | 380   |
| V <sub>CCINT</sub>       | -    | P28   | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| I/O                      | 6    | -     | -                           | M6                          | 389   |
| I/O                      | 6    | P29   | H1                          | M3                          | 392   |
| I/O                      | 6    | -     | J4                          | M4                          | 395   |
| I/O                      | 6    | -     | -                           | N1                          | 398   |
| I/O                      | 6    | P30   | J1                          | M5                          | 404   |
| I/O, V <sub>REF</sub>    | 6    | P31   | J3                          | N2                          | 407   |
| V <sub>CCO</sub>         | 6    | -     | V <sub>CCO</sub><br>Bank 6* | V <sub>CCO</sub><br>Bank 6* | -     |
| GND                      | -    | P32   | GND*                        | GND*                        | -     |
| I/O                      | 6    | P33   | K5                          | N3                          | 410   |
| I/O                      | 6    | P34   | K2                          | N4                          | 413   |
| I/O                      | 6    | -     | -                           | P1                          | 416   |
| I/O                      | 6    | -     | -                           | N5                          | 419   |
| I/O                      | 6    | P35   | K1                          | P2                          | 422   |
| GND                      | -    | -     | GND*                        | GND*                        | -     |
| I/O                      | 6    | -     | K3                          | P4                          | 425   |
| I/O                      | 6    | -     | -                           | R1                          | 428   |
| I/O                      | 6    | -     | -                           | P5                          | 431   |
| I/O                      | 6    | P36   | L1                          | P3                          | 434   |
| I/O                      | 6    | P37   | L2                          | R2                          | 437   |
| V <sub>CCINT</sub>       | -    | P38   | V <sub>CCINT</sub> *        | $V_{CCINT}^{*}$             | -     |
| V <sub>CCO</sub>         | 6    | P39   | V <sub>CCO</sub><br>Bank 6* | V <sub>CCO</sub><br>Bank 6* | -     |
| GND                      | -    | P40   | GND*                        | GND*                        | -     |
| I/O                      | 6    | P41   | K4                          | T1                          | 440   |
| I/O, V <sub>REF</sub>    | 6    | P42   | M1                          | R4                          | 443   |

# Additional XC2S200 Package Pins (Continued)

#### 11/02/00

| FG456                        |                              |                     |                   |     |     |  |
|------------------------------|------------------------------|---------------------|-------------------|-----|-----|--|
|                              |                              | V <sub>CCIN</sub>   | <sub>T</sub> Pins |     |     |  |
| E5                           | E18                          | F6                  | F17               | G7  | G8  |  |
| G9                           | G14                          | G15                 | G16               | H7  | H16 |  |
| J7                           | J16                          | P7                  | P16               | R7  | R16 |  |
| T7                           | Т8                           | Т9                  | T14               | T15 | T16 |  |
| U6                           | U17                          | V5                  | V18               | -   | -   |  |
|                              |                              | V <sub>CCO</sub> Ba | nk 0 Pins         |     |     |  |
| F7                           | F8                           | F9                  | F10               | G10 | G11 |  |
| V <sub>CCO</sub> Bank 1 Pins |                              |                     |                   |     |     |  |
| F13                          | F14                          | F15                 | F16               | G12 | G13 |  |
|                              | V <sub>CCO</sub> Bank 2 Pins |                     |                   |     |     |  |
| G17                          | H17                          | J17                 | K16               | K17 | L16 |  |
|                              |                              | V <sub>CCO</sub> Ba | nk 3 Pins         |     |     |  |
| M16                          | N16                          | N17                 | P17               | R17 | T17 |  |
|                              |                              | V <sub>CCO</sub> Ba | nk 4 Pins         |     |     |  |
| T12                          | T13                          | U13                 | U14               | U15 | U16 |  |
|                              | V <sub>CCO</sub> Bank 5 Pins |                     |                   |     |     |  |
| T10                          | T11                          | U7                  | U8                | U9  | U10 |  |
|                              |                              | V <sub>CCO</sub> Ba | nk 6 Pins         |     |     |  |
| M7                           | N6                           | N7                  | P6                | R6  | T6  |  |
|                              | V <sub>CCO</sub> Bank 7 Pins |                     |                   |     |     |  |

# Additional XC2S200 Package Pins (Continued)

| G6       | H6  | J6        | K6         | K7  | L7   |  |
|----------|-----|-----------|------------|-----|------|--|
| GND Pins |     |           |            |     |      |  |
| A1       | A22 | B2        | B21        | C3  | C20  |  |
| J9       | J10 | J11       | J12        | J13 | J14  |  |
| K9       | K10 | K11       | K12        | K13 | K14  |  |
| L9       | L10 | L11       | L12        | L13 | L14  |  |
| M9       | M10 | M11       | M12        | M13 | M14  |  |
| N9       | N10 | N11       | N12        | N13 | N14  |  |
| P9       | P10 | P11       | P12        | P13 | P14  |  |
| Y3       | Y20 | AA2       | AA21       | AB1 | AB22 |  |
|          | L   | Not Conne | ected Pins |     |      |  |
| A2       | A6  | A12       | B11        | B16 | C2   |  |
| D1       | D4  | D18       | D19        | E17 | E19  |  |
| G2       | G22 | L2        | L19        | M2  | M21  |  |
| R3       | R20 | U3        | U18        | V6  | W4   |  |
| W19      | Y5  | Y22       | AA1        | AA3 | AA11 |  |
| AA16     | AB7 | AB12      | AB21       | -   | -    |  |
| 11/02/00 |     |           |            |     | J    |  |

# **Revision History**

| Version | Date     | Description                                                                                                                                                                                                                    |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 110.    | Dute     | Description                                                                                                                                                                                                                    |
| 2.0     | 09/18/00 | Sectioned the Spartan-II Family data sheet into four modules. Corrected all known errors in the pinout tables.                                                                                                                 |
| 2.1     | 10/04/00 | Added notes requiring PWDN to be tied to V <sub>CCINT</sub> when unused.                                                                                                                                                       |
| 2.2     | 11/02/00 | Removed the Power Down feature.                                                                                                                                                                                                |
| 2.3     | 03/05/01 | Added notes on pinout tables for IRDY and TRDY.                                                                                                                                                                                |
| 2.4     | 04/30/01 | Reinstated XC2S50 V <sub>CCO</sub> Bank 7, GND, and "not connected" pins missing in version 2.3.                                                                                                                               |
| 2.5     | 09/03/03 | Added caution about Not Connected Pins to XC2S30 pinout tables on page 76.                                                                                                                                                     |
| 2.8     | 06/13/08 | Added "Package Overview" section. Added notes to clarify shared V <sub>CCO</sub> banks. Updated description and links. Updated all modules for continuous page, figure, and table numbering. Synchronized all modules to v2.8. |