# E·XFL

#### AMD Xilinx - XC2S50-5PQ208C Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                   |
|--------------------------------|------------------------------------------------------------|
| Number of LABs/CLBs            | 384                                                        |
| Number of Logic Elements/Cells | 1728                                                       |
| Total RAM Bits                 | 32768                                                      |
| Number of I/O                  | 140                                                        |
| Number of Gates                | 50000                                                      |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 208-BFQFP                                                  |
| Supplier Device Package        | 208-PQFP (28x28)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc2s50-5pq208c |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

drivers are disabled. Maintaining a valid logic level in this way helps eliminate bus chatter.

Because the weak-keeper circuit uses the IOB input buffer to monitor the input level, an appropriate  $V_{REF}$  voltage must be provided if the signaling standard requires one. The provision of this voltage must comply with the I/O banking rules.

## I/O Banking

Some of the I/O standards described above require  $V_{CCO}$  and/or  $V_{REF}$  voltages. These voltages are externally connected to device pins that serve groups of IOBs, called banks. Consequently, restrictions exist about which I/O standards can be combined within a given bank.

Eight I/O banks result from separating each edge of the FPGA into two banks (see Figure 3). Each bank has multiple  $V_{CCO}$  pins which must be connected to the same voltage. Voltage is determined by the output standards in use.



DS001\_03\_060100

Figure 3: Spartan-II I/O Banks

Within a bank, output standards may be mixed only if they use the same  $V_{CCO}$ . Compatible standards are shown in Table 4. GTL and GTL+ appear under all voltages because their open-drain outputs do not depend on  $V_{CCO}$ .

#### Table 4: Compatible Output Standards

| V <sub>cco</sub> | Compatible Standards                                  |
|------------------|-------------------------------------------------------|
| 3.3V             | PCI, LVTTL, SSTL3 I, SSTL3 II, CTT, AGP,<br>GTL, GTL+ |
| 2.5V             | SSTL2 I, SSTL2 II, LVCMOS2, GTL, GTL+                 |
| 1.5V             | HSTL I, HSTL III, HSTL IV, GTL, GTL+                  |

Some input standards require a user-supplied threshold voltage,  $V_{\text{REF}}$  In this case, certain user-I/O pins are

automatically configured as inputs for the V<sub>REF</sub> voltage. About one in six of the I/O pins in the bank assume this role.

 $V_{\text{REF}}$  pins within a bank are interconnected internally and consequently only one  $V_{\text{REF}}$  voltage can be used within each bank. All  $V_{\text{REF}}$  pins in the bank, however, must be connected to the external voltage source for correct operation.

In a bank, inputs requiring V<sub>REF</sub> can be mixed with those that do not but only one V<sub>REF</sub> voltage may be used within a bank. Input buffers that use V<sub>REF</sub> are not 5V tolerant. LVTTL, LVCMOS2, and PCI are 5V tolerant. The V<sub>CCO</sub> and V<sub>REF</sub> pins for each bank appear in the device pinout tables.

Within a given package, the number of V<sub>REF</sub> and V<sub>CCO</sub> pins can vary depending on the size of device. In larger devices, more I/O pins convert to V<sub>REF</sub> pins. Since these are always a superset of the V<sub>REF</sub> pins used for smaller devices, it is possible to design a PCB that permits migration to a larger device. All V<sub>REF</sub> pins for the largest device anticipated must be connected to the V<sub>REF</sub> voltage, and not used for I/O.

Independent Banks Available

| Package           | VQ100 | CS144 | FG256 |
|-------------------|-------|-------|-------|
|                   | PQ208 | TQ144 | FG456 |
| Independent Banks | 1     | 4     | 8     |

## **Configurable Logic Block**

The basic building block of the Spartan-II FPGA CLB is the logic cell (LC). An LC includes a 4-input function generator, carry logic, and storage element. Output from the function generator in each LC drives the CLB output and the D input of the flip-flop. Each Spartan-II FPGA CLB contains four LCs, organized in two similar slices; a single slice is shown in Figure 4.

In addition to the four basic LCs, the Spartan-II FPGA CLB contains logic that combines function generators to provide functions of five or six inputs.

## Look-Up Tables

Spartan-II FPGA function generators are implemented as 4-input look-up tables (LUTs). In addition to operating as a function generator, each LUT can provide a 16 x 1-bit synchronous RAM. Furthermore, the two LUTs within a slice can be combined to create a 16 x 2-bit or 32 x 1-bit synchronous RAM, or a 16 x 1-bit dual-port synchronous RAM.

The Spartan-II FPGA LUT can also provide a 16-bit shift register that is ideal for capturing high-speed or burst-mode data. This mode can also be used to store data in applications such as Digital Signal Processing.



Figure 7: BUFT Connections to Dedicated Horizontal Bus Lines

## **Clock Distribution**

The Spartan-II family provides high-speed, low-skew clock distribution through the primary global routing resources described above. A typical clock distribution net is shown in Figure 8.

Four global buffers are provided, two at the top center of the device and two at the bottom center. These drive the four primary global nets that in turn drive any clock pin.

Four dedicated clock pads are provided, one adjacent to each of the global buffers. The input to the global buffer is selected either from these pads or from signals in the general purpose routing. Global clock pins do not have the option for internal, weak pull-up resistors.



Figure 8: Global Clock Distribution Network

## Delay-Locked Loop (DLL)

Associated with each global clock input buffer is a fully digital Delay-Locked Loop (DLL) that can eliminate skew between the clock input pad and internal clock-input pins throughout the device. Each DLL can drive two global clock networks. The DLL monitors the input clock and the distributed clock, and automatically adjusts a clock delay element. Additional delay is introduced such that clock edges reach internal flip-flops exactly one clock period after they arrive at the input. This closed-loop system effectively eliminates clock-distribution delay by ensuring that clock edges arrive at internal flip-flops in synchronism with clock edges arriving at the input.

In addition to eliminating clock-distribution delay, the DLL provides advanced control of multiple clock domains. The DLL provides four quadrature phases of the source clock, can double the clock, or divide the clock by 1.5, 2, 2.5, 3, 4, 5, 8, or 16. It has six outputs.

The DLL also operates as a clock mirror. By driving the output from a DLL off-chip and then back on again, the DLL can be used to deskew a board level clock among multiple Spartan-II devices.

In order to guarantee that the system clock is operating correctly prior to the FPGA starting up after configuration, the DLL can delay the completion of the configuration process until after it has achieved lock.

## **Boundary Scan**

Spartan-II devices support all the mandatory boundaryscan instructions specified in the IEEE standard 1149.1. A Test Access Port (TAP) and registers are provided that implement the EXTEST, SAMPLE/PRELOAD, and BYPASS instructions. The TAP also supports two USERCODE instructions and internal scan chains.

The TAP uses dedicated package pins that always operate using LVTTL. For TDO to operate using LVTTL, the V<sub>CCO</sub> for Bank 2 must be 3.3V. Otherwise, TDO switches rail-to-rail between ground and V<sub>CCO</sub>. TDI, TMS, and TCK have a default internal weak pull-up resistor, and TDO has no default resistor. Bitstream options allow setting any of the four TAP pins to have an internal pull-up, pull-down, or neither.

## 

## Signals

There are two kinds of pins that are used to configure Spartan-II devices: Dedicated pins perform only specific configuration-related functions; the other pins can serve as general purpose I/Os once user operation has begun.

The dedicated pins comprise the mode pins (M2, M1, M0), the configuration clock pin (CCLK), the PROGRAM pin, the DONE pin and the boundary-scan pins (TDI, TDO, TMS, TCK). Depending on the selected configuration mode, CCLK may be an output generated by the FPGA, or may be generated externally, and provided to the FPGA as an input.

Note that some configuration pins can act as outputs. For correct operation, these pins require a V<sub>CCO</sub> of 3.3V to drive an LVTTL signal or 2.5V to drive an LVCMOS signal. All the relevant pins fall in banks 2 or 3. The  $\overline{\text{CS}}$  and  $\overline{\text{WRITE}}$  pins for Slave Parallel mode are located in bank 1.

For a more detailed description than that given below, see "Pinout Tables" in Module 4 and XAPP176, Spartan-II FPGA Series Configuration and Readback.

## The Process

The sequence of steps necessary to configure Spartan-II devices are shown in Figure 11. The overall flow can be divided into three different phases.

- Initiating Configuration
- Configuration memory clear
- Loading data frames
- Start-up

The memory clearing and start-up phases are the same for all configuration modes; however, the steps for the loading of data frames are different. Thus, the details for data frame loading are described separately in the sections devoted to each mode.

## Initiating Configuration

There are two different ways to initiate the configuration process: applying power to the device or asserting the PROGRAM input.

Configuration on power-up occurs automatically unless it is delayed by the user, as described in a separate section below. The waveform for configuration on power-up is shown in Figure 12, page 19. Before configuration can begin,  $V_{CCO}$  Bank 2 must be greater than 1.0V. Furthermore, all  $V_{CCINT}$  power pins must be connected to a 2.5V supply. For more information on delaying configuration, see "Clearing Configuration Memory," page 19.

Once in user operation, the device can be re-configured simply by pulling the PROGRAM pin Low. The device acknowledges the beginning of the configuration process

by driving DONE Low, then enters the memory-clearing phase.



Figure 11: Configuration Flow Diagram

By default, these operations are synchronized to CCLK. The entire start-up sequence lasts eight cycles, called C0-C7, after which the loaded design is fully functional. The default timing for start-up is shown in the top half of Figure 13. The four operations can be selected to switch on any CCLK cycle C1-C6 through settings in the Xilinx software. Heavy lines show default settings.



Figure 13: Start-Up Waveforms

The bottom half of Figure 13 shows another commonly used version of the start-up timing known as Sync-to-DONE. This version makes the GTS, GSR, and GWE events conditional upon the DONE pin going High. This timing is important for a daisy chain of multiple FPGAs in serial mode, since it ensures that all FPGAs go through start-up together, after all their DONE pins have gone High.

Sync-to-DONE timing is selected by setting the GTS, GSR, and GWE cycles to a value of DONE in the configuration options. This causes these signals to transition one clock cycle after DONE externally transitions High.

## **Serial Modes**

There are two serial configuration modes: In Master Serial mode, the FPGA controls the configuration process by driving CCLK as an output. In Slave Serial mode, the FPGA passively receives CCLK as an input from an external agent (e.g., a microprocessor, CPLD, or second FPGA in master mode) that is controlling the configuration process. In both modes, the FPGA is configured by loading one bit per CCLK cycle. The MSB of each configuration data byte is always written to the DIN pin first.

See Figure 14 for the sequence for loading data into the Spartan-II FPGA serially. This is an expansion of the "Load Configuration Data Frames" block in Figure 11. Note that CS and WRITE normally are not used during serial configuration. To ensure successful loading of the FPGA, do not toggle WRITE with CS Low during serial configuration.





## Master Serial Mode

In Master Serial mode, the CCLK output of the FPGA drives a Xilinx PROM which feeds a serial stream of configuration data to the FPGA's DIN input. Figure 15 shows a Master Serial FPGA configuring a Slave Serial FPGA from a PROM. A Spartan-II device in Master Serial mode should be connected as shown for the device on the left side. Master Serial mode is selected by a <00x> on the mode pins (M0, M1, M2). The PROM RESET pin is driven by INIT, and CE input is driven by DONE. The interface is identical to the slave serial mode except that an oscillator internal to the FPGA is used to generate the configuration clock (CCLK). Any of a number of different frequencies ranging from 4 to 60 MHz can be set using the ConfigRate option in the Xilinx software. On power-up, while the first 60 bytes of the configuration data are being loaded, the CCLK frequency is always 2.5 MHz. This frequency is used until the ConfigRate bits, part of the configuration file, have been loaded into the FPGA, at which point, the frequency changes to the selected ConfigRate. Unless a different frequency is specified in the design, the default ConfigRate is 4 MHz. The frequency of the CCLK signal created by the internal oscillator has a variance of +45%, -30% from the specified value.

Figure 17 shows the timing for Master Serial configuration. The FPGA accepts one bit of configuration data on each rising CCLK edge. After the FPGA has been loaded, the data for the next device in a daisy-chain is presented on the DOUT pin after the rising CCLK edge.



Figure 17: Master Serial Mode Timing

## **Slave Parallel Mode**

The Slave Parallel mode is the fastest configuration option. Byte-wide data is written into the FPGA. A BUSY flag is provided for controlling the flow of data at a clock frequency  $F_{CCNH}$  above 50 MHz.

Figure 18, page 24 shows the connections for two Spartan-II devices using the Slave Parallel mode. Slave Parallel mode is selected by a <011> on the mode pins (M0, M1, M2).

If a configuration file of the format .bit, .rbt, or non-swapped HEX is used for parallel programming, then the most significant bit (i.e. the left-most bit of each configuration byte, as displayed in a text editor) must be routed to the D0 input on the FPGA. The agent controlling configuration is not shown. Typically, a processor, a microcontroller, or CPLD controls the Slave Parallel interface. The controlling agent provides byte-wide configuration data, CCLK, a Chip Select ( $\overline{CS}$ ) signal and a Write signal (WRITE). If BUSY is asserted (High) by the FPGA, the data must be held until BUSY goes Low.

After configuration, the pins of the Slave Parallel port (D0-D7) can be used as additional user I/O. Alternatively, the port may be retained to permit high-speed 8-bit readback. Then data can be read by de-asserting WRITE. See "Readback," page 25.

www.xilinx.com



Figure 18: Slave Parallel Configuration Circuit Diagram

Multiple Spartan-II FPGAs can be configured using the Slave Parallel mode, and be made to start-up simultaneously. To configure multiple devices in this way, wire the individual CCLK, Data, WRITE, and BUSY pins of all the devices in parallel. The individual devices are loaded separately by asserting the CS pin of each device in turn and writing the appropriate data. Sync-to-DONE start-up timing is used to ensure that the start-up sequence does not begin until all the FPGAs have been loaded. See "Start-up," page 19.

#### Write

When using the Slave Parallel Mode, write operations send packets of byte-wide configuration data into the FPGA. Figure 19, page 25 shows a flowchart of the write sequence used to load data into the Spartan-II FPGA. This is an expansion of the "Load Configuration Data Frames" block in Figure 11, page 18. The timing for write operations is shown in Figure 20, page 26. For the present example, the user holds  $\overline{\text{WRITE}}$  and  $\overline{\text{CS}}$ Low throughout the sequence of write operations. Note that when  $\overline{\text{CS}}$  is asserted on successive CCLKs,  $\overline{\text{WRITE}}$  must remain either asserted or de-asserted. Otherwise an abort will be initiated, as in the next section.

- 1. Drive data onto D0-D7. Note that to avoid contention, the data source should not be enabled while  $\overline{CS}$  is Low and  $\overline{WRITE}$  is High. Similarly, while  $\overline{WRITE}$  is High, no more than one device's  $\overline{CS}$  should be asserted.
- 2. On the rising edge of CCLK: If BUSY is Low, the data is accepted on this clock. If BUSY is High (from a previous write), the data is not accepted. Acceptance will instead occur on the first clock after BUSY goes Low, and the data must be held until this happens.
- 3. Repeat steps 1 and 2 until all the data has been sent.
- 4. De-assert  $\overline{\text{CS}}$  and  $\overline{\text{WRITE}}$ .

## **BUFGDLL Pin Descriptions**

Use the BUFGDLL macro as the simplest way to provide zero propagation delay for a high-fanout on-chip clock from an external input. This macro uses the IBUFG, CLKDLL and BUFG primitives to implement the most basic DLL application as shown in Figure 25.



Figure 25: BUFGDLL Block Diagram

This macro does not provide access to the advanced clock domain controls or to the clock multiplication or clock division features of the DLL. This macro also does not provide access to the RST or LOCKED pins of the DLL. For access to these features, a designer must use the DLL primitives described in the following sections.

## Source Clock Input — I

The I pin provides the user source clock, the clock signal on which the DLL operates, to the BUFGDLL. For the BUFGDLL macro the source clock frequency must fall in the low frequency range as specified in the data sheet. The BUFGDLL requires an external signal source clock. Therefore, only an external input port can source the signal that drives the BUFGDLL I pin.

#### Clock Output — O

The clock output pin O represents a delay-compensated version of the source clock (I) signal. This signal, sourced by a global clock buffer BUFG primitive, takes advantage of the dedicated global clock routing resources of the device.

The output clock has a 50/50 duty cycle unless you deactivate the duty cycle correction property.

## **CLKDLL Primitive Pin Descriptions**

The library CLKDLL primitives provide access to the complete set of DLL features needed when implementing more complex applications with the DLL.

#### Source Clock Input — CLKIN

The CLKIN pin provides the user source clock (the clock signal on which the DLL operates) to the DLL. The CLKIN frequency must fall in the ranges specified in the data sheet. A global clock buffer (BUFG) driven from another CLKDLL

or one of the global clock input buffers (IBUFG) on the same edge of the device (top or bottom) must source this clock signal.

## Feedback Clock Input — CLKFB

The DLL requires a reference or feedback signal to provide the delay-compensated output. Connect only the CLK0 or CLK2X DLL outputs to the feedback clock input (CLKFB) pin to provide the necessary feedback to the DLL. Either a global clock buffer (BUFG) or one of the global clock input buffers (IBUFG) on the same edge of the device (top or bottom) must source this clock signal.

If an IBUFG sources the CLKFB pin, the following special rules apply.

- 1. An external input port must source the signal that drives the IBUFG I pin.
- The CLK2X output must feed back to the device if both the CLK0 and CLK2X outputs are driving off chip devices.
- 3. That signal must directly drive only OBUFs and nothing else.

These rules enable the software to determine which DLL clock output sources the CLKFB pin.

### Reset Input — RST

When the reset pin RST activates, the LOCKED signal deactivates within four source clock cycles. The RST pin, active High, must either connect to a dynamic signal or be tied to ground. As the DLL delay taps reset to zero, glitches can occur on the DLL clock output pins. Activation of the RST pin can also severely affect the duty cycle of the clock output pins. Furthermore, the DLL output clocks no longer deskew with respect to one another. The DLL must be reset when the input clock frequency changes, if the device is reconfigured in Boundary-Scan mode, if the device undergoes a hot swap, and after the device is configured if the input clock is not stable during the startup sequence.

## 2x Clock Output — CLK2X

The output pin CLK2X provides a frequency-doubled clock with an automatic 50/50 duty-cycle correction. Until the CLKDLL has achieved lock, the CLK2X output appears as a 1x version of the input clock with a 25/75 duty cycle. This behavior allows the DLL to lock on the correct edge with respect to source clock. This pin is not available on the CLKDLLHF primitive.

#### Clock Divide Output — CLKDV

The clock divide output pin CLKDV provides a lower frequency version of the source clock. The CLKDV\_DIVIDE property controls CLKDV such that the source clock is divided by N where N is either 1.5, 2, 2.5, 3, 4, 5, 8, or 16.

This feature provides automatic duty cycle correction. The CLKDV output pin has a 50/50 duty cycle for all values of the

## Startup Delay Property

This property, STARTUP\_WAIT, takes on a value of TRUE or FALSE (the default value). When TRUE the Startup Sequence following device configuration is paused at a user-specified point until the DLL locks. <u>XAPP176</u>: *Configuration and Readback of the Spartan-II and Spartan-IIE Families* explains how this can result in delaying the assertion of the DONE pin until the DLL locks.

#### **DLL Location Constraints**

The DLLs are distributed such that there is one DLL in each corner of the device. The location constraint LOC, attached to the DLL primitive with the numeric identifier 0, 1, 2, or 3, controls DLL location. The orientation of the four DLLs and their corresponding clock resources appears in Figure 27.

The LOC property uses the following form.

LOC = DLL2



Figure 27: Orientation of DLLs

## **Design Considerations**

Use the following design considerations to avoid pitfalls and improve success designing with Xilinx devices.

## Input Clock

The output clock signal of a DLL, essentially a delayed version of the input clock signal, reflects any instability on the input clock in the output waveform. For this reason the quality of the DLL input clock relates directly to the quality of the output clock waveforms generated by the DLL. The DLL input clock requirements are specified in the "DLL Timing Parameters" section of the data sheet.

In most systems a crystal oscillator generates the system clock. The DLL can be used with any commercially available quartz crystal oscillator. For example, most crystal oscillators produce an output waveform with a frequency tolerance of 100 PPM, meaning 0.01 percent change in the clock period. The DLL operates reliably on an input waveform with a frequency drift of up to 1 ns — orders of magnitude in excess of that needed to support any crystal oscillator in the industry. However, the cycle-to-cycle jitter must be kept to less than 300 ps in the low frequencies and 150 ps for the high frequencies.

## Input Clock Changes

Changing the period of the input clock beyond the maximum drift amount requires a manual reset of the CLKDLL. Failure to reset the DLL will produce an unreliable lock signal and output clock.

It is possible to stop the input clock in a way that has little impact to the DLL. Stopping the clock should be limited to less than approximately 100  $\mu$ s to keep device cooling to a minimum and maintain the validity of the current tap setting. The clock should be stopped during a Low phase, and when restored the full High period should be seen. During this time LOCKED will stay High and remain High when the clock is restored. If these conditions may not be met in the design, apply a manual reset to the DLL after re-starting the input clock, even if the LOCKED signal has not changed.

When the clock is stopped, one to four more clocks will still be observed as the delay line is flushed. When the clock is restarted, the output clocks will not be observed for one to four clocks as the delay line is filled. The most common case will be two or three clocks.

In a similar manner, a phase shift of the input clock is also possible. The phase shift will propagate to the output one to four clocks after the original shift, with no disruption to the CLKDLL control.

## **Output Clocks**

As mentioned earlier in the DLL pin descriptions, some restrictions apply regarding the connectivity of the output pins. The DLL clock outputs can drive an OBUF, a global clock buffer BUFG, or route directly to destination clock pins. The only BUFGs that the DLL clock outputs can drive are the two on the same edge of the device (top or bottom). One DLL output can drive more than one OBUF; however, this adds skew.

Do not use the DLL output clock signals until after activation of the LOCKED signal. Prior to the activation of the LOCKED signal, the DLL output clocks are not valid and can exhibit glitches, spikes, or other spurious movement. property. This property could have one of the following seven values.

DRIVE=2 DRIVE=4 DRIVE=6 DRIVE=8 DRIVE=12 (Default) DRIVE=16 DRIVE=24

## **Design Considerations**

## Reference Voltage (V<sub>RFF</sub>) Pins

Low-voltage I/O standards with a differential amplifier input buffer require an input reference voltage (V<sub>RFF</sub>). Provide the V<sub>RFF</sub> as an external signal to the device.

The voltage reference signal is "banked" within the device on a half-edge basis such that for all packages there are eight independent V<sub>RFF</sub> banks internally. See Figure 36, page 39 for a representation of the I/O banks. Within each bank approximately one of every six I/O pins is automatically configured as a V<sub>RFF</sub> input.

Within each V<sub>REF</sub> bank, any input buffers that require a V<sub>RFF</sub> signal must be of the same type. Output buffers of any type and input buffers can be placed without requiring a reference voltage within the same V<sub>REF</sub> bank.

## Output Drive Source Voltage (V<sub>CCO</sub>) Pins

Many of the low voltage I/O standards supported by Versatile I/Os require a different output drive source voltage  $(V_{CCO})$ . As a result each device can often have to support multiple output drive source voltages.

The V<sub>CCO</sub> supplies are internally tied together for some packages. The VQ100 and the PQ208 provide one combined  $V_{\mbox{\scriptsize CCO}}$  supply. The TQ144 and the CS144 packages provide four independent V<sub>CCO</sub> supplies. The FG256 and the FG456 provide eight independent V<sub>CCO</sub> supplies.

Output buffers within a given  $V_{CCO}$  bank must share the same output drive source voltage. Input buffers for LVTTL, LVCMOS2, PCI33\_3, and PCI 66\_3 use the V<sub>CCO</sub> voltage for Input V<sub>CCO</sub> voltage.

## Transmission Line Effects

The delay of an electrical signal along a wire is dominated by the rise and fall times when the signal travels a short distance. Transmission line delays vary with inductance and capacitance, but a well-designed board can experience delays of approximately 180 ps per inch.

Transmission line effects, or reflections, typically start at 1.5" for fast (1.5 ns) rise and fall times. Poor (or non-existent) termination or changes in the transmission line impedance cause these reflections and can cause additional delay in longer traces. As system speeds continue to increase, the effect of I/O delays can become a limiting factor and therefore transmission line termination becomes increasingly more important.

## **Termination Techniques**

A variety of termination techniques reduce the impact of transmission line effects.

The following lists output termination techniques:

None Series Parallel (Shunt) Series and Parallel (Series-Shunt)

Input termination techniques include the following:

None Parallel (Shunt)

These termination techniques can be applied in any combination. A generic example of each combination of termination methods appears in Figure 41.





Unterminated Output Driving a Parallel Terminated Input





Series Terminated Output Driving

Series-Parallel Terminated Output

Series Terminated Output



Driving a Parallel Terminated Input VTT





DS001 41 032300

Figure 41: Overview of Standard Input and Output **Termination Methods** 

## Simultaneous Switching Guidelines

Ground bounce can occur with high-speed digital ICs when multiple outputs change states simultaneously, causing undesired transient behavior on an output, or in the internal logic. This problem is also referred to as the Simultaneous Switching Output (SSO) problem.

Ground bounce is primarily due to current changes in the combined inductance of ground pins, bond wires, and

## SSTL3 Class I

A sample circuit illustrating a valid termination technique for SSTL3\_I appears in Figure 47. DC voltage specifications appear in Table 25 for the SSTL3\_I standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics.

#### SSTL3 Class I



Figure 47: Terminated SSTL3 Class I

| Table 2 | 25: | SSTL3_ | I Voltage | Speci | fications |
|---------|-----|--------|-----------|-------|-----------|
|---------|-----|--------|-----------|-------|-----------|

| Parameter                               | Min     | Тур | Max                |
|-----------------------------------------|---------|-----|--------------------|
| V <sub>CCO</sub>                        | 3.0     | 3.3 | 3.6                |
| $V_{REF} = 0.45 \times V_{CCO}$         | 1.3     | 1.5 | 1.7                |
| $V_{TT} = V_{REF}$                      | 1.3     | 1.5 | 1.7                |
| $V_{IH} \ge V_{REF} + 0.2$              | 1.5     | 1.7 | 3.9 <sup>(1)</sup> |
| $V_{IL} \leq V_{REF} - 0.2$             | -0.3(2) | 1.3 | 1.5                |
| $V_{OH} \ge V_{REF} + 0.6$              | 1.9     | -   | -                  |
| $V_{OL} \leq V_{REF} - 0.6$             | -       | -   | 1.1                |
| I <sub>OH</sub> at V <sub>OH</sub> (mA) | -8      | -   | -                  |
| I <sub>OL</sub> at V <sub>OL</sub> (mA) | 8       | -   | -                  |

#### Notes:

1.  $V_{IH}$  maximum is  $V_{CCO}$  + 0.3.

2. V<sub>IL</sub> minimum does not conform to the formula.

#### SSTL3 Class II

A sample circuit illustrating a valid termination technique for SSTL3\_II appears in Figure 48. DC voltage specifications appear in Table 26 for the SSTL3\_II standard. See "DC Specifications" in Module 3 for the actual FPGA characteristics.



Figure 48: Terminated SSTL3 Class II

#### Table 26: SSTL3\_II Voltage Specifications

| Parameter                               | Min                 | Тур | Max                |
|-----------------------------------------|---------------------|-----|--------------------|
| V <sub>CCO</sub>                        | 3.0                 | 3.3 | 3.6                |
| $V_{REF} = 0.45 \times V_{CCO}$         | 1.3                 | 1.5 | 1.7                |
| $V_{TT} = V_{REF}$                      | 1.3                 | 1.5 | 1.7                |
| $V_{IH} \ge V_{REF} + 0.2$              | 1.5                 | 1.7 | 3.9 <sup>(1)</sup> |
| $V_{IL} \leq V_{REF} - 0.2$             | -0.3 <sup>(2)</sup> | 1.3 | 1.5                |
| $V_{OH} \ge V_{REF} + 0.8$              | 2.1                 | -   | -                  |
| $V_{OL} \leq V_{REF} - 0.8$             | -                   | -   | 0.9                |
| I <sub>OH</sub> at V <sub>OH</sub> (mA) | -16                 | -   | -                  |
| I <sub>OL</sub> at V <sub>OL</sub> (mA) | 16                  | -   | -                  |

Notes:

1.  $V_{IH}$  maximum is  $V_{CCO}$  + 0.3

2. V<sub>IL</sub> minimum does not conform to the formula

## IOB Input Delay Adjustments for Different Standards<sup>(1)</sup>

Input delays associated with the pad are specified for LVTTL. For other standards, adjust the delays by the values shown. A delay adjusted in this way constitutes a worst-case limit.

|                       |                                    |                   | Speed | Speed Grade |       |
|-----------------------|------------------------------------|-------------------|-------|-------------|-------|
| Symbol                | Description                        | Standard          | -6    | -5          | Units |
| Data Input            | Delay Adjustments                  |                   |       |             |       |
| T <sub>ILVTTL</sub>   | Standard-specific data input delay | LVTTL             | 0     | 0           | ns    |
| T <sub>ILVCMOS2</sub> | adjustments                        | LVCMOS2           | -0.04 | -0.05       | ns    |
| T <sub>IPCI33_3</sub> |                                    | PCI, 33 MHz, 3.3V | -0.11 | -0.13       | ns    |
| T <sub>IPCI33_5</sub> |                                    | PCI, 33 MHz, 5.0V | 0.26  | 0.30        | ns    |
| T <sub>IPCI66_3</sub> |                                    | PCI, 66 MHz, 3.3V | -0.11 | -0.13       | ns    |
| T <sub>IGTL</sub>     |                                    | GTL               | 0.20  | 0.24        | ns    |
| T <sub>IGTLP</sub>    |                                    | GTL+              | 0.11  | 0.13        | ns    |
| T <sub>IHSTL</sub>    |                                    | HSTL              | 0.03  | 0.04        | ns    |
| T <sub>ISSTL2</sub>   |                                    | SSTL2             | -0.08 | -0.09       | ns    |
| T <sub>ISSTL3</sub>   |                                    | SSTL3             | -0.04 | -0.05       | ns    |
| T <sub>ICTT</sub>     |                                    | CTT               | 0.02  | 0.02        | ns    |
| T <sub>IAGP</sub>     |                                    | AGP               | -0.06 | -0.07       | ns    |

Notes:

1. Input timing for LVTTL is measured at 1.4V. For other I/O standards, see the table "Delay Measurement Methodology," page 60.



DS001-4 (v2.8) June 13, 2008

## Spartan-II FPGA Family: Pinout Tables

**Product Specification** 

## Introduction

This section describes how the various pins on a Spartan<sup>®</sup>-II FPGA connect within the supported component packages, and provides device-specific thermal characteristics. Spartan-II FPGAs are available in both standard and Pb-free, RoHS versions of each package, with the Pb-free version adding a "G" to the middle of the package code. Except for the thermal characteristics, all

information for the standard package applies equally to the Pb-free package.

## **Pin Types**

Most pins on a Spartan-II FPGA are general-purpose, user-defined I/O pins. There are, however, different functional types of pins on Spartan-II FPGA packages, as outlined in Table 35.

#### Table 35: Pin Definitions

| Pin Name                              | Dedicated | Direction                     | Description                                                                                                                                                                                          |
|---------------------------------------|-----------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCK0, GCK1, GCK2,<br>GCK3             | No        | Input                         | Clock input pins that connect to Global Clock Buffers. These pins become user inputs when not needed for clocks.                                                                                     |
| M0, M1, M2                            | Yes       | Input                         | Mode pins are used to specify the configuration mode.                                                                                                                                                |
| CCLK                                  | Yes       | Input or Output               | The configuration Clock I/O pin. It is an input for slave-parallel and slave-serial modes, and output in master-serial mode.                                                                         |
| PROGRAM                               | Yes       | Input                         | Initiates a configuration sequence when asserted Low.                                                                                                                                                |
| DONE                                  | Yes       | Bidirectional                 | Indicates that configuration loading is complete, and that the start-up sequence is in progress. The output may be open drain.                                                                       |
| INIT                                  | No        | Bidirectional<br>(Open-drain) | When Low, indicates that the configuration memory is being cleared. This pin becomes a user I/O after configuration.                                                                                 |
| BUSY/DOUT                             | No        | Output                        | In Slave Parallel mode, BUSY controls the rate at which configuration data is loaded. This pin becomes a user I/O after configuration unless the Slave Parallel port is retained.                    |
|                                       |           |                               | In serial modes, DOUT provides configuration data to downstream devices in a daisy-chain. This pin becomes a user I/O after configuration.                                                           |
| D0/DIN, D1, D2, D3, D4,<br>D5, D6, D7 | No        | Input or Output               | In Slave Parallel mode, D0-D7 are configuration data input pins. During readback, D0-D7 are output pins. These pins become user I/Os after configuration unless the Slave Parallel port is retained. |
|                                       |           |                               | In serial modes, DIN is the single data input. This pin becomes a user I/O after configuration.                                                                                                      |
| WRITE                                 | No        | Input                         | In Slave Parallel mode, the active-low Write Enable signal. This pin becomes a user I/O after configuration unless the Slave Parallel port is retained.                                              |
| <u>CS</u>                             | No        | Input                         | In Slave Parallel mode, the active-low Chip Select signal. This pin becomes a user I/O after configuration unless the Slave Parallel port is retained.                                               |
| TDI, TDO, TMS, TCK                    | Yes       | Mixed                         | Boundary Scan Test Access Port pins (IEEE 1149.1).                                                                                                                                                   |
| V <sub>CCINT</sub>                    | Yes       | Input                         | Power supply pins for the internal core logic.                                                                                                                                                       |
| V <sub>CCO</sub>                      | Yes       | Input                         | Power supply pins for output drivers (subject to banking rules)                                                                                                                                      |
| V <sub>REF</sub>                      | No        | Input                         | Input threshold voltage pins. Become user I/Os when an external threshold voltage is not needed (subject to banking rules).                                                                          |
| GND                                   | Yes       | Input                         | Ground.                                                                                                                                                                                              |
| IRDY, TRDY                            | No        | See PCI core documentation    | These signals can only be accessed when using Xilinx <sup>®</sup> PCI cores. If the cores are not used, these pins are available as user I/Os.                                                       |

© 2000-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.

www.xilinx.com

| Package        | Leads | Туре                               | Maximum<br>I/O | Lead Pitch<br>(mm) | Footprint<br>Area (mm) | Height<br>(mm) | Mass <sup>(1)</sup><br>(g) |
|----------------|-------|------------------------------------|----------------|--------------------|------------------------|----------------|----------------------------|
| VQ100 / VQG100 | 100   | Very Thin Quad Flat Pack (VQFP)    | 60             | 0.5                | 16 x 16                | 1.20           | 0.6                        |
| TQ144 / TQG144 | 144   | Thin Quad Flat Pack (TQFP)         | 92             | 0.5                | 22 x 22                | 1.60           | 1.4                        |
| CS144 / CSG144 | 144   | Chip Scale Ball Grid Array (CSBGA) | 92             | 0.8                | 12 x 12                | 1.20           | 0.3                        |
| PQ208 / PQG208 | 208   | Plastic Quad Flat Pack (PQFP)      | 140            | 0.5                | 30.6 x 30.6            | 3.70           | 5.3                        |
| FG256 / FGG256 | 256   | Fine-pitch Ball Grid Array (FBGA)  | 176            | 1.0                | 17 x 17                | 2.00           | 0.9                        |
| FG456 / FGG456 | 456   | Fine-pitch Ball Grid Array (FBGA)  | 284            | 1.0                | 23 x 23                | 2.60           | 2.2                        |

#### Table 36: Spartan-II Family Package Options

#### Notes:

1. Package mass is  $\pm 10\%$ .

Note: Some early versions of Spartan-II devices, including the XC2S15 and XC2S30 ES devices and the XC2S150 with date code 0045 or earlier, included a power-down pin. For more information, see <u>Answer Record 10500</u>.

## VCCO Banks

Some of the I/O standards require specific V<sub>CCO</sub> voltages. These voltages are externally connected to device pins that serve groups of IOBs, called banks. Eight I/O banks result from separating each edge of the FPGA into two banks (see Figure 3 in Module 2). Each bank has multiple V<sub>CCO</sub> pins which must be connected to the same voltage. In the smaller packages, the V<sub>CCO</sub> pins are connected between banks, effectively reducing the number of independent banks available (see Table 37). These interconnected banks are shown in the Pinout Tables with V<sub>CCO</sub> pads for multiple banks connected to the same pin.

#### Table 37: Independent VCCO Banks Available

| Package           | VQ100 | CS144 | FG256 |
|-------------------|-------|-------|-------|
|                   | PQ208 | TQ144 | FG456 |
| Independent Banks | 1     | 4     | 8     |

## Package Overview

Table 36 shows the six low-cost, space-saving productionpackage styles for the Spartan-II family.

Each package style is available in an environmentally friendly lead-free (Pb-free) option. The Pb-free packages include an extra 'G' in the package style name. For example, the standard "CS144" package becomes "CSG144" when ordered as the Pb-free option. Leaded (non-Pb-free) packages may be available for selected devices, with the same pin-out and without the "G" in the ordering code; contact Xilinx sales for more information. The mechanical dimensions of the standard and Pb-free packages are similar, as shown in the mechanical drawings provided in Table 38. For additional package information, see <u>UG112</u>: *Device Package User Guide*.

## **Mechanical Drawings**

Detailed mechanical drawings for each package type are available from the Xilinx web site at the specified location in Table 38.

Material Declaration Data Sheets (MDDS) are also available on the <u>Xilinx web site</u> for each package.

#### Table 38: Xilinx Package Documentation

| Package | Drawing         | MDDS         |
|---------|-----------------|--------------|
| VQ100   | Package Drawing | PK173_VQ100  |
| VQG100  |                 | PK130_VQG100 |
| TQ144   | Package Drawing | PK169_TQ144  |
| TQG144  |                 | PK126_TQG144 |
| CS144   | Package Drawing | PK149_CS144  |
| CSG144  |                 | PK103_CSG144 |
| PQ208   | Package Drawing | PK166_PQ208  |
| PQG208  |                 | PK123_PQG208 |
| FG256   | Package Drawing | PK151_FG256  |
| FGG256  |                 | PK105_FGG256 |
| FG456   | Package Drawing | PK154_FG456  |
| FGG456  |                 | PK109_FGG456 |

Bndry

Scan

203

206

209

212

215

218

-

219

-

-

220

227

230

233

236

239

242

-

-

\_

245

248

251

254

257

-

260

263

266

-

275

-

-

-

276

280

283

286

289

-

292

## **XC2S30 Device Pinouts**

| XC2S30 Pad               | Name |       |       |       |       | Dodov | ] [ | XC2S30 Pad            | Name |       |       |       |       |
|--------------------------|------|-------|-------|-------|-------|-------|-----|-----------------------|------|-------|-------|-------|-------|
| Function                 | Bank | VQ100 | TQ144 | CS144 | PQ208 | Scan  |     | Function              | Bank | VQ100 | TQ144 | CS144 | PQ208 |
| GND                      | -    | P1    | P143  | A1    | P1    | -     |     | I/O, V <sub>REF</sub> | 6    | P20   | P115  | K1    | P45   |
| TMS                      | -    | P2    | P142  | B1    | P2    | -     |     | I/O                   | 6    | -     | -     | -     | P46   |
| I/O                      | 7    | P3    | P141  | C2    | P3    | 113   | 1   | I/O                   | 6    | -     | P114  | K2    | P47   |
| I/O                      | 7    | -     | P140  | C1    | P4    | 116   | 1   | I/O                   | 6    | P21   | P113  | K3    | P48   |
| I/O                      | 7    | -     | -     | -     | P5    | 119   | 1   | I/O                   | 6    | P22   | P112  | L1    | P49   |
| I/O, V <sub>REF</sub>    | 7    | P4    | P139  | D4    | P6    | 122   |     | M1                    | -    | P23   | P111  | L2    | P50   |
| I/O                      | 7    | -     | P138  | D3    | P8    | 125   |     | GND                   | -    | P24   | P110  | L3    | P51   |
| I/O                      | 7    | P5    | P137  | D2    | P9    | 128   | 1   | MO                    | -    | P25   | P109  | M1    | P52   |
| I/O                      | 7    | P6    | P136  | D1    | P10   | 131   | 1   | V <sub>CCO</sub>      | 6    | P26   | P108  | M2    | P53   |
| GND                      | -    | -     | P135  | E4    | P11   | -     | 1   | V <sub>CCO</sub>      | 5    | P26   | P107  | N1    | P53   |
| V <sub>cco</sub>         | 7    | -     | -     | -     | P12   | -     | 1   | M2                    | -    | P27   | P106  | N2    | P54   |
| I/O                      | 7    | P7    | P134  | E3    | P14   | 134   | 1   | I/O                   | 5    | -     | P103  | K4    | P57   |
| I/O                      | 7    | -     | P133  | E2    | P15   | 137   | 1   | I/O                   | 5    | -     | -     | -     | P58   |
| I/O                      | 7    | -     | -     | -     | P16   | 140   |     | I/O, V <sub>REF</sub> | 5    | P30   | P102  | L4    | P59   |
| I/O                      | 7    | -     | -     | -     | P17   | 143   |     | I/O                   | 5    | -     | P101  | M4    | P61   |
| I/O                      | 7    | -     | -     | -     | P18   | 146   | 1   | I/O                   | 5    | P31   | P100  | N4    | P62   |
| GND                      | -    | -     | -     | -     | P19   | -     |     | I/O                   | 5    | P32   | P99   | K5    | P63   |
| I/O, V <sub>REF</sub>    | 7    | P8    | P132  | E1    | P20   | 149   | 1   | GND                   | -    | -     | P98   | L5    | P64   |
| I/O                      | 7    | P9    | P131  | F4    | P21   | 152   |     | V <sub>CCO</sub>      | 5    | -     | -     | -     | P65   |
| I/O                      | 7    | -     | P130  | F3    | P22   | 155   | 1   | V <sub>CCINT</sub>    | -    | P33   | P97   | M5    | P66   |
| I/O                      | 7    | -     | -     | -     | P23   | 158   | 1   | I/O                   | 5    | -     | P96   | N5    | P67   |
| I/O, IRDY <sup>(1)</sup> | 7    | P10   | P129  | F2    | P24   | 161   | 1   | I/O                   | 5    | -     | P95   | K6    | P68   |
| GND                      | -    | P11   | P128  | F1    | P25   | -     |     | I/O                   | 5    | -     | -     | -     | P69   |
| V <sub>CCO</sub>         | 7    | P12   | P127  | G2    | P26   | -     | 1   | I/O                   | 5    | -     | -     | -     | P70   |
| V <sub>cco</sub>         | 6    | P12   | P127  | G2    | P26   | -     |     | I/O                   | 5    | -     | -     | -     | P71   |
| I/O, TRDY <sup>(1)</sup> | 6    | P13   | P126  | G1    | P27   | 164   | 1   | GND                   | -    | -     | -     | -     | P72   |
| V <sub>CCINT</sub>       | -    | P14   | P125  | G3    | P28   | -     | 1   | I/O, V <sub>REF</sub> | 5    | P34   | P94   | L6    | P73   |
| I/O                      | 6    | -     | P124  | G4    | P29   | 170   | 1   | I/O                   | 5    | -     | -     | -     | P74   |
| I/O                      | 6    | P15   | P123  | H1    | P30   | 173   | 1   | I/O                   | 5    | -     | P93   | M6    | P75   |
| I/O, V <sub>REF</sub>    | 6    | P16   | P122  | H2    | P31   | 176   |     | V <sub>CCINT</sub>    | -    | P35   | P92   | N6    | P76   |
| GND                      | -    | -     | -     | -     | P32   | -     |     | I, GCK1               | 5    | P36   | P91   | M7    | P77   |
| I/O                      | 6    | -     | -     | -     | P33   | 179   | 1   | V <sub>CCO</sub>      | 5    | P37   | P90   | N7    | P78   |
| I/O                      | 6    | -     | -     | -     | P34   | 182   |     | V <sub>CCO</sub>      | 4    | P37   | P90   | N7    | P78   |
| I/O                      | 6    | -     | -     | -     | P35   | 185   | 1   | GND                   | -    | P38   | P89   | L7    | P79   |
| I/O                      | 6    | -     | P121  | H3    | P36   | 188   | 1   | I, GCK0               | 4    | P39   | P88   | K7    | P80   |
| I/O                      | 6    | P17   | P120  | H4    | P37   | 191   |     | I/O                   | 4    | P40   | P87   | N8    | P81   |
| V <sub>CCO</sub>         | 6    | -     | -     | -     | P39   | -     | 1 [ | I/O                   | 4    | -     | P86   | M8    | P82   |
| GND                      | -    | -     | P119  | J1    | P40   | -     | 1 [ | I/O                   | 4    | -     | -     | -     | P83   |
| I/O                      | 6    | P18   | P118  | J2    | P41   | 194   | 1 [ | I/O, V <sub>REF</sub> | 4    | P41   | P85   | L8    | P84   |
| I/O                      | 6    | P19   | P117  | J3    | P42   | 197   | 1 [ | GND                   | -    | -     | -     | -     | P85   |
| I/O                      | 6    | -     | P116  | J4    | P43   | 200   | ] [ | I/O                   | 4    | -     | -     | -     | P86   |

## XC2S30 Device Pinouts (Continued)

| XC2S30 Pad Name       |      |       |       |       |       | Bndry |
|-----------------------|------|-------|-------|-------|-------|-------|
| Function              | Bank | VQ100 | TQ144 | CS144 | PQ208 | Scan  |
| V <sub>CCINT</sub>    | -    | P85   | P24   | A9    | P171  | -     |
| I/O                   | 1    | -     | P23   | D8    | P172  | 24    |
| I/O                   | 1    | -     | P22   | C8    | P173  | 27    |
| I/O                   | 1    | -     | -     | -     | P174  | 30    |
| I/O                   | 1    | -     | -     | -     | P175  | 33    |
| I/O                   | 1    | -     | -     | -     | P176  | 36    |
| GND                   | -    | -     | -     | -     | P177  | -     |
| I/O, V <sub>REF</sub> | 1    | P86   | P21   | B8    | P178  | 39    |
| I/O                   | 1    | -     | -     | -     | P179  | 42    |
| I/O                   | 1    | -     | P20   | A8    | P180  | 45    |
| I/O                   | 1    | P87   | P19   | B7    | P181  | 48    |
| I, GCK2               | 1    | P88   | P18   | A7    | P182  | 54    |
| GND                   | -    | P89   | P17   | C7    | P183  | -     |
| V <sub>CCO</sub>      | 1    | P90   | P16   | D7    | P184  | -     |
| V <sub>CCO</sub>      | 0    | P90   | P16   | D7    | P184  | -     |
| I, GCK3               | 0    | P91   | P15   | A6    | P185  | 55    |
| V <sub>CCINT</sub>    | -    | P92   | P14   | B6    | P186  | -     |
| I/O                   | 0    | -     | P13   | C6    | P187  | 62    |
| I/O                   | 0    | -     | -     | -     | P188  | 65    |
| I/O, V <sub>REF</sub> | 0    | P93   | P12   | D6    | P189  | 68    |
| GND                   | -    | -     | -     | -     | P190  | -     |
| I/O                   | 0    | -     | -     | -     | P191  | 71    |
| I/O                   | 0    | -     | -     | -     | P192  | 74    |
| I/O                   | 0    | -     | -     | -     | P193  | 77    |
| I/O                   | 0    | -     | P11   | A5    | P194  | 80    |
| I/O                   | 0    | -     | P10   | B5    | P195  | 83    |
| V <sub>CCINT</sub>    | -    | P94   | P9    | C5    | P196  | -     |
| V <sub>CCO</sub>      | 0    | -     | -     | -     | P197  | -     |
| GND                   | -    | -     | P8    | D5    | P198  | -     |
| I/O                   | 0    | P95   | P7    | A4    | P199  | 86    |
| I/O                   | 0    | P96   | P6    | B4    | P200  | 89    |
| I/O                   | 0    | -     | -     | -     | P201  | 92    |

## XC2S30 Device Pinouts (Continued)

| XC2S30 Pad Name       |      |       |       |       |       | Bndrv |
|-----------------------|------|-------|-------|-------|-------|-------|
| Function              | Bank | VQ100 | TQ144 | CS144 | PQ208 | Scan  |
| I/O, V <sub>REF</sub> | 0    | P97   | P5    | C4    | P203  | 95    |
| I/O                   | 0    | -     | -     | -     | P204  | 98    |
| I/O                   | 0    | -     | P4    | A3    | P205  | 101   |
| I/O                   | 0    | P98   | P3    | B3    | P206  | 104   |
| ТСК                   | -    | P99   | P2    | C3    | P207  | -     |
| V <sub>CCO</sub>      | 0    | P100  | P1    | A2    | P208  | -     |
| V <sub>CCO</sub>      | 7    | P100  | P144  | B2    | P208  | -     |

04/18/01

#### Notes:

- 1. IRDY and TRDY can only be accessed when using Xilinx PCI cores.
- 2. See "VCCO Banks" for details on  $V_{CCO}$  banking.

## Additional XC2S30 Package Pins

#### VQ100

| Not Connected Pins |          |   |   |   |   |  |  |  |  |
|--------------------|----------|---|---|---|---|--|--|--|--|
| P28                | P29      | - | - | - | - |  |  |  |  |
| 11/02/00           | 11/02/00 |   |   |   |   |  |  |  |  |

#### TQ144

| Not Connected Pins |      |   |   |   |   |  |  |  |
|--------------------|------|---|---|---|---|--|--|--|
| P104               | P105 | - | - | - | - |  |  |  |
| 11/02/00           | •    |   | • |   |   |  |  |  |

#### CS144

| Not Connected Pins |    |   |   |   |   |  |  |  |
|--------------------|----|---|---|---|---|--|--|--|
| M3                 | N3 | - | - | - | - |  |  |  |
| 11/02/00           |    |   |   |   |   |  |  |  |

#### PQ208

| Not Connected Pins |      |      |      |      |      |  |  |  |
|--------------------|------|------|------|------|------|--|--|--|
| P7                 | P13  | P38  | P44  | P55  | P56  |  |  |  |
| P60                | P97  | P112 | P118 | P143 | P149 |  |  |  |
| P165               | P202 | -    | -    | -    | -    |  |  |  |
| 11/02/00           |      |      |      |      |      |  |  |  |

#### Notes:

1. For the PQ208 package, P13, P38, P118, and P143, which are Not Connected Pins on the XC2S30, are assigned to  $V_{\rm CCINT}$  on larger devices.

## XC2S100 Device Pinouts (Continued)

| XC2S100 Pad<br>Name   |      |       |       |                             |                             | Bndry |
|-----------------------|------|-------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | TQ144 | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                   | 0    | -     | P188  | A6                          | C10                         | 107   |
| I/O, V <sub>REF</sub> | 0    | P12   | P189  | B7                          | A9                          | 110   |
| GND                   | -    | -     | P190  | GND*                        | GND*                        | -     |
| I/O                   | 0    | -     | P191  | C8                          | B9                          | 113   |
| I/O                   | 0    | -     | P192  | D7                          | E10                         | 116   |
| I/O                   | 0    | -     | P193  | E7                          | A8                          | 122   |
| I/O                   | 0    | -     | -     | -                           | D9                          | 125   |
| I/O                   | 0    | P11   | P194  | C7                          | E9                          | 128   |
| I/O                   | 0    | P10   | P195  | B6                          | A7                          | 131   |
| V <sub>CCINT</sub>    | -    | P9    | P196  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 0    | -     | P197  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| GND                   | -    | P8    | P198  | GND*                        | GND*                        | -     |
| I/O                   | 0    | P7    | P199  | A5                          | B7                          | 134   |
| I/O, V <sub>REF</sub> | 0    | P6    | P200  | C6                          | E8                          | 137   |
| I/O                   | 0    | -     | -     | -                           | D8                          | 140   |
| I/O                   | 0    | -     | P201  | B5                          | C7                          | 143   |
| I/O                   | 0    | -     | -     | D6                          | D7                          | 146   |
| I/O                   | 0    | -     | P202  | A4                          | D6                          | 152   |
| I/O, V <sub>REF</sub> | 0    | P5    | P203  | B4                          | C6                          | 155   |
| V <sub>CCO</sub>      | 0    | -     | -     | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| GND                   | -    | -     | -     | GND*                        | GND*                        | -     |
| I/O                   | 0    | -     | P204  | E6                          | B5                          | 158   |
| I/O                   | 0    | -     | -     | D5                          | E7                          | 161   |
| I/O                   | 0    | -     | -     | -                           | E6                          | 164   |
| I/O                   | 0    | P4    | P205  | A3                          | B4                          | 167   |
| I/O                   | 0    | -     | -     | C5                          | A3                          | 170   |
| I/O                   | 0    | P3    | P206  | B3                          | C5                          | 176   |
| ТСК                   | -    | P2    | P207  | C4                          | C4                          | -     |
| V <sub>CCO</sub>      | 0    | P1    | P208  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| V <sub>CCO</sub>      | 7    | P144  | P208  | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |

<sup>04/18/01</sup> 

#### Notes:

- 1. IRDY and TRDY can only be accessed when using Xilinx PCI cores.
- Pads labelled GND\*, V<sub>CCINT</sub>\*, V<sub>CCO</sub> Bank 0\*, V<sub>CCO</sub> Bank 1\*, V<sub>CCO</sub> Bank 2\*, V<sub>CCO</sub> Bank 3\*, V<sub>CCO</sub> Bank 4\*, V<sub>CCO</sub> Bank 5\*, V<sub>CCO</sub> Bank 6\*, V<sub>CCO</sub> Bank 7\* are internally bonded to independent ground or power planes within the package.
- 3. See "VCCO Banks" for details on V<sub>CCO</sub> banking.

## XC2S150 Device Pinouts (Continued)

| XC2S150 Pad              | Name |       |                             |                             | Bndry |
|--------------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function                 | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| I/O, IRDY <sup>(1)</sup> | 2    | P132  | H16                         | L20                         | 767   |
| I/O                      | 2    | P133  | H14                         | L17                         | 770   |
| I/O                      | 2    | -     | -                           | L18                         | 773   |
| I/O                      | 2    | P134  | H15                         | L21                         | 776   |
| I/O                      | 2    | -     | J13                         | L22                         | 779   |
| I/O (D3)                 | 2    | P135  | G16                         | K20                         | 782   |
| I/O, V <sub>REF</sub>    | 2    | P136  | H13                         | K21                         | 785   |
| V <sub>CCO</sub>         | 2    | -     | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                      | -    | P137  | GND*                        | GND*                        | -     |
| I/O                      | 2    | P138  | G14                         | K22                         | 788   |
| I/O                      | 2    | P139  | G15                         | J21                         | 791   |
| I/O                      | 2    | -     | -                           | J20                         | 797   |
| I/O                      | 2    | P140  | G12                         | J18                         | 800   |
| I/O                      | 2    | -     | F16                         | J22                         | 803   |
| I/O                      | 2    | -     | -                           | J19                         | 806   |
| I/O                      | 2    | P141  | G13                         | H19                         | 812   |
| I/O (D2)                 | 2    | P142  | F15                         | H20                         | 815   |
| V <sub>CCINT</sub>       | -    | P143  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>         | 2    | P144  | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                      | -    | P145  | GND*                        | GND*                        | -     |
| I/O (D1)                 | 2    | P146  | E16                         | H22                         | 818   |
| I/O, V <sub>REF</sub>    | 2    | P147  | F14                         | H18                         | 821   |
| I/O                      | 2    | -     | -                           | G21                         | 824   |
| I/O                      | 2    | P148  | D16                         | G18                         | 827   |
| I/O                      | 2    | -     | F12                         | G20                         | 830   |
| I/O                      | 2    | -     | -                           | G19                         | 833   |
| I/O                      | 2    | -     | -                           | F22                         | 836   |
| I/O                      | 2    | P149  | E15                         | F19                         | 839   |
| I/O, V <sub>REF</sub>    | 2    | P150  | F13                         | F21                         | 842   |
| V <sub>CCO</sub>         | 2    | -     | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| GND                      | -    | -     | GND*                        | GND*                        | -     |
| I/O                      | 2    | P151  | E14                         | F20                         | 845   |
| I/O                      | 2    | -     | C16                         | F18                         | 848   |
| I/O                      | 2    | -     | -                           | E22                         | 851   |
| I/O                      | 2    | -     | -                           | E21                         | 854   |
| I/O                      | 2    | P152  | E13                         | D22                         | 857   |
| GND                      | -    | -     | GND*                        | GND*                        | -     |
| I/O                      | 2    | -     | B16                         | E20                         | 860   |
| I/O                      | 2    | -     | -                           | D21                         | 863   |

## XC2S150 Device Pinouts (Continued)

| XC2S150 Pad           | Name |       |                             |                             | Bndry |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                   | 2    | -     | -                           | C22                         | 866   |
| I/O (DIN, D0)         | 2    | P153  | D14                         | D20                         | 869   |
| I/O (DOUT,<br>BUSY)   | 2    | P154  | C15                         | C21                         | 872   |
| CCLK                  | 2    | P155  | D15                         | B22                         | 875   |
| V <sub>CCO</sub>      | 2    | P156  | V <sub>CCO</sub><br>Bank 2* | V <sub>CCO</sub><br>Bank 2* | -     |
| V <sub>CCO</sub>      | 1    | P156  | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| TDO                   | 2    | P157  | B14                         | A21                         | -     |
| GND                   | -    | P158  | GND*                        | GND*                        | -     |
| TDI                   | -    | P159  | A15                         | B20                         | -     |
| I/O ( <u>CS</u> )     | 1    | P160  | B13                         | C19                         | 0     |
| I/O (WRITE)           | 1    | P161  | C13                         | A20                         | 3     |
| I/O                   | 1    | -     | -                           | B19                         | 6     |
| I/O                   | 1    | -     | -                           | C18                         | 9     |
| I/O                   | 1    | -     | C12                         | D17                         | 12    |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 1    | P162  | A14                         | A19                         | 15    |
| I/O                   | 1    | -     | -                           | B18                         | 18    |
| I/O                   | 1    | -     | -                           | E16                         | 21    |
| I/O                   | 1    | -     | D12                         | C17                         | 24    |
| I/O                   | 1    | P163  | B12                         | D16                         | 27    |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 1    | -     | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| I/O, V <sub>REF</sub> | 1    | P164  | C11                         | A18                         | 30    |
| I/O                   | 1    | P165  | A13                         | B17                         | 33    |
| I/O                   | 1    | -     | -                           | E15                         | 36    |
| I/O                   | 1    | -     | -                           | A17                         | 39    |
| I/O                   | 1    | -     | D11                         | D15                         | 42    |
| I/O                   | 1    | P166  | A12                         | C16                         | 45    |
| I/O                   | 1    | -     | -                           | D14                         | 48    |
| I/O, V <sub>REF</sub> | 1    | P167  | E11                         | E14                         | 51    |
| I/O                   | 1    | P168  | B11                         | A16                         | 54    |
| GND                   | -    | P169  | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 1    | P170  | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| V <sub>CCINT</sub>    | -    | P171  | V <sub>CCINT</sub> *        | $V_{CCINT}^{*}$             | -     |
| I/O                   | 1    | P172  | A11                         | C15                         | 57    |
| I/O                   | 1    | P173  | C10                         | B15                         | 60    |
| I/O                   | 1    | -     | -                           | A15                         | 66    |
| I/O                   | 1    | -     | -                           | F12                         | 69    |

## XC2S150 Device Pinouts (Continued)

| XC2S150 Pac           | d Name |       |                             |                             | Bndry |
|-----------------------|--------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank   | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                   | 1      | P174  | B10                         | C14                         | 72    |
| I/O                   | 1      | -     | -                           | B14                         | 75    |
| I/O                   | 1      | P175  | D10                         | D13                         | 81    |
| I/O                   | 1      | P176  | A10                         | C13                         | 84    |
| GND                   | -      | P177  | GND*                        | GND*                        | -     |
| V <sub>cco</sub>      | 1      | -     | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| I/O, V <sub>REF</sub> | 1      | P178  | B9                          | B13                         | 87    |
| I/O                   | 1      | P179  | E10                         | E12                         | 90    |
| I/O                   | 1      | -     | A9                          | B12                         | 93    |
| I/O                   | 1      | P180  | D9                          | D12                         | 96    |
| I/O                   | 1      | -     | -                           | C12                         | 99    |
| I/O                   | 1      | P181  | A8                          | D11                         | 102   |
| I, GCK2               | 1      | P182  | C9                          | A11                         | 108   |
| GND                   | -      | P183  | GND*                        | GND*                        | -     |
| V <sub>cco</sub>      | 1      | P184  | V <sub>CCO</sub><br>Bank 1* | V <sub>CCO</sub><br>Bank 1* | -     |
| V <sub>CCO</sub>      | 0      | P184  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| I, GCK3               | 0      | P185  | B8                          | C11                         | 109   |
| V <sub>CCINT</sub>    | -      | P186  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| I/O                   | 0      | -     | -                           | E11                         | 116   |
| I/O                   | 0      | P187  | A7                          | A10                         | 119   |
| I/O                   | 0      | -     | D8                          | B10                         | 122   |
| I/O                   | 0      | P188  | A6                          | C10                         | 125   |
| I/O, V <sub>REF</sub> | 0      | P189  | B7                          | A9                          | 128   |
| V <sub>CCO</sub>      | 0      | -     | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| GND                   | -      | P190  | GND*                        | GND*                        | -     |
| I/O                   | 0      | P191  | C8                          | B9                          | 131   |
| I/O                   | 0      | P192  | D7                          | E10                         | 134   |
| I/O                   | 0      | -     | -                           | D10                         | 140   |
| I/O                   | 0      | P193  | E7                          | A8                          | 143   |
| I/O                   | 0      | -     | -                           | D9                          | 146   |
| I/O                   | 0      | -     | -                           | B8                          | 149   |
| I/O                   | 0      | P194  | C7                          | E9                          | 155   |
| I/O                   | 0      | P195  | B6                          | A7                          | 158   |

## XC2S150 Device Pinouts (Continued)

| XC2S150 Pad Name      |      |       |                             |                             | Bndry |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| V <sub>CCINT</sub>    | -    | P196  | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 0    | P197  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| GND                   | -    | P198  | GND*                        | GND*                        | -     |
| I/O                   | 0    | P199  | A5                          | B7                          | 161   |
| I/O, V <sub>REF</sub> | 0    | P200  | C6                          | E8                          | 164   |
| I/O                   | 0    | -     | -                           | D8                          | 167   |
| I/O                   | 0    | P201  | B5                          | C7                          | 170   |
| I/O                   | 0    | -     | D6                          | D7                          | 173   |
| I/O                   | 0    | -     | -                           | B6                          | 176   |
| I/O                   | 0    | -     | -                           | A5                          | 179   |
| I/O                   | 0    | P202  | A4                          | D6                          | 182   |
| I/O, V <sub>REF</sub> | 0    | P203  | B4                          | C6                          | 185   |
| V <sub>CCO</sub>      | 0    | -     | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 0    | P204  | E6                          | B5                          | 188   |
| I/O                   | 0    | -     | D5                          | E7                          | 191   |
| I/O                   | 0    | -     | -                           | A4                          | 194   |
| I/O                   | 0    | -     | -                           | E6                          | 197   |
| I/O                   | 0    | P205  | A3                          | B4                          | 200   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 0    | -     | C5                          | A3                          | 203   |
| I/O                   | 0    | -     | -                           | B3                          | 206   |
| I/O                   | 0    | -     | -                           | D5                          | 209   |
| I/O                   | 0    | P206  | B3                          | C5                          | 212   |
| ТСК                   | -    | P207  | C4                          | C4                          | -     |
| V <sub>CCO</sub>      | 0    | P208  | V <sub>CCO</sub><br>Bank 0* | V <sub>CCO</sub><br>Bank 0* | -     |
| V <sub>CCO</sub>      | 7    | P208  | V <sub>CCO</sub><br>Bank 7* | V <sub>CCO</sub><br>Bank 7* | -     |

## 04/18/01 Notes:

- 1. IRDY and TRDY can only be accessed when using Xilinx PCI cores.
- Pads labelled GND\*, V<sub>CCINT</sub>\*, V<sub>CCO</sub> Bank 0\*, V<sub>CCO</sub> Bank 1\*, V<sub>CCO</sub> Bank 2\*, V<sub>CCO</sub> Bank 3\*, V<sub>CCO</sub> Bank 4\*, V<sub>CCO</sub> Bank 5\*, V<sub>CCO</sub> Bank 6\*, V<sub>CCO</sub> Bank 7\* are internally bonded to independent ground or power planes within the package.
- 3. See "VCCO Banks" for details on V<sub>CCO</sub> banking.

## XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name      |      |       |                             |                             | Bndry |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| I, GCK0               | 4    | P80   | N8                          | W12                         | 636   |
| I/O                   | 4    | P81   | N9                          | U12                         | 640   |
| I/O                   | 4    | -     | -                           | V12                         | 646   |
| I/O                   | 4    | P82   | R9                          | Y12                         | 649   |
| I/O                   | 4    | -     | N10                         | AA12                        | 652   |
| I/O                   | 4    | -     | -                           | W13                         | 655   |
| I/O                   | 4    | P83   | Т9                          | AB13                        | 661   |
| I/O, V <sub>REF</sub> | 4    | P84   | P9                          | AA13                        | 664   |
| V <sub>CCO</sub>      | 4    | -     | V <sub>CCO</sub><br>Bank 4* | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | P85   | GND*                        | GND*                        | -     |
| I/O                   | 4    | P86   | M10                         | Y13                         | 667   |
| I/O                   | 4    | P87   | R10                         | V13                         | 670   |
| I/O                   | 4    | -     | -                           | AB14                        | 673   |
| I/O                   | 4    | -     | -                           | W14                         | 676   |
| I/O                   | 4    | P88   | P10                         | AA14                        | 679   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 4    | -     | -                           | V14                         | 682   |
| I/O                   | 4    | -     | -                           | Y14                         | 685   |
| I/O                   | 4    | -     | -                           | W15                         | 688   |
| I/O                   | 4    | P89   | T10                         | AB15                        | 691   |
| I/O                   | 4    | P90   | R11                         | AA15                        | 694   |
| V <sub>CCINT</sub>    | -    | P91   | V <sub>CCINT</sub> *        | V <sub>CCINT</sub> *        | -     |
| V <sub>CCO</sub>      | 4    | P92   | V <sub>CCO</sub><br>Bank 4* | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | P93   | GND*                        | GND*                        | -     |
| I/O                   | 4    | P94   | M11                         | Y15                         | 697   |
| I/O, V <sub>REF</sub> | 4    | P95   | T11                         | AB16                        | 700   |
| I/O                   | 4    | -     | -                           | AB17                        | 706   |
| I/O                   | 4    | P96   | N11                         | V15                         | 709   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 4    | -     | R12                         | Y16                         | 712   |
| I/O                   | 4    | -     | -                           | AA17                        | 715   |
| I/O                   | 4    | -     | -                           | W16                         | 718   |
| I/O                   | 4    | P97   | P11                         | AB18                        | 721   |
| I/O, V <sub>REF</sub> | 4    | P98   | T12                         | AB19                        | 724   |
| V <sub>CCO</sub>      | 4    | -     | V <sub>CCO</sub><br>Bank 4* | V <sub>CCO</sub><br>Bank 4* | -     |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 4    | P99   | T13                         | Y17                         | 727   |
| I/O                   | 4    | -     | N12                         | V16                         | 730   |
| I/O                   | 4    | -     | -                           | AA18                        | 733   |

## XC2S200 Device Pinouts (Continued)

| XC2S200 Pad Name      |      |       |                             |                             | Bndry |
|-----------------------|------|-------|-----------------------------|-----------------------------|-------|
| Function              | Bank | PQ208 | FG256                       | FG456                       | Scan  |
| I/O                   | 4    | -     | -                           | W17                         | 739   |
| I/O, V <sub>REF</sub> | 4    | P100  | R13                         | AB20                        | 742   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 4    | -     | P12                         | AA19                        | 745   |
| I/O                   | 4    | -     | -                           | V17                         | 748   |
| I/O                   | 4    | -     | -                           | Y18                         | 751   |
| I/O                   | 4    | P101  | P13                         | AA20                        | 757   |
| I/O                   | 4    | P102  | T14                         | W18                         | 760   |
| GND                   | -    | P103  | GND*                        | GND*                        | -     |
| DONE                  | 3    | P104  | R14                         | Y19                         | 763   |
| V <sub>CCO</sub>      | 4    | P105  | V <sub>CCO</sub><br>Bank 4* | V <sub>CCO</sub><br>Bank 4* | -     |
| V <sub>CCO</sub>      | 3    | P105  | V <sub>CCO</sub><br>Bank 3* | V <sub>CCO</sub><br>Bank 3* | -     |
| PROGRAM               | -    | P106  | P15                         | W20                         | 766   |
| I/O (INIT)            | 3    | P107  | N15                         | V19                         | 767   |
| I/O (D7)              | 3    | P108  | N14                         | Y21                         | 770   |
| I/O                   | 3    | -     | -                           | V20                         | 776   |
| I/O                   | 3    | -     | -                           | AA22                        | 779   |
| I/O                   | 3    | -     | T15                         | W21                         | 782   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O, V <sub>REF</sub> | 3    | P109  | M13                         | U20                         | 785   |
| I/O                   | 3    | -     | -                           | U19                         | 788   |
| I/O                   | 3    | -     | -                           | V21                         | 794   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 3    | -     | R16                         | T18                         | 797   |
| I/O                   | 3    | P110  | M14                         | W22                         | 800   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| V <sub>CCO</sub>      | 3    | -     | V <sub>CCO</sub><br>Bank 3* | V <sub>CCO</sub><br>Bank 3* | -     |
| I/O, V <sub>REF</sub> | 3    | P111  | L14                         | U21                         | 803   |
| I/O                   | 3    | P112  | M15                         | T20                         | 806   |
| I/O                   | 3    | -     | -                           | T19                         | 809   |
| I/O                   | 3    | -     | -                           | V22                         | 812   |
| I/O                   | 3    | -     | L12                         | T21                         | 815   |
| GND                   | -    | -     | GND*                        | GND*                        | -     |
| I/O                   | 3    | P113  | P16                         | R18                         | 818   |
| I/O                   | 3    | -     | -                           | U22                         | 821   |
| I/O, V <sub>REF</sub> | 3    | P114  | L13                         | R19                         | 827   |
| I/O (D6)              | 3    | P115  | N16                         | T22                         | 830   |
| GND                   | -    | P116  | GND*                        | GND*                        | -     |

## Additional XC2S200 Package Pins (Continued)

#### 11/02/00

| FG456                        |     |     |     |     |     |
|------------------------------|-----|-----|-----|-----|-----|
| V <sub>CCINT</sub> Pins      |     |     |     |     |     |
| E5                           | E18 | F6  | F17 | G7  | G8  |
| G9                           | G14 | G15 | G16 | H7  | H16 |
| J7                           | J16 | P7  | P16 | R7  | R16 |
| T7                           | T8  | Т9  | T14 | T15 | T16 |
| U6                           | U17 | V5  | V18 | -   | -   |
| V <sub>CCO</sub> Bank 0 Pins |     |     |     |     |     |
| F7                           | F8  | F9  | F10 | G10 | G11 |
| V <sub>CCO</sub> Bank 1 Pins |     |     |     |     |     |
| F13                          | F14 | F15 | F16 | G12 | G13 |
| V <sub>CCO</sub> Bank 2 Pins |     |     |     |     |     |
| G17                          | H17 | J17 | K16 | K17 | L16 |
| V <sub>CCO</sub> Bank 3 Pins |     |     |     |     |     |
| M16                          | N16 | N17 | P17 | R17 | T17 |
| V <sub>CCO</sub> Bank 4 Pins |     |     |     |     |     |
| T12                          | T13 | U13 | U14 | U15 | U16 |
| V <sub>CCO</sub> Bank 5 Pins |     |     |     |     |     |
| T10                          | T11 | U7  | U8  | U9  | U10 |
| V <sub>CCO</sub> Bank 6 Pins |     |     |     |     |     |
| M7                           | N6  | N7  | P6  | R6  | T6  |
| V <sub>CCO</sub> Bank 7 Pins |     |     |     |     |     |

## Additional XC2S200 Package Pins (Continued)

| G6                 | H6  | J6   | K6   | K7  | L7   |
|--------------------|-----|------|------|-----|------|
| GND Pins           |     |      |      |     |      |
| A1                 | A22 | B2   | B21  | C3  | C20  |
| J9                 | J10 | J11  | J12  | J13 | J14  |
| K9                 | K10 | K11  | K12  | K13 | K14  |
| L9                 | L10 | L11  | L12  | L13 | L14  |
| M9                 | M10 | M11  | M12  | M13 | M14  |
| N9                 | N10 | N11  | N12  | N13 | N14  |
| P9                 | P10 | P11  | P12  | P13 | P14  |
| Y3                 | Y20 | AA2  | AA21 | AB1 | AB22 |
| Not Connected Pins |     |      |      |     |      |
| A2                 | A6  | A12  | B11  | B16 | C2   |
| D1                 | D4  | D18  | D19  | E17 | E19  |
| G2                 | G22 | L2   | L19  | M2  | M21  |
| R3                 | R20 | U3   | U18  | V6  | W4   |
| W19                | Y5  | Y22  | AA1  | AA3 | AA11 |
| AA16               | AB7 | AB12 | AB21 | -   | -    |
| 11/02/00           |     |      |      |     |      |

## **Revision History**

| Version | Date     | Description                                                                                                                                                                                                                    |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 110.    | Dute     | Description                                                                                                                                                                                                                    |
| 2.0     | 09/18/00 | Sectioned the Spartan-II Family data sheet into four modules. Corrected all known errors in the pinout tables.                                                                                                                 |
| 2.1     | 10/04/00 | Added notes requiring PWDN to be tied to V <sub>CCINT</sub> when unused.                                                                                                                                                       |
| 2.2     | 11/02/00 | Removed the Power Down feature.                                                                                                                                                                                                |
| 2.3     | 03/05/01 | Added notes on pinout tables for IRDY and TRDY.                                                                                                                                                                                |
| 2.4     | 04/30/01 | Reinstated XC2S50 V <sub>CCO</sub> Bank 7, GND, and "not connected" pins missing in version 2.3.                                                                                                                               |
| 2.5     | 09/03/03 | Added caution about Not Connected Pins to XC2S30 pinout tables on page 76.                                                                                                                                                     |
| 2.8     | 06/13/08 | Added "Package Overview" section. Added notes to clarify shared V <sub>CCO</sub> banks. Updated description and links. Updated all modules for continuous page, figure, and table numbering. Synchronized all modules to v2.8. |