

Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| 2 0 0 0 0 0                     |                                                                            |
|---------------------------------|----------------------------------------------------------------------------|
| Product Status                  | Active                                                                     |
| Programmable Type               | In System Programmable                                                     |
| Delay Time tpd(1) Max           | 4.4 ns                                                                     |
| Voltage Supply - Internal       | 1.7V ~ 1.9V                                                                |
| Number of Logic Elements/Blocks | 2                                                                          |
| Number of Macrocells            | 32                                                                         |
| Number of Gates                 | -                                                                          |
| Number of I/O                   | 32                                                                         |
| Operating Temperature           | 0°C ~ 90°C (TJ)                                                            |
| Mounting Type                   | Surface Mount                                                              |
| Package / Case                  | 48-LQFP                                                                    |
| Supplier Device Package         | 48-TQFP (7x7)                                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/lc4032ze-4tn48c |
|                                 |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Introduction

The high performance ispMACH 4000ZE family from Lattice offers an ultra low power CPLD solution. The new family is based on Lattice's industry-leading ispMACH 4000 architecture. Retaining the best of the previous generation, the ispMACH 4000ZE architecture focuses on significant innovations to combine high performance with low power in a flexible CPLD family. For example, the family's new Power Guard feature minimizes dynamic power consumption by preventing internal logic toggling due to unnecessary I/O pin activity.

The ispMACH 4000ZE combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration.

The ispMACH 4000ZE family offers densities ranging from 32 to 256 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA), and Ultra Chip Scale BGA (ucBGA) packages ranging from 32 to 144 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters.

A user programmable internal oscillator and a timer are included in the device for tasks like LED control, keyboard scanner and similar housekeeping type state machines. This feature can be optionally disabled to save power.

The ispMACH 4000ZE family has enhanced system integration capabilities. It supports a 1.8V supply voltage and 3.3V, 2.5V, 1.8V and 1.5V interface voltages. Additionally, inputs can be safely driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The ispMACH 4000ZE also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. The ispMACH 4000ZE family members are 1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to V<sub>CC</sub> (logic core).

#### Overview

The ispMACH 4000ZE devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1.



#### Figure 1. Functional Block Diagram



#### **Product Term Allocator**

The product term allocator assigns product terms from a cluster to either logic or control applications as required by the design being implemented. Product terms that are used as logic are steered into a 5-input OR gate associated with the cluster. Product terms that used for control are steered either to the macrocell or I/O cell associated with the cluster. Table 2 shows the available functions for each of the five product terms in the cluster.

| Product Term   | Logic    | Control                                                                     |
|----------------|----------|-----------------------------------------------------------------------------|
| PT <i>n</i>    | Logic PT | Single PT for XOR/OR                                                        |
| PT <i>n</i> +1 | Logic PT | Individual Clock (PT Clock)                                                 |
| PT <i>n</i> +2 | Logic PT | Individual Initialization or Individual Clock Enable (PT Initialization/CE) |
| PT <i>n</i> +3 | Logic PT | Individual Initialization (PT Initialization)                               |
| PT <i>n</i> +4 | Logic PT | Individual OE (PTOE)                                                        |

#### **Cluster Allocator**

The cluster allocator allows clusters to be steered to neighboring macrocells, thus allowing the creation of functions with more product terms. Table 3 shows which clusters can be steered to which macrocells. Used in this manner, the cluster allocator can be used to form functions of up to 20 product terms. Additionally, the cluster allocator accepts inputs from the wide steering logic. Using these inputs, functions up to 80 product terms can be created.

| Macrocell | Available Clusters |     |     |     |  |
|-----------|--------------------|-----|-----|-----|--|
| MO        | —                  | C0  | C1  | C2  |  |
| M1        | C0                 | C1  | C2  | C3  |  |
| M2        | C1                 | C2  | C3  | C4  |  |
| M3        | C2                 | C3  | C4  | C5  |  |
| M4        | C3                 | C4  | C5  | C6  |  |
| M5        | C4                 | C5  | C6  | C7  |  |
| M6        | C5                 | C6  | C7  | C8  |  |
| M7        | C6                 | C7  | C8  | C9  |  |
| M8        | C7                 | C8  | C9  | C10 |  |
| M9        | C8                 | C9  | C10 | C11 |  |
| M10       | C9                 | C10 | C11 | C12 |  |
| M11       | C10                | C11 | C12 | C13 |  |
| M12       | C11                | C12 | C13 | C14 |  |
| M13       | C12                | C13 | C14 | C15 |  |
| M14       | C13                | C14 | C15 | —   |  |
| M15       | C14                | C15 | _   | _   |  |

#### Table 3. Available Clusters for Each Macrocell

#### Wide Steering Logic

The wide steering logic allows the output of the cluster allocator n to be connected to the input of the cluster allocator n+4. Thus, cluster chains can be formed with up to 80 product terms, supporting wide product term functions and allowing performance to be increased through a single GLB implementation. Table 4 shows the product term chains.



Figure 8. I/O Cell



Each output supports a variety of output standards dependent on the  $V_{CCO}$  supplied to its I/O bank. Outputs can also be configured for open drain operation. Each input can be programmed to support a variety of standards, independent of the  $V_{CCO}$  supplied to its I/O bank. The I/O standards supported are:

| • LVTTL                        | <ul> <li>LVCMOS 1.8</li> </ul>          |
|--------------------------------|-----------------------------------------|
| <ul> <li>LVCMOS 3.3</li> </ul> | <ul> <li>LVCMOS 1.5</li> </ul>          |
| <ul> <li>LVCMOS 2.5</li> </ul> | <ul> <li>3.3V PCI Compatible</li> </ul> |

All of the I/Os and dedicated inputs have the capability to provide a bus-keeper latch, pull-up resistor or pull-down resistor selectable on a "per-pin" basis. A fourth option is to provide none of these. The default in both hardware and software is such that when the device is erased or if the user does not specify, the input structure is configured to be a Pull-down Resistor.

Each ispMACH 4000ZE device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for fast slew or slow slew. The typical edge rate difference between fast and slow slew setting is 20%. For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer reflections, less noise and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed.

The ispMACH 4000ZE family has an always on, 200mV typical hysteresis for each input operational at 3.3V and 2.5V. This provides improved noise immunity for slow transitioning signals.

### **Power Guard**

Power Guard allows easier achievement of standby current in the system. As shown in Figure 9, this feature consists of an enabling multiplexer between an I/O pin and input buffer, and its associated circuitry inside the device.

If the enable signal (E) is held low, all inputs (D) can be optionally isolated (guarded), such that, if any of these were toggled, it would not cause any toggle on internal pins (Q), thus, a toggling I/O pin will not cause any internal dynamic power consumption.



#### Figure 9. Power Guard



All the I/O pins in a block share a common Power Guard Enable signal. For a block of I/Os, this signal is called a Block Input Enable (BIE) signal. BIE can be internally generated using MC logic, or could come from external sources using one of the user I/O or input pins.

Any I/O pin in the block can be programmed to ignore the BIE signal. Thus, the feature can be enabled or disabled on a pin-by-pin basis.

Figure 10 shows Power Guard and BIE across multiple I/Os in a block that has eight I/Os.

#### Figure 10. Power Guard and BIE in a Block with 8 I/Os





#### Table 12. OSC and TIMER MC Designation

| Device         | Macrocell | Block Number | MC Number |
|----------------|-----------|--------------|-----------|
| ispMACH 4032ZE | OSC MC    | A            | 15        |
|                | TIMER MC  | B            | 15        |
| ispMACH 4064ZE | OSC MC    | A            | 15        |
|                | TIMER MC  | D            | 15        |
| ispMACH 4128ZE | OSC MC    | A            | 15        |
|                | TIMER MC  | G            | 15        |
| ispMACH 4256ZE | OSC MC    | C            | 15        |
|                | TIMER MC  | F            | 15        |

#### Zero Power/Low Power and Power Management

The ispMACH 4000ZE family is designed with high speed low power design techniques to offer both high speed and low power. With an advanced E<sup>2</sup> low power cell and non sense-amplifier design approach (full CMOS logic approach), the ispMACH 4000ZE family offers fast pin-to-pin speeds, while simultaneously delivering low standby power without needing any "turbo bits" or other power management schemes associated with a traditional sense-amplifier approach.

The zero power ispMACH 4000ZE is based on the 1.8V ispMACH 4000Z family. With innovative circuit design changes, the ispMACH 4000ZE family is able to achieve the industry's lowest static power.

## IEEE 1149.1-Compliant Boundary Scan Testability

All ispMACH 4000ZE devices have boundary scan cells and are compliant to the IEEE 1149.1 standard. This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic notes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test node data to be captured and shifted out for verification. In addition, these devices can be linked into a board-level serial scan path for more board-level testing. The test access port operates with an LVCMOS interface that corresponds to the power supply voltage.

### **I/O Quick Configuration**

To facilitate the most efficient board test, the physical nature of the I/O cells must be set before running any continuity tests. As these tests are fast, by nature, the overhead and time that is required for configuration of the I/Os' physical nature should be minimal so that board test time is minimized. The ispMACH 4000ZE family of devices allows this by offering the user the ability to quickly configure the physical nature of the I/O cells. This quick configuration takes milliseconds to complete, whereas it takes seconds for the entire device to be programmed. Lattice's ispVM<sup>™</sup> System programming software can either perform the quick configuration through the PC parallel port, or can generate the ATE or test vectors necessary for a third-party test system.

### IEEE 1532-Compliant In-System Programming

Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality and the ability to make in-field modifications. All ispMACH 4000ZE devices provide In-System Programming (ISP<sup>™</sup>) capability through the Boundary Scan Test Access Port. This capability has been implemented in a manner that ensures that the port remains complaint to the IEEE 1149.1 standard. By using IEEE 1149.1 as the communication interface through which ISP is achieved, users get the benefit of a standard, welldefined interface. All ispMACH 4000ZE devices are also compliant with the IEEE 1532 standard.

The ispMACH 4000ZE devices can be programmed across the commercial temperature and voltage range. The PC-based Lattice software facilitates in-system programming of ispMACH 4000ZE devices. The software takes the JEDEC file output produced by the design implementation software, along with information about the scan chain, and creates a set of vectors used to drive the scan chain. The software can use these vectors to drive a scan chain via the parallel port of a PC. Alternatively, the software can output files in formats understood by common auto-



## I/O Recommended Operating Conditions

|                     | V <sub>CCO</sub> (V) <sup>1</sup> |      |  |  |  |
|---------------------|-----------------------------------|------|--|--|--|
| Standard            | Min.                              | Max. |  |  |  |
| LVTTL               | 3.0                               | 3.6  |  |  |  |
| LVCMOS 3.3          | 3.0                               | 3.6  |  |  |  |
| Extended LVCMOS 3.3 | 2.7                               | 3.6  |  |  |  |
| LVCMOS 2.5          | 2.3                               | 2.7  |  |  |  |
| LVCMOS 1.8          | 1.65                              | 1.95 |  |  |  |
| LVCMOS 1.5          | 1.4                               | 1.6  |  |  |  |
| PCI 3.3             | 3.0                               | 3.6  |  |  |  |

1. Typical values for  $V_{CCO}$  are the average of the min. and max. values.

## **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                         | Parameter                             | Condition                                        | Min.                    | Тур. | Max.                    | Units |
|--------------------------------|---------------------------------------|--------------------------------------------------|-------------------------|------|-------------------------|-------|
| $I_{\rm IL}, I_{\rm IH}^{1,2}$ | Input Leakage Current                 | $0 \le V_{IN} < V_{CCO}$                         | —                       | 0.5  | 1                       | μΑ    |
| I <sub>IH</sub> <sup>1</sup>   | Input High Leakage Current            | $V_{CCO} < V_{IN} \le 5.5V$                      | —                       |      | 10                      | μA    |
| I <sub>PU</sub>                | I/O Weak Pull-up Resistor Current     | $0 \le V_{IN} \le 0.7 V_{CCO}$                   | -20                     |      | -150                    | μA    |
| I <sub>PD</sub>                | I/O Weak Pull-down Resistor Current   | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{IH}$ (MAX)   | 30                      |      | 150                     | μA    |
| I <sub>BHLS</sub>              | Bus Hold Low Sustaining Current       | $V_{IN} = V_{IL} (MAX)$                          | 30                      |      | —                       | μA    |
| I <sub>BHHS</sub>              | Bus Hold High Sustaining Current      | $V_{IN} = 0.7 V_{CCO}$                           | -20                     |      | —                       | μA    |
| I <sub>BHLO</sub>              | Bus Hold Low Overdrive Current        | $0V \le V_{IN} \le V_{BHT}$                      | —                       |      | 150                     | μA    |
| I <sub>BHHO</sub>              | Bus Hold High Overdrive Current       | $V_{BHT} \le V_{IN} \le V_{CCO}$                 | —                       |      | -150                    | μA    |
| V <sub>BHT</sub>               | Bus Hold Trip Points                  | —                                                | V <sub>CCO</sub> * 0.35 |      | V <sub>CCO</sub> * 0.65 | V     |
| C <sub>1</sub>                 | I/O Capacitance <sup>3</sup>          | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 8    | —                       | pf    |
| 01                             | 1/O Capacitance                       | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | —                       | 0    | —                       | рі    |
| C <sub>2</sub>                 | Clock Capacitance <sup>3</sup>        | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 6    | —                       | nf    |
| 02                             | Clock Capacitance                     | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | —                       | 0    | —                       | pf    |
| <u>^</u>                       | Global Input Capacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 6    | —                       | nf    |
| C <sub>3</sub>                 |                                       | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX)  | —                       | 0    | —                       | pf    |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

 I<sub>IH</sub> excursions of up to 1.5µA maximum per pin above the spec limit may be observed for certain voltage conditions on no more than 10% of the device's I/O pins.

3. Measured  $T_A = 25^{\circ}C$ , f = 1.0MHz.



## I/O DC Electrical Characteristics

| Over Recommended Operating Conditions |                 |                                     |                                     |         |                      |                         |                              |                              |
|---------------------------------------|-----------------|-------------------------------------|-------------------------------------|---------|----------------------|-------------------------|------------------------------|------------------------------|
|                                       | V <sub>IL</sub> |                                     | V <sub>IH</sub>                     |         | V <sub>OL</sub>      | V <sub>OH</sub>         | I <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> |
| Standard                              | Min (V)         | Max (V)                             | Min (V)                             | Max (V) | Max (V)              | Min (V)                 | (mĀ)                         | (mÅ)                         |
| LVTTL                                 | -0.3            | 0.80                                | 2.0                                 | 5.5     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
|                                       | -0.3            | 0.80                                | 2.0                                 | 5.5     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 3.3                            | -0.3            | 0.80                                | 2.0                                 | 5.5     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| LV 010100 0.0                         | -0.5            | 0.00                                | 2.0                                 | 5.5     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 2.5                            | -0.3            | 0.70                                | 1.70                                | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| 2000002.5                             | -0.0            | 0.70                                | 1.70                                | 0.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 1.8                            | -0.3            | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.45 | 2.0                          | -2.0                         |
|                                       | -0.5            | 0.33 V <sub>CC</sub>                | 0.00 VCC 0.0                        | 3.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 1.5 <sup>2</sup>               | -0.3            | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.45 | 2.0                          | -2.0                         |
|                                       | -0.5            | 0.00 VCC                            | 0.00 VCC                            | 0.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| PCI 3.3                               | -0.3            | 0.3 * 3.3 * (V <sub>CC</sub> / 1.8) | 0.5 * 3.3 * (V <sub>CC</sub> / 1.8) | 5.5     | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub>    | 1.5                          | -0.5                         |

**Over Recommended Operating Conditions** 

 The average DC current drawn by I/Os between adjacent bank GND connections, or between the last GND in an I/O bank and the end of the I/O bank, as shown in the logic signals connection table, shall not exceed n\*8mA. Where n is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.

2. For 1.5V inputs, there may be an additional DC current drawn from  $V_{CC}$ , if the ispMACH 4000ZE  $V_{CC}$  and the  $V_{CC}$  of the driving device ( $V_{CC}$ d-d; that determines steady state  $V_{IH}$ ) are in the extreme range of their specifications. Typically, DC current drawn from  $V_{CC}$  will be 2µA per input.





## **Timing Model**

The task of determining the timing through the ispMACH 4000ZE family, like any CPLD, is relatively simple. The timing model provided in Figure 16 shows the specific delay paths. Once the implementation of a given function is determined either conceptually or from the software report file, the delay path of the function can easily be determined from the timing model. The Lattice design tools report the timing delays based on the same timing model for a particular design. Note that the internal timing parameters are given for reference only, and are not tested. The external timing parameters are tested and guaranteed for every device. For more information on the timing model and usage, refer to TN1168, jspMACH 4000ZE Timing Model Design and Usage Guidelines.



#### Figure 16. ispMACH 4000ZE Timing Model



# ispMACH 4000ZE Internal Timing Parameters (Cont.)

| Over Recommended Operating Conditions |
|---------------------------------------|
|---------------------------------------|

|                               |                                                                                                        |                                                           | LC40 | )32ZE | LC4064ZE |       |       |
|-------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|-------|----------|-------|-------|
|                               |                                                                                                        |                                                           | -    | -4    | -4       |       | 1     |
| Parameter                     | Description                                                                                            |                                                           | Min. | Max.  | Min.     | Max.  | Units |
| t <sub>SRR</sub>              | Asynchronous Reset or Set Recovery Delay                                                               |                                                           |      | 2.00  |          | 1.70  | ns    |
| Control Delays                |                                                                                                        |                                                           |      |       |          |       |       |
| t <sub>BCLK</sub>             | GLB PT Clock Delay                                                                                     |                                                           | —    | 1.20  | _        | 1.30  | ns    |
| t <sub>PTCLK</sub>            | Macrocell PT Clock Delay                                                                               |                                                           |      | 1.40  | —        | 1.50  | ns    |
| t <sub>BSR</sub>              | Block PT Set/Reset Delay                                                                               |                                                           | —    | 1.10  | —        | 1.85  | ns    |
| t <sub>PTSR</sub>             | Macrocell PT Set/Reset Delay                                                                           |                                                           |      | 1.20  | —        | 1.90  | ns    |
| t <sub>BIE</sub>              | Power Guard Block Input Enable D                                                                       | elay                                                      |      | 1.60  | —        | 1.70  | ns    |
| t <sub>PTOE</sub>             | Macrocell PT OE Delay                                                                                  |                                                           | —    | 2.30  | —        | 3.15  | ns    |
| t <sub>GPTOE</sub>            | Global PT OE Delay                                                                                     |                                                           |      | 1.80  | —        | 2.15  | ns    |
| Internal Oscillat             | or                                                                                                     |                                                           |      |       | •        | •     |       |
| toscsu                        | Oscillator DYNOSCDIS Setup Time                                                                        | )                                                         | 5.00 | —     | 5.00     | —     | ns    |
| t <sub>OSCH</sub>             | Oscillator DYNOSCDIS Hold Time                                                                         |                                                           | 5.00 | —     | 5.00     | —     | ns    |
| t <sub>OSCEN</sub>            | Oscillator OSCOUT Enable Time (7                                                                       | Fo Stable)                                                | —    | 5.00  | —        | 5.00  | ns    |
| toscod                        | Oscillator Output Delay                                                                                |                                                           |      | 4.00  | —        | 4.00  | ns    |
| t <sub>OSCNOM</sub>           | Oscillator OSCOUT Nominal Frequ                                                                        | ency                                                      |      | 5.00  |          | 5.00  | MHz   |
| t <sub>OSCvar</sub>           | Oscillator Variation of Nominal Free                                                                   | luency                                                    |      | 30    | —        | 30    | %     |
| t <sub>TMRCO20</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (20-Bit Divider)                                      |                                                           | _    | 12.50 | _        | 12.50 | ns    |
| t <sub>TMRCO10</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (10-Bit Divider)                                      |                                                           |      | 7.50  | _        | 7.50  | ns    |
| t <sub>TMRCO7</sub>           | Oscillator TIMEROUT Clock (Negative Edge) to Out<br>(7-Bit Divider)                                    |                                                           |      | 6.00  | _        | 6.00  | ns    |
| t <sub>TMRRSTO</sub>          | Oscillator TIMEROUT Reset to Out (Going Low)                                                           |                                                           |      | 5.00  |          | 5.00  | ns    |
| t <sub>TMRRR</sub>            | Oscillator TIMEROUT Asynchronou<br>Delay                                                               | us Reset Recovery                                         |      | 4.00  | _        | 4.00  | ns    |
| t <sub>TMRRSTPW</sub>         | Oscillator TIMEROUT Reset Minim                                                                        | um Pulse Width                                            | 3.00 | —     | 3.00     | —     | ns    |
| Optional Delay                | Adjusters                                                                                              | Base Parameter                                            |      |       |          |       |       |
| t <sub>INDIO</sub>            | Input Register Delay                                                                                   | t <sub>INREG</sub>                                        |      | 1.00  |          | 1.00  | ns    |
| t <sub>EXP</sub>              | Product Term Expander Delay                                                                            | t <sub>MCELL</sub>                                        | _    | 0.40  | —        | 0.40  | ns    |
| t <sub>BLA</sub>              | Additional Block Loading Adders                                                                        | t <sub>ROUTE</sub>                                        |      | 0.04  |          | 0.05  | ns    |
| t <sub>IOI</sub> Input Buffer | Delays                                                                                                 |                                                           |      |       |          |       |       |
| LVTTL_in                      | Using LVTTL Standard with<br>Hysteresis                                                                | $t_{IN}, t_{GCLK\_IN}, t_{GOE}$                           |      | 0.60  | _        | 0.60  | ns    |
| LVCMOS15_in                   | Using LVCMOS 1.5 Standard                                                                              | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> |      | 0.20  | _        | 0.20  | ns    |
| LVCMOS18_in                   | Using LVCMOS 1.8 Standard                                                                              | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> |      | 0.00  | _        | 0.00  | ns    |
| LVCMOS25_in                   | Using LVCMOS 2.5 Standard with<br>Hysteresis                                                           | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | _    | 0.80  | _        | 0.80  | ns    |
| LVCMOS33_in                   | Using LVCMOS 3.3 Standard with t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub><br>Hysteresis |                                                           |      | 0.80  | —        | 0.80  | ns    |
| PCI_in                        | Using PCI Compatible Input with HIN, t <sub>GCLK_IN</sub> , t <sub>GOE</sub>                           |                                                           | _    | 0.80  | _        | 0.80  | ns    |
| t <sub>IOO</sub> Output Buff  | -                                                                                                      | 1                                                         | I    | I     | 1        | 1     | 1     |
| LVTTL_out                     | Output Configured as TTL Buffer                                                                        | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub>     |      | 0.20  | _        | 0.20  | ns    |





## **Power Consumption**



## **Power Estimation Coefficients**<sup>1</sup>

| Device         | Α     | В     |
|----------------|-------|-------|
| ispMACH 4032ZE | 0.010 | 0.009 |
| ispMACH 4064ZE | 0.011 | 0.009 |
| ispMACH 4128ZE | 0.012 | 0.009 |
| ispMACH 4256ZE | 0.013 | 0.009 |

1. For further information about the use of these coefficients, refer to TN1187, <u>Power Esti-</u> mation in ispMACH 4000ZE Devices.



# ispMACH 4032ZE and 4064ZE Logic Signal Connections: 48 TQFP (Cont.)

|            |             | ispMACH 4032ZE | ispMACH 4064ZE |
|------------|-------------|----------------|----------------|
| Pin Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| 43         | 0           | CLK0/I         | CLK0/I         |
| 44         | 0           | A0/GOE0        | A0/GOE0        |
| 45         | 0           | A1             | A1             |
| 46         | 0           | A2             | A2             |
| 47         | 0           | A3             | A4             |
| 48         | 0           | A4             | A6             |



# ispMACH 4064ZE Logic Signal Connections: 64 ucBGA

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| A1          | -           | TDI           |
| B1          | 0           | A8            |
| B2          | 0           | A10           |
| B3          | 0           | A11           |
| GND*        | 0           | GND (Bank 0)  |
| C1          | 0           | A12           |
| C3          | 0           | VCCO (Bank 0) |
| C2          | 0           | B15           |
| D1          | 0           | B14           |
| D2          | 0           | B13           |
| D3          | 0           | B12           |
| E1          | 0           | B11           |
| E2          | 0           | B10           |
| E3          | 0           | В9            |
| F1          | 0           | B8            |
| F2          | -           | ТСК           |
| E4          | -           | VCC           |
| GND*        | -           | GND           |
| H2          | 0           | B6            |
| H1          | 0           | B5            |
| G1          | 0           | B4            |
| GND*        | 0           | GND (Bank 0)  |
| F3          | 0           | VCCO (Bank 0) |
| G2          | 0           | B3            |
| G3          | 0           | B2            |
| H3          | 0           | B0            |
| G4          | 0           | CLK1/I        |
| F4          | 1           | CLK2/I        |
| H4          | 1           | C0            |
| H5          | 1           | C1            |
| G5          | 1           | C2            |
| H6          | 1           | C4            |
| H7          | 1           | C5            |
| H8          | 1           | C6            |
| G8          | -           | TMS           |
| G7          | 1           | C8            |
| G6          | 1           | C10           |
| F8          | 1           | C11           |
| GND*        | 1           | GND (Bank 1)  |
| F7          | 1           | C12           |
| F6          | 1           | VCCO (Bank 1) |
| F5          | 1           | D15           |
| E8          | 1           | D14           |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP (Cont.)

| Pin    | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 42     | 1      | C1            | E2            | 16            |
| 43     | 1      | C2            | E4            | 110           |
| 44     | 1      | C3            | E6            | 112           |
| 45     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| 46     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| 47     | 1      | C4            | E8            | J2            |
| 48     | 1      | C5            | E10           | J6            |
| 49     | 1      | C6            | E12           | J10           |
| 50     | 1      | C7            | E14           | J12           |
| 51     | -      | GND           | GND           | GND           |
| 52     | -      | TMS           | TMS           | TMS           |
| 53     | 1      | C8            | F0            | K12           |
| 54     | 1      | C9            | F2            | K10           |
| 55     | 1      | C10           | F4            | K6            |
| 56     | 1      | C11           | F6            | K2            |
| 57     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| 58     | 1      | C12           | F8            | L12           |
| 59     | 1      | C13           | F10           | L10           |
| 60     | 1      | C14           | F12           | L6            |
| 61     | 1      | C15           | F13           | L4            |
| 62*    | 1      | I             | I             | I             |
| 63     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| 64     | 1      | D15           | G14           | M4            |
| 65     | 1      | D14           | G12           | M6            |
| 66     | 1      | D13           | G10           | M10           |
| 67     | 1      | D12           | G8            | M12           |
| 68     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| 69     | 1      | D11           | G6            | N2            |
| 70     | 1      | D10           | G5            | N6            |
| 71     | 1      | D9            | G4            | N10           |
| 72     | 1      | D8            | G2            | N12           |
| 73*    | 1      | I             | l             |               |
| 74     | -      | TDO           | TDO           | TDO           |
| 75     | -      | VCC           | VCC           | VCC           |
| 76     | -      | GND           | GND           | GND           |
| 77*    | 1      | I             | I             | I             |
| 78     | 1      | D7            | H13           | 012           |
| 79     | 1      | D6            | H12           | O10           |
| 80     | 1      | D5            | H10           | O6            |
| 81     | 1      | D4            | H8            | O2            |
| 82     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |



# ispMACH 4128ZE Logic Signal Connections: 132 ucBGA

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| GND*        | -           | GND           |
| A1          | -           | TDI           |
| B1          | 0           | VCCO (Bank 0) |
| D3          | 0           | B0            |
| C1          | 0           | B1            |
| D2          | 0           | B2            |
| D1          | 0           | B4            |
| E4          | 0           | B5            |
| F3          | 0           | B6            |
| E2          | 0           | GND (Bank 0)  |
| E1          | 0           | B8            |
| E3          | 0           | B9            |
| F4          | 0           | B10           |
| G4          | 0           | B12           |
| F2          | 0           | B13           |
| G3          | 0           | B14           |
| H4          | 0           | VCCO (Bank 0) |
| F1          | 0           | C14           |
| G2          | 0           | C13           |
| G1          | 0           | C12           |
| H3          | 0           | C10           |
| J4          | 0           | C9            |
| H1          | 0           | C8            |
| H2          | 0           | GND (Bank 0)  |
| J3          | 0           | C6            |
| J1          | 0           | C5            |
| J2          | 0           | C4            |
| K3          | 0           | C2            |
| K2          | 0           | C1            |
| K1          | 0           | CO            |
| L2          | 0           | VCCO (Bank 0) |
| L1          | -           | ТСК           |
| M1          | -           | VCC           |
| GND*        | -           | GND           |
| L3          | 0           | D14           |
| M2          | 0           | D13           |
| K4          | 0           | D12           |
| M3          | 0           | D10           |
| K5          | 0           | D9            |
| L4          | 0           | D8            |
| M4          | 0           | GND (Bank 0)  |
| J5          | 0           | VCCO (Bank 0) |
| L5          | 0           | D6            |



# ispMACH 4128ZE Logic Signal Connections: 132 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad |
|-------------|-------------|------------|
| A2          | 0           | A14        |

\* All bonded core grounds are connected to the following four balls, E5, E8, H5 and H8.



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA (Cont.)

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| C7     | 1      | CLK3/I        | CLK3/I        | CLK3/I        |
| E6     | 0      | NC Ball       | GND (Bank 0)  | GND (Bank 0)  |
| A7     | 0      | CLK0/I        | CLK0/I        | CLK0/I        |
| E5     | -      | VCC           | VCC           | VCC           |
| D6     | 0      | A0/GOE0       | A0/GOE0       | A2/GOE0       |
| B6     | 0      | A1            | A1            | A4            |
| A6     | 0      | A2            | A2            | A6            |
| C6     | 0      | A3            | A4            | A8            |
| B5     | 0      | NC Ball       | A5            | A10           |
| A5     | 0      | NC Ball       | A6            | A12           |
| D5     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| F5     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| A4     | 0      | A4            | A8            | B2            |
| B4     | 0      | A5            | A9            | B4            |
| C5     | 0      | A6            | A10           | B6            |
| A3     | 0      | A7            | A12           | B8            |
| C4     | 0      | NC Ball       | A13           | B10           |
| B3     | 0      | NC Ball       | A14           | B12           |
| A2     | 0      | NC Ball       | NC Ball       | B14           |

\* This pin is input only for the LC4064ZE.



# ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 1          | -           | GND           | GND           |
| 2          | -           | TDI           | TDI           |
| 3          | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 4          | 0           | B0            | C12           |
| 5          | 0           | B1            | C10           |
| 6          | 0           | B2            | C8            |
| 7          | 0           | B4            | C6            |
| 8          | 0           | B5            | C4            |
| 9          | 0           | B6            | C2            |
| 10         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 11         | 0           | B8            | D14           |
| 12         | 0           | B9            | D12           |
| 13         | 0           | B10           | D10           |
| 14         | 0           | B12           | D8            |
| 15         | 0           | B13           | D6            |
| 16         | 0           | B14           | D4            |
| 17*        | 0           | NC            | l             |
| 18         | 0           | GND (Bank 0)  | NC            |
| 19         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 20*        | 0           | NC            | l             |
| 21         | 0           | C14           | E2            |
| 22         | 0           | C13           | E4            |
| 23         | 0           | C12           | E6            |
| 24         | 0           | C10           | E8            |
| 25         | 0           | C9            | E10           |
| 26         | 0           | C8            | E12           |
| 27         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 28         | 0           | C6            | F2            |
| 29         | 0           | C5            | F4            |
| 30         | 0           | C4            | F6            |
| 31         | 0           | C2            | F8            |
| 32         | 0           | C1            | F10           |
| 33         | 0           | C0            | F12           |
| 34         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 35         | -           | ТСК           | ТСК           |
| 36         | -           | VCC           | VCC           |
| 37         | -           | GND           | GND           |
| 38*        | 0           | NC            | I             |
| 39         | 0           | D14           | G12           |
| 40         | 0           | D13           | G10           |
| 41         | 0           | D12           | G8            |
| 42         | 0           | D10           | G6            |



# ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP (Cont.)

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 86         | 1           | F12           | L8            |
| 87         | 1           | F13           | L6            |
| 88         | 1           | F14           | L4            |
| 89*        | 1           | NC            | I             |
| 90         | 1           | GND (Bank 1)  | NC            |
| 91         | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 92*        | 1           | NC            | I             |
| 93         | 1           | G14           | M2            |
| 94         | 1           | G13           | M4            |
| 95         | 1           | G12           | M6            |
| 96         | 1           | G10           | M8            |
| 97         | 1           | G9            | M10           |
| 98         | 1           | G8            | M12           |
| 99         | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 100        | 1           | G6            | N2            |
| 101        | 1           | G5            | N4            |
| 102        | 1           | G4            | N6            |
| 103        | 1           | G2            | N8            |
| 104        | 1           | G1            | N10           |
| 105        | 1           | G0            | N12           |
| 106        | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 107        | -           | TDO           | TDO           |
| 108        | -           | VCC           | VCC           |
| 109        | -           | GND           | GND           |
| 110*       | 1           | NC            | I             |
| 111        | 1           | H14           | O12           |
| 112        | 1           | H13           | O10           |
| 113        | 1           | H12           | O8            |
| 114        | 1           | H10           | O6            |
| 115        | 1           | H9            | 04            |
| 116        | 1           | H8            | 02            |
| 117*       | 1           | NC            | I             |
| 118        | 1           | GND (Bank 1)  | GND (Bank 1)  |
| 119        | 1           | VCCO (Bank 1) | VCCO (Bank 1) |
| 120        | 1           | H6            | P12           |
| 121        | 1           | H5            | P10           |
| 122        | 1           | H4            | P8            |
| 123        | 1           | H2            | P6            |
| 124        | 1           | H1            | P4            |
| 125        | 1           | H0/GOE1       | P2/GOE1       |
| 126        | 1           | CLK3/I        | CLK3/I        |
| 127        | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 128        | 0           | CLK0/I        | CLK0/I        |



## **Part Number Description**



## ispMACH 4000ZE Family Speed Grade Offering

|                | -4         | -5           |              | -          | 7            |  |
|----------------|------------|--------------|--------------|------------|--------------|--|
|                | Commercial | Commercial   | Industrial   | Commercial | Industrial   |  |
| ispMACH 4032ZE | ~          | ~            | $\checkmark$ | ~          | ✓            |  |
| ispMACH 4064ZE | ~          | ~            | ~            | ~          | $\checkmark$ |  |
| ispMACH 4128ZE |            | ~            |              | ~          | $\checkmark$ |  |
| ispMACH 4256ZE |            | $\checkmark$ |              | ✓          | $\checkmark$ |  |

## **Ordering Information**

Note: ispMACH 4000ZE devices are dual marked except for the slowest commercial speed grade. For example, the commercial speed grade LC4128ZE-5TN100C is also marked with the industrial grade -7I. The commercial grade is always one speed grade faster than the associated dual mark industrial grade. The slowest commercial speed grade devices are marked as commercial grade only. The markings appear as follows:

Figure 18. Mark Format for 100 TQFP and 144 TQFP Packages



Figure 19. Mark Format for 48 TQFP, 64 csBGA and 144 csBGA Packages





| Industrial |                   |            |         |                 |                 |                   |     |       |
|------------|-------------------|------------|---------|-----------------|-----------------|-------------------|-----|-------|
| Device     | Part Number       | Macrocells | Voltage | t <sub>PD</sub> | Package         | Pin/Ball<br>Count | I/O | Grade |
|            | LC4032ZE-5TN48I   | 32         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | Ι     |
| LC4032ZE   | LC4032ZE-7TN48I   | 32         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | Ι     |
| LU4U3ZZE   | LC4032ZE-5MN64I   | 32         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 32  | Ι     |
|            | LC4032ZE-7MN64I   | 32         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 32  | Ι     |
|            | LC4064ZE-5TN48I   | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | Ι     |
|            | LC4064ZE-7TN48I   | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | Ι     |
|            | LC4064ZE-5TN100I  | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | Ι     |
|            | LC4064ZE-7TN100I  | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | Ι     |
|            | LC4064ZE-5MN64I   | 64         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 48  | Ι     |
| LC4064ZE   | LC4064ZE-7MN64I   | 64         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 48  | Ι     |
|            | LC4064ZE-5UMN64I  | 64         | 1.8     | 5.8             | Lead-Free ucBGA | 64                | 48  | Ι     |
|            | LC4064ZE-7UMN64I  | 64         | 1.8     | 7.5             | Lead-Free ucBGA | 64                | 48  | Ι     |
|            | LC4064ZE-5MN144I  | 64         | 1.8     | 5.8             | Lead-Free csBGA | 144               | 64  | Ι     |
|            | LC4064ZE-7MN144I  | 64         | 1.8     | 7.5             | Lead-Free csBGA | 144               | 64  | Ι     |
|            | LC4128ZE-7TN100I  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | Ι     |
| LC4128ZE   | LC4128ZE-7UMN132I | 128        | 1.8     | 7.5             | Lead-Free ucBGA | 132               | 96  | Ι     |
| L041202E   | LC4128ZE-7TN144I  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | Ι     |
|            | LC4128ZE-7MN144I  | 128        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 96  | Ι     |
|            | LC4256ZE-7TN100I  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | Ι     |
| LC4256ZE   | LC4256ZE-7TN144I  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | Ι     |
|            | LC4256ZE-7MN144I  | 256        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 108 | Ι     |

1. Contact factory for product availability.

## For Further Information

In addition to this data sheet, the following technical notes may be helpful when designing with the ispMACH 4000ZE family:

- TN1168, ispMACH 4000ZE Timing Model Design and Usage Guidelines
- TN1174, Advanced Features of the ispMACH 4000ZE Family
- TN1187, Power Estimation in ispMACH 4000ZE Devices
- Package Diagrams

### **Technical Support Assistance**

- Hotline: 1-800-LATTICE (North America)
  - +1-503-268-8001 (Outside North America)
- e-mail: techsupport@latticesemi.com
- Internet: <u>www.latticesemi.com</u>