# E. Lattice Semiconductor Corporation - <u>LC4064ZE-5TCN100C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Obsolete                                                                     |
|---------------------------------|------------------------------------------------------------------------------|
| Programmable Type               | In System Programmable                                                       |
| Delay Time tpd(1) Max           | 5.8 ns                                                                       |
| Voltage Supply - Internal       | 1.7V ~ 1.9V                                                                  |
| Number of Logic Elements/Blocks | 4                                                                            |
| Number of Macrocells            | 64                                                                           |
| Number of Gates                 | -                                                                            |
| Number of I/O                   | 64                                                                           |
| Operating Temperature           | 0°C ~ 90°C (TJ)                                                              |
| Mounting Type                   | Surface Mount                                                                |
| Package / Case                  | 100-LQFP                                                                     |
| Supplier Device Package         | 100-TQFP (14x14)                                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/lc4064ze-5tcn100c |
|                                 |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Introduction

The high performance ispMACH 4000ZE family from Lattice offers an ultra low power CPLD solution. The new family is based on Lattice's industry-leading ispMACH 4000 architecture. Retaining the best of the previous generation, the ispMACH 4000ZE architecture focuses on significant innovations to combine high performance with low power in a flexible CPLD family. For example, the family's new Power Guard feature minimizes dynamic power consumption by preventing internal logic toggling due to unnecessary I/O pin activity.

The ispMACH 4000ZE combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration.

The ispMACH 4000ZE family offers densities ranging from 32 to 256 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA), and Ultra Chip Scale BGA (ucBGA) packages ranging from 32 to 144 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters.

A user programmable internal oscillator and a timer are included in the device for tasks like LED control, keyboard scanner and similar housekeeping type state machines. This feature can be optionally disabled to save power.

The ispMACH 4000ZE family has enhanced system integration capabilities. It supports a 1.8V supply voltage and 3.3V, 2.5V, 1.8V and 1.5V interface voltages. Additionally, inputs can be safely driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The ispMACH 4000ZE also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. The ispMACH 4000ZE family members are 1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to V<sub>CC</sub> (logic core).

## Overview

The ispMACH 4000ZE devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1.



#### Figure 1. Functional Block Diagram



The I/Os in the ispMACH 4000ZE are split into two banks. Each bank has a separate I/O power supply. Inputs can support a variety of standards independent of the chip or bank power supply. Outputs support the standards compatible with the power supply provided to the bank. Support for a variety of standards helps designers implement designs in mixed voltage environments. In addition, 5V tolerant inputs are specified within an I/O bank that is connected to a  $V_{CCO}$  of 3.0V to 3.6V for LVCMOS 3.3, LVTTL and PCI interfaces.

## Architecture

There are a total of two GLBs in the ispMACH 4032ZE, increasing to 16 GLBs in the ispMACH 4256ZE. Each GLB has 36 inputs. All GLB inputs come from the GRP and all outputs from the GLB are brought back into the GRP to be connected to the inputs of any other GLB on the device. Even if feedback signals return to the same GLB, they still must go through the GRP. This mechanism ensures that GLBs communicate with each other with consistent and predictable delays. The outputs from the GLB are also sent to the ORP. The ORP then sends them to the associated I/O cells in the I/O block.

## **Generic Logic Block**

The ispMACH 4000ZE GLB consists of a programmable AND array, logic allocator, 16 macrocells and a GLB clock generator. Macrocells are decoupled from the product terms through the logic allocator and the I/O pins are decoupled from macrocells through the ORP. Figure 2 illustrates the GLB.

#### Figure 2. Generic Logic Block



## AND Array

The programmable AND Array consists of 36 inputs and 83 output product terms. The 36 inputs from the GRP are used to form 72 lines in the AND Array (true and complement of the inputs). Each line in the array can be connected to any of the 83 output product terms via a wired-AND. Each of the 80 logic product terms feed the logic allocator with the remaining three control product terms feeding the Shared PT Clock, Shared PT Initialization and Shared PT OE. The Shared PT Clock and Shared PT Initialization signals can optionally be inverted before being fed to the macrocells.

Every set of five product terms from the 80 logic product terms forms a product term cluster starting with PT0. There is one product term cluster for every macrocell in the GLB. Figure 3 is a graphical representation of the AND Array.



#### **Product Term Allocator**

The product term allocator assigns product terms from a cluster to either logic or control applications as required by the design being implemented. Product terms that are used as logic are steered into a 5-input OR gate associated with the cluster. Product terms that used for control are steered either to the macrocell or I/O cell associated with the cluster. Table 2 shows the available functions for each of the five product terms in the cluster.

| Product Term   | Logic    | Control                                                                     |
|----------------|----------|-----------------------------------------------------------------------------|
| PT <i>n</i>    | Logic PT | Single PT for XOR/OR                                                        |
| PT <i>n</i> +1 | Logic PT | Individual Clock (PT Clock)                                                 |
| PT <i>n</i> +2 | Logic PT | Individual Initialization or Individual Clock Enable (PT Initialization/CE) |
| PT <i>n</i> +3 | Logic PT | Individual Initialization (PT Initialization)                               |
| PT <i>n</i> +4 | Logic PT | Individual OE (PTOE)                                                        |

## **Cluster Allocator**

The cluster allocator allows clusters to be steered to neighboring macrocells, thus allowing the creation of functions with more product terms. Table 3 shows which clusters can be steered to which macrocells. Used in this manner, the cluster allocator can be used to form functions of up to 20 product terms. Additionally, the cluster allocator accepts inputs from the wide steering logic. Using these inputs, functions up to 80 product terms can be created.

| Macrocell |     | Available | Clusters |     |
|-----------|-----|-----------|----------|-----|
| MO        | —   | C0        | C1       | C2  |
| M1        | C0  | C1        | C2       | C3  |
| M2        | C1  | C2        | C3       | C4  |
| M3        | C2  | C3        | C4       | C5  |
| M4        | C3  | C4        | C5       | C6  |
| M5        | C4  | C5        | C6       | C7  |
| M6        | C5  | C6        | C7       | C8  |
| M7        | C6  | C7        | C8       | C9  |
| M8        | C7  | C8        | C9       | C10 |
| M9        | C8  | C9        | C10      | C11 |
| M10       | C9  | C10       | C11      | C12 |
| M11       | C10 | C11       | C12      | C13 |
| M12       | C11 | C12       | C13      | C14 |
| M13       | C12 | C13       | C14      | C15 |
| M14       | C13 | C14       | C15      | —   |
| M15       | C14 | C15       | _        | _   |

#### Table 3. Available Clusters for Each Macrocell

## Wide Steering Logic

The wide steering logic allows the output of the cluster allocator n to be connected to the input of the cluster allocator n+4. Thus, cluster chains can be formed with up to 80 product terms, supporting wide product term functions and allowing performance to be increased through a single GLB implementation. Table 4 shows the product term chains.



- Block CLK2
- Block CLK3
- PT Clock
- PT Clock Inverted
- Shared PT Clock
- Ground

## **Clock Enable Multiplexer**

Each macrocell has a 4:1 clock enable multiplexer. This allows the clock enable signal to be selected from the following four sources:

- PT Initialization/CE
- PT Initialization/CE Inverted
- Shared PT Clock
- Logic High

## **Initialization Control**

The ispMACH 4000ZE family architecture accommodates both block-level and macrocell-level set and reset capability. There is one block-level initialization term that is distributed to all macrocell registers in a GLB. At the macrocell level, two product terms can be "stolen" from the cluster associated with a macrocell to be used for set/reset functionality. A reset/preset swapping feature in each macrocell allows for reset and preset to be exchanged, providing flexibility.

Note that the reset/preset swapping selection feature affects power-up reset as well. All flip-flops power up to a known state for predictable system initialization. If a macrocell is configured to SET on a signal from the block-level initialization, then that macrocell will be SET during device power-up. If a macrocell is configured to RESET on a signal from the block-level initialization or is not configured for set/reset, then that macrocell will RESET on power-up. To guarantee initialization values, the  $V_{CC}$  rise must be monotonic, and the clock must be inactive until the reset delay time has elapsed.

## **GLB Clock Generator**

Each ispMACH 4000ZE device has up to four clock pins that are also routed to the GRP to be used as inputs. These pins drive a clock generator in each GLB, as shown in Figure 6. The clock generator provides four clock signals that can be used anywhere in the GLB. These four GLB clock signals can consist of a number of combinations of the true and complement edges of the global clock signals.

#### Figure 6. GLB Clock Generator





## **Output Routing Pool (ORP)**

The Output Routing Pool allows macrocell outputs to be connected to any of several I/O cells within an I/O block. This provides greater flexibility in determining the pinout and allows design changes to occur without affecting the pinout. The output routing pool also provides a parallel capability for routing macrocell-level OE product terms. This allows the OE product term to follow the macrocell output as it is switched between I/O cells. The enhanced ORP of the ispMACH 4000ZE family consists of the following elements:

- Output Routing Multiplexers
- OE Routing Multiplexers

Figure 7 shows the structure of the ORP from the I/O cell perspective. This is referred to as an ORP slice. Each ORP has as many ORP slices as there are I/O cells in the corresponding I/O block.

#### Figure 7. ORP Slice



Output Routing Multiplexer



## **Output Routing Multiplexers**

The details of connections between the macrocells and the I/O cells vary across devices and within a device dependent on the maximum number of I/Os available. Tables 5-7 provide the connection details.

Table 5. GLB/MC/ORP Combinations for ispMACH 4256ZE

| GLB/MC       | ORP Mux Input Macrocells             |
|--------------|--------------------------------------|
| [GLB] [MC 0] | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1] | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 2] | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 3] | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 4] | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 5] | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 6] | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 7] | M14, M15, M0, M1, M2, M3, M4, M5     |



#### Table 6. GLB/MC/ORP Combinations for ispMACH 4128ZE

| GLB/MC        | ORP Mux Input Macrocells             |
|---------------|--------------------------------------|
| [GLB] [MC 0]  | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1]  | M1, M2, M3, M4, M5, M6, M7, M8       |
| [GLB] [MC 2]  | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 3]  | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 4]  | M5, M6, M7, M8, M9, M10, M11, M12    |
| [GLB] [MC 5]  | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 6]  | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 7]  | M9, M10, M11, M12, M13, M14, M15, M0 |
| [GLB] [MC 8]  | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 9]  | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 10] | M13, M14, M15, M0, M1, M2, M3, M4    |
| [GLB] [MC 11] | M14, M15, M0, M1, M2, M3, M4, M5     |

#### Table 7. GLB/MC/ORP Combinations for ispMACH 4032ZE and 4064ZE

| GLB/MC        | ORP Mux Input Macrocells             |
|---------------|--------------------------------------|
| [GLB] [MC 0]  | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1]  | M1, M2, M3, M4, M5, M6, M7, M8       |
| [GLB] [MC 2]  | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 3]  | M3, M4, M5, M6, M7, M8, M9, M10      |
| [GLB] [MC 4]  | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 5]  | M5, M6, M7, M8, M9, M10, M11, M12    |
| [GLB] [MC 6]  | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 7]  | M7, M8, M9, M10, M11, M12, M13, M14  |
| [GLB] [MC 8]  | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 9]  | M9, M10, M11, M12, M13, M14, M15, M0 |
| [GLB] [MC 10] | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 11] | M11, M12, M13, M14, M15, M0, M1, M2  |
| [GLB] [MC 12] | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 13] | M13, M14, M15, M0, M1, M2, M3, M4    |
| [GLB] [MC 14] | M14, M15, M0, M1, M2, M3, M4, M5     |
| [GLB] [MC 15] | M15, M0, M1, M2, M3, M4, M5, M6      |

## **Output Enable Routing Multiplexers**

The OE Routing Pool provides the corresponding local output enable (OE) product term to the I/O cell.

## I/O Cell

The I/O cell contains the following programmable elements: output buffer, input buffer, OE multiplexer, Power Guard and bus maintenance circuitry. Figure 8 details the I/O cell.



Figure 8. I/O Cell



Each output supports a variety of output standards dependent on the  $V_{CCO}$  supplied to its I/O bank. Outputs can also be configured for open drain operation. Each input can be programmed to support a variety of standards, independent of the  $V_{CCO}$  supplied to its I/O bank. The I/O standards supported are:

| • LVTTL                        | <ul> <li>LVCMOS 1.8</li> </ul>          |
|--------------------------------|-----------------------------------------|
| <ul> <li>LVCMOS 3.3</li> </ul> | <ul> <li>LVCMOS 1.5</li> </ul>          |
| <ul> <li>LVCMOS 2.5</li> </ul> | <ul> <li>3.3V PCI Compatible</li> </ul> |

All of the I/Os and dedicated inputs have the capability to provide a bus-keeper latch, pull-up resistor or pull-down resistor selectable on a "per-pin" basis. A fourth option is to provide none of these. The default in both hardware and software is such that when the device is erased or if the user does not specify, the input structure is configured to be a Pull-down Resistor.

Each ispMACH 4000ZE device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for fast slew or slow slew. The typical edge rate difference between fast and slow slew setting is 20%. For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer reflections, less noise and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed.

The ispMACH 4000ZE family has an always on, 200mV typical hysteresis for each input operational at 3.3V and 2.5V. This provides improved noise immunity for slow transitioning signals.

## **Power Guard**

Power Guard allows easier achievement of standby current in the system. As shown in Figure 9, this feature consists of an enabling multiplexer between an I/O pin and input buffer, and its associated circuitry inside the device.

If the enable signal (E) is held low, all inputs (D) can be optionally isolated (guarded), such that, if any of these were toggled, it would not cause any toggle on internal pins (Q), thus, a toggling I/O pin will not cause any internal dynamic power consumption.



#### Some Simple Use Scenarios

The following diagrams show a few simple examples that omit optional signals for the OSCTIMER block:

- A. An oscillator giving 5MHz nominal clock
- B. An oscillator that can be disabled with an external signal (5MHz nominal clock)
- C. An oscillator giving approximately 5 Hz nominal clock (TIMER\_DIV =  $2^{20}$  (1,048,576))
- D. An oscillator giving two output clocks: ~5MHz and ~5KHz (TIMER\_DIV= 2<sup>10</sup> (1,024))



## **OSCTIMER Integration With CPLD Fabric**

The OSCTIMER is integrated into the CPLD fabric using the Global Routing Pool (GRP). The macrocell (MC) feedback path for two macrocells is augmented with a programmable multiplexer, as shown in Figure 15. The OSC-TIMER outputs (OSCOUT and TIMEROUT) can optionally drive the GRP lines, whereas the macrocell outputs can drive the optional OSCTIMER inputs TIMERRES and DYNOSCDIS.

#### Figure 15. OSCTIMER Integration With CPLD Fabric



Table 12 shows how these two MCs are designated in each of the ispMACH4000ZE device.



## I/O DC Electrical Characteristics

| Over Recommended Operating Conditions |                 |                                     |                                     |                          |                      |                          |                              |                              |      |      |
|---------------------------------------|-----------------|-------------------------------------|-------------------------------------|--------------------------|----------------------|--------------------------|------------------------------|------------------------------|------|------|
|                                       | V <sub>IL</sub> |                                     | V <sub>IH</sub>                     |                          | V <sub>OL</sub>      | V <sub>OH</sub>          | I <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> |      |      |
| Standard                              | Min (V)         | Max (V)                             | Min (V)                             | Max (V)                  | Max (V)              | Min (V)                  | (mĀ)                         | (mA)                         |      |      |
| LVTTL                                 | -0.3            | 0.80                                | 2.0                                 | 5.5                      | 0.40                 | V <sub>CCO</sub> - 0.40  | 8.0                          | -4.0                         |      |      |
|                                       | -0.3            | 0.80                                | 2.0                                 | 5.5                      | 0.20                 | V <sub>CCO</sub> - 0.20  | 0.1                          | -0.1                         |      |      |
| LVCMOS 3.3                            | -0.3            | 0.80                                | 2.0                                 | 5.5                      | 0.40                 | V <sub>CCO</sub> - 0.40  | 8.0                          | -4.0                         |      |      |
| LV 010100 0.0                         | -0.5            | 0.00                                | 2.0                                 | 5.5                      | 0.20                 | V <sub>CCO</sub> - 0.20  | 0.1                          | -0.1                         |      |      |
| LVCMOS 2.5                            | -0.3            | 0.70                                | 1.70                                | 3.6                      | 0.40                 | V <sub>CCO</sub> - 0.40  | 8.0                          | -4.0                         |      |      |
| 2000002.5                             | -0.0            | 0.70                                | 1.70                                | 5.0                      | 0.0                  | 0.20                     | V <sub>CCO</sub> - 0.20      | 0.1                          | -0.1 |      |
| LVCMOS 1.8                            | -0.3            | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6                      | 0.40                 | V <sub>CCO</sub> - 0.45  | 2.0                          | -2.0                         |      |      |
|                                       | -0.5            | 0.55 V <sub>CC</sub>                | 0.03 V <sub>CC</sub>                | 5.0                      | 0.20                 | V <sub>CCO</sub> - 0.20  | 0.1                          | -0.1                         |      |      |
| LVCMOS 1.5 <sup>2</sup>               | -0.3            | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6                      | 0.40                 | V <sub>CCO</sub> - 0.45  | 2.0                          | -2.0                         |      |      |
|                                       | -0.5            |                                     | 0.03 V <sub>CC</sub> 3.0            | 0.03 V <sub>CC</sub> 0.0 |                      | 0.03 V <sub>CC</sub> 3.0 | 0.20                         | V <sub>CCO</sub> - 0.20      | 0.1  | -0.1 |
| PCI 3.3                               | -0.3            | 0.3 * 3.3 * (V <sub>CC</sub> / 1.8) | 0.5 * 3.3 * (V <sub>CC</sub> / 1.8) | 5.5                      | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub>     | 1.5                          | -0.5                         |      |      |

**Over Recommended Operating Conditions** 

 The average DC current drawn by I/Os between adjacent bank GND connections, or between the last GND in an I/O bank and the end of the I/O bank, as shown in the logic signals connection table, shall not exceed n\*8mA. Where n is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.

2. For 1.5V inputs, there may be an additional DC current drawn from  $V_{CC}$ , if the ispMACH 4000ZE  $V_{CC}$  and the  $V_{CC}$  of the driving device ( $V_{CC}$ d-d; that determines steady state  $V_{IH}$ ) are in the extreme range of their specifications. Typically, DC current drawn from  $V_{CC}$  will be 2µA per input.





## ispMACH 4000ZE External Switching Characteristics

|                                      | LC4032ZE LC                                                                |      |      | LC4064ZE |      | All Devices |      |      |      |       |
|--------------------------------------|----------------------------------------------------------------------------|------|------|----------|------|-------------|------|------|------|-------|
|                                      |                                                                            |      | 4    | -4       |      | -5          |      | -7   |      | 1     |
| Parameter                            | Description <sup>1, 2</sup>                                                | Min. | Max. | Min.     | Max. | Min.        | Max. | Min. | Max. | Units |
| t <sub>PD</sub>                      | 20-PT combinatorial propagation delay                                      | —    | 4.4  | —        | 4.7  | —           | 5.8  | —    | 7.5  | ns    |
| t <sub>S</sub>                       | GLB register setup time before clock                                       | 2.2  | —    | 2.5      | —    | 2.9         | —    | 4.5  | —    | ns    |
| t <sub>ST</sub>                      | GLB register setup time before clock with<br>T-type register               | 2.4  | _    | 2.7      | —    | 3.1         | —    | 4.7  | —    | ns    |
| t <sub>SIR</sub>                     | GLB register setup time before clock, input register path                  | 1.0  | _    | 1.1      | —    | 1.3         | —    | 1.4  | —    | ns    |
| t <sub>SIRZ</sub>                    | GLB register setup time before clock with zero hold                        | 2.0  | _    | 2.1      | —    | 2.9         | —    | 4.0  | —    | ns    |
| t <sub>H</sub>                       | GLB register hold time after clock                                         | 0.0  | _    | 0.0      | —    | 0.0         | —    | 0.0  | —    | ns    |
| t <sub>HT</sub>                      | GLB register hold time after clock with T-type register                    | 0.0  | _    | 0.0      | —    | 0.0         | —    | 0.0  | —    | ns    |
| t <sub>HIR</sub>                     | GLB register hold time after clock, input register path                    | 1.0  | _    | 1.0      | —    | 1.3         | —    | 1.3  | —    | ns    |
| t <sub>HIRZ</sub>                    | GLB register hold time after clock, input register path with zero hold     | 0.0  | _    | 0.0      | —    | 0.0         | —    | 0.0  | —    | ns    |
| t <sub>co</sub>                      | GLB register clock-to-output delay                                         | _    | 3.0  | —        | 3.2  | —           | 3.8  | _    | 4.5  | ns    |
| t <sub>R</sub>                       | External reset pin to output delay                                         | —    | 5.0  | —        | 6.0  | —           | 7.5  | —    | 9.0  | ns    |
| t <sub>RW</sub>                      | External reset pulse duration                                              | 1.5  | _    | 1.7      | —    | 2.0         | —    | 4.0  | —    | ns    |
| t <sub>PTOE/DIS</sub>                | Input to output local product term output enable/disable                   | _    | 7.0  | —        | 8.0  | _           | 8.2  | _    | 9.0  | ns    |
| t <sub>GPTOE/DIS</sub>               | Input to output global product term output enable/disable                  | _    | 6.5  | _        | 7.0  | _           | 10.0 | _    | 10.5 | ns    |
| t <sub>GOE/DIS</sub>                 | Global OE input to output enable/disable                                   | _    | 4.5  | _        | 4.5  | _           | 5.5  |      | 7.0  | ns    |
| t <sub>CW</sub>                      | Global clock width, high or low                                            | 1.0  | _    | 1.5      | —    | 1.8         | —    | 2.8  | —    | ns    |
| t <sub>GW</sub>                      | Global gate width low (for low transparent) or high (for high transparent) | 1.0  | _    | 1.5      | _    | 1.8         | _    | 2.8  | _    | ns    |
| t <sub>WIR</sub>                     | Input register clock width, high or low                                    | 1.0  | —    | 1.5      | —    | 1.8         | —    | 2.8  | —    | ns    |
| f <sub>MAX</sub> (Int.) <sup>3</sup> | Clock frequency with internal feedback                                     |      | 260  | —        | 241  |             | 200  |      | 172  | MHz   |
| f <sub>MAX</sub> (Ext.)              | clock frequency with external feedback, $[1 / (t_S + t_{CO})]$             | —    | 192  | -        | 175  | _           | 149  | _    | 111  | MHz   |

## **Over Recommended Operating Conditions**

1. Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards.

Measured using standard switching GRP loading of 1 and 1 output switching.
 Standard 16-bit counter using GRP feedback.

Timing v.0.8



# ispMACH 4000ZE Internal Timing Parameters (Cont.)

|                      |                                                                 | -    | 5        | -7   |      | ]     |
|----------------------|-----------------------------------------------------------------|------|----------|------|------|-------|
| Parameter            | Description                                                     | Min. | Max.     | Min. | Max. | Units |
| In/Out Delays        |                                                                 |      |          |      |      |       |
| t <sub>IN</sub>      | Input Buffer Delay                                              | —    | 1.05     | —    | 1.90 | ns    |
| t <sub>GCLK_IN</sub> | Global Clock Input Buffer Delay                                 | _    | 1.95     | —    | 2.15 | ns    |
| t <sub>GOE</sub>     | Global OE Pin Delay                                             |      | 3.00     | —    | 4.30 | ns    |
| t <sub>BUF</sub>     | Delay through Output Buffer                                     | _    | 1.10     | —    | 1.30 | ns    |
| t <sub>EN</sub>      | Output Enable Time                                              |      | 2.50     | —    | 2.70 | ns    |
| t <sub>DIS</sub>     | Output Disable Time                                             |      | 2.50     | —    | 2.70 | ns    |
| t <sub>PGSU</sub>    | Input Power Guard Setup Time                                    | _    | 4.30     | —    | 5.60 | ns    |
| t <sub>PGH</sub>     | Input Power Guard Hold Time                                     |      | 0.00     | —    | 0.00 | ns    |
| t <sub>PGPW</sub>    | Input Power Guard BIE Minimum Pulse Width                       | _    | 6.00     | — —  | 8.00 | ns    |
| t <sub>PGRT</sub>    | Input Power Guard Recovery Time Following BIE Dis-<br>sertation | _    | 5.00     | —    | 7.00 | ns    |
| Routing Delays       |                                                                 |      |          |      |      | 1     |
| t <sub>ROUTE</sub>   | Delay through GRP                                               | _    | 2.25     | —    | 2.50 | ns    |
| t <sub>PDi</sub>     | Macrocell Propagation Delay                                     | _    | 0.45     | —    | 0.50 | ns    |
| t <sub>MCELL</sub>   | Macrocell Delay                                                 | _    | 0.65     | _    | 1.00 | ns    |
| t <sub>INREG</sub>   | Input Buffer to Macrocell Register Delay                        | _    | 1.00     | —    | 1.00 | ns    |
| t <sub>FBK</sub>     | Internal Feedback Delay                                         | _    | 0.75     | _    | 0.30 | ns    |
| t <sub>ORP</sub>     | Output Routing Pool Delay                                       | _    | 0.30     | _    | 0.30 | ns    |
| Register/Latch       |                                                                 |      |          |      |      |       |
| t <sub>S</sub>       | D-Register Setup Time (Global Clock)                            | 0.90 | _        | 1.25 |      | ns    |
| t <sub>S_PT</sub>    | D-Register Setup Time (Product Term Clock)                      | 2.00 | _        | 2.35 |      | ns    |
| t <sub>H</sub>       | D-Register Hold Time                                            | 2.00 | _        | 3.25 |      | ns    |
| t <sub>ST</sub>      | T-Register Setup Time (Global Clock)                            | 1.10 | <u> </u> | 1.45 |      | ns    |
| t <sub>ST_PT</sub>   | T-register Setup Time (Product Term Clock)                      | 2.20 | <u> </u> | 2.65 |      | ns    |
| t <sub>HT</sub>      | T-Resister Hold Time                                            | 2.00 | <u> </u> | 3.25 |      | ns    |
| t <sub>SIR</sub>     | D-Input Register Setup Time (Global Clock)                      | 1.20 | _        | 0.65 |      | ns    |
| t <sub>SIR_PT</sub>  | D-Input Register Setup Time (Product Term Clock)                | 1.45 | <u> </u> | 1.45 |      | ns    |
| t <sub>HIR</sub>     | D-Input Register Hold Time (Global Clock)                       | 1.40 | <u> </u> | 2.05 |      | ns    |
| t <sub>HIR_PT</sub>  | D-Input Register Hold Time (Product Term Clock)                 | 1.10 | _        | 1.20 |      | ns    |
| t <sub>COi</sub>     | Register Clock to Output/Feedback MUX Time                      | _    | 0.45     | _    | 0.75 | ns    |
| t <sub>CES</sub>     | Clock Enable Setup Time                                         | 2.00 | _        | 2.00 | _    | ns    |
| t <sub>CEH</sub>     | Clock Enable Hold Time                                          | 0.00 |          | 0.00 | _    | ns    |
| t <sub>SL</sub>      | Latch Setup Time (Global Clock)                                 | 0.90 |          | 1.55 |      | ns    |
| t <sub>SL_PT</sub>   | Latch Setup Time (Product Term Clock)                           | 2.00 |          | 2.05 |      | ns    |
| t <sub>HL</sub>      | Latch Hold Time                                                 | 2.00 |          | 1.17 |      | ns    |
|                      | Latch Gate to Output/Feedback MUX Time                          |      | 0.35     |      | 0.33 | ns    |
| t <sub>GOi</sub>     | Propagation Delay through Transparent Latch to Output/          |      |          |      |      |       |
| t <sub>PDLi</sub>    | Feedback MUX                                                    |      | 0.25     |      | 0.25 | ns    |
| t <sub>SRi</sub>     | Asynchronous Reset or Set to Output/Feedback MUX<br>Delay       | _    | 0.95     | —    | 0.28 | ns    |



# ispMACH 4000ZE Internal Timing Parameters (Cont.)

| Over Recommended Operating Conditions |
|---------------------------------------|
|---------------------------------------|

|                               |                                                                     |                                                           |      |       | evices |       |       |
|-------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------|------|-------|--------|-------|-------|
|                               | Description                                                         |                                                           |      | 5     | -7     |       |       |
| Parameter                     |                                                                     |                                                           |      | Max.  | Min.   | Max.  | Units |
| t <sub>SRR</sub>              | Asynchronous Reset or Set Recover                                   | ery Delay                                                 | _    | 1.80  |        | 1.67  | ns    |
| Control Delays                |                                                                     |                                                           | (    | T     | T      | T     | 1     |
| t <sub>BCLK</sub>             | GLB PT Clock Delay                                                  |                                                           |      | 1.45  | —      | 0.95  | ns    |
| t <sub>PTCLK</sub>            | Macrocell PT Clock Delay                                            |                                                           | _    | 1.45  | —      | 1.15  | ns    |
| t <sub>BSR</sub>              | Block PT Set/Reset Delay                                            |                                                           | _    | 1.85  | —      | 1.83  | ns    |
| t <sub>PTSR</sub>             | Macrocell PT Set/Reset Delay                                        |                                                           | _    | 1.85  | —      | 2.72  | ns    |
| t <sub>BIE</sub>              | Power Guard Block Input Enable D                                    | elay                                                      | _    | 1.75  | —      | 1.95  | ns    |
| t <sub>PTOE</sub>             | Macrocell PT OE Delay                                               |                                                           | _    | 2.40  | —      | 1.90  | ns    |
| t <sub>GPTOE</sub>            | Global PT OE Delay                                                  |                                                           |      | 4.20  |        | 3.40  | ns    |
| Internal Oscillat             |                                                                     |                                                           |      |       |        |       |       |
| toscsu                        | Oscillator DYNOSCDIS Setup Time                                     | 9                                                         | 5.00 | —     | 5.00   | —     | ns    |
| t <sub>oscн</sub>             | Oscillator DYNOSCDIS Hold Time                                      |                                                           | 5.00 | —     | 5.00   | —     | ns    |
| t <sub>OSCEN</sub>            | Oscillator OSCOUT Enable Time (To Stable)                           |                                                           | _    | 5.00  | —      | 5.00  | ns    |
| toscod                        | Oscillator Output Delay                                             |                                                           |      | 4.00  | —      | 4.00  | ns    |
| t <sub>OSCNOM</sub>           | Oscillator OSCOUT Nominal Frequ                                     | ency                                                      |      | 5.00  |        | 5.00  | MHz   |
| t <sub>OSCvar</sub>           | Oscillator Variation of Nominal Free                                | quency                                                    | -    | 30    | _      | 30    | %     |
| t <sub>TMRCO20</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (20-Bit Divider)   |                                                           |      | 12.50 | —      | 14.50 | ns    |
| t <sub>TMRCO10</sub>          | Oscillator TIMEROUT Clock (Negative Edge) to Out (10-Bit Divider)   |                                                           |      | 7.50  | _      | 9.50  | ns    |
| t <sub>TMRCO7</sub>           | Oscillator TIMEROUT Clock (Negative Edge) to Out<br>(7-Bit Divider) |                                                           |      | 6.00  |        | 8.00  | ns    |
| t <sub>TMRRSTO</sub>          | Oscillator TIMEROUT Reset to Out (Going Low)                        |                                                           |      | 5.00  |        | 7.00  | ns    |
| t <sub>TMRRR</sub>            | Oscillator TIMEROUT Asynchronou<br>Delay                            | us Reset Recovery                                         | _    | 4.00  |        | 6.00  | ns    |
| t <sub>TMRRSTPW</sub>         | Oscillator TIMEROUT Reset Minim                                     | um Pulse Width                                            | 3.00 | —     | 5.00   |       | ns    |
| Optional Delay                | Adjusters                                                           | Base Parameter                                            |      |       |        |       |       |
| t <sub>INDIO</sub>            | Input Register Delay                                                | t <sub>INREG</sub>                                        |      | 1.60  |        | 2.60  | ns    |
| t <sub>EXP</sub>              | Product Term Expander Delay                                         | t <sub>MCELL</sub>                                        |      | 0.45  |        | 0.50  | ns    |
| t <sub>BLA</sub>              | Additional Block Loading Adders                                     | t <sub>ROUTE</sub>                                        |      | 0.05  |        | 0.05  | ns    |
| t <sub>IOI</sub> Input Buffer | Delays                                                              |                                                           |      |       |        |       | 1     |
| LVTTL_in                      | Using LVTTL Standard with<br>Hysteresis                             | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> |      | 0.60  |        | 0.60  | ns    |
| LVCMOS15_in                   | Using LVCMOS 1.5 Standard                                           | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> |      | 0.20  | —      | 0.20  | ns    |
| LVCMOS18_in                   | Using LVCMOS 1.8 Standard                                           | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> |      | 0.00  | —      | 0.00  | ns    |
| LVCMOS25_in                   | Using LVCMOS 2.5 Standard with<br>Hysteresis                        |                                                           |      | 0.80  | _      | 0.80  | ns    |
| LVCMOS33_in                   | Using LVCMOS 3.3 Standard with<br>Hysteresis                        |                                                           |      | 0.80  | _      | 0.80  | ns    |
| PCI_in                        | Using PCI Compatible Input with<br>Hysteresis                       | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> |      | 0.80  | _      | 0.80  | ns    |
| t <sub>IOO</sub> Output Buff  | fer Delays                                                          | 1                                                         |      | 1     | 1      | 1     | 1     |
| LVTTL_out                     | Output Configured as TTL Buffer                                     | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub>     | _    | 0.20  |        | 0.20  | ns    |





## **Power Consumption**



## **Power Estimation Coefficients**<sup>1</sup>

| Device         | Α     | В     |
|----------------|-------|-------|
| ispMACH 4032ZE | 0.010 | 0.009 |
| ispMACH 4064ZE | 0.011 | 0.009 |
| ispMACH 4128ZE | 0.012 | 0.009 |
| ispMACH 4256ZE | 0.013 | 0.009 |

1. For further information about the use of these coefficients, refer to TN1187, <u>Power Esti-</u> mation in ispMACH 4000ZE Devices.



## **Switching Test Conditions**

Figure 17 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 13.

### Figure 17. Output Test Load, LVTTL and LVCMOS Standards



Table 13. Test Fixture Required Components

| Test Condition               | R <sub>1</sub> | R <sub>2</sub> | CL1  | Timing Ref.                      | V <sub>cco</sub>   |
|------------------------------|----------------|----------------|------|----------------------------------|--------------------|
|                              |                |                |      | LVCMOS 3.3 = 1.5V                | LVCMOS 3.3 = 3.0V  |
|                              |                |                |      | LVCMOS 2.5 = $\frac{V_{CCO}}{2}$ | LVCMOS 2.5 = 2.3V  |
| LVCMOS I/O, (L -> H, H -> L) | 106Ω           | 106Ω           | 35pF | LVCMOS 1.8 = $\frac{V_{CCO}}{2}$ | LVCMOS 1.8 = 1.65V |
|                              |                |                |      | LVCMOS 1.5 = $\frac{V_{CCO}}{2}$ | LVCMOS 1.5 = 1.4V  |
| LVCMOS I/O (Z -> H)          | $\infty$       | 106Ω           | 35pF | 1.5V                             | 3.0V               |
| LVCMOS I/O (Z -> L)          | 106Ω           | ×              | 35pF | 1.5V                             | 3.0V               |
| LVCMOS I/O (H -> Z)          | $\infty$       | 106Ω           | 5pF  | V <sub>OH</sub> - 0.3            | 3.0V               |
| LVCMOS I/O (L -> Z)          | 106Ω           | 8              | 5pF  | V <sub>OL</sub> + 0.3            | 3.0V               |

1. C<sub>L</sub> includes test fixtures and probe capacitance.



# ispMACH 4032ZE and 4064ZE Logic Signal Connections: 48 TQFP (Cont.)

|            |             | ispMACH 4032ZE | ispMACH 4064ZE |
|------------|-------------|----------------|----------------|
| Pin Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| 43         | 0           | CLK0/I         | CLK0/I         |
| 44         | 0           | A0/GOE0        | A0/GOE0        |
| 45         | 0           | A1             | A1             |
| 46         | 0           | A2             | A2             |
| 47         | 0           | A3             | A4             |
| 48         | 0           | A4             | A6             |



# ispMACH 4128ZE Logic Signal Connections: 132 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| D10         | 1           | G9            |
| E12         | 1           | G8            |
| E9          | 1           | GND (Bank 1)  |
| D12         | 1           | G6            |
| D11         | 1           | G5            |
| C12         | 1           | G4            |
| C10         | 1           | G2            |
| C11         | 1           | G1            |
| B11         | 1           | G0            |
| D9          | 1           | VCCO (Bank 1) |
| B12         | -           | TDO           |
| A12         | -           | VCC           |
| GND*        | -           | GND           |
| A10         | 1           | H14           |
| A11         | 1           | H13           |
| B10         | 1           | H12           |
| C9          | 1           | H10           |
| D8          | 1           | H9            |
| C8          | 1           | Н8            |
| A9          | 1           | GND (Bank 1)  |
| C7          | 1           | VCCO (Bank 1) |
| B9          | 1           | H6            |
| B8          | 1           | H5            |
| D7          | 1           | H4            |
| A8          | 1           | H2            |
| A7          | 1           | H1            |
| B6          | 1           | H0/GOE1       |
| C6          | 1           | CLK3/I        |
| B7          | 0           | GND (Bank 0)  |
| D6          | 0           | CLK0/I        |
| B5          | -           | VCC           |
| A6          | 0           | A0/GOE0       |
| C5          | 0           | A1            |
| B4          | 0           | A2            |
| A5          | 0           | A4            |
| C4          | 0           | A5            |
| D5          | 0           | A6            |
| A4          | 0           | VCCO (Bank 0) |
| B3          | 0           | GND (Bank 0)  |
| D4          | 0           | A8            |
| A3          | 0           | A9            |
| C3          | 0           | A10           |
| B2          | 0           | A12           |
| C2          | 0           | A13           |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| F6     | -      | GND           | GND           | GND           |
| A1     | -      | TDI           | TDI           | TDI           |
| E4     | 0      | NC Ball       | VCCO (Bank 0) | VCCO (Bank 0) |
| B2     | 0      | NC Ball       | B0            | C12           |
| B1     | 0      | NC Ball       | B1            | C10           |
| C3     | 0      | A8            | B2            | C8            |
| C2     | 0      | A9            | B4            | C6            |
| C1     | 0      | A10           | B5            | C4            |
| D1     | 0      | A11           | B6            | C2            |
| G5     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| D2     | 0      | NC Ball       | NC Ball       | D14           |
| D3     | 0      | NC Ball       | NC Ball       | D12           |
| E1     | 0      | NC Ball       | B8            | D10           |
| E2     | 0      | A12           | B9            | D8            |
| F2     | 0      | A13           | B10           | D6            |
| D4     | 0      | A14           | B12           | D4            |
| F1     | 0      | A15           | B13           | D2            |
| F3*    | 0      |               | B14           | D0            |
| F4     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| G1     | 0      | B15           | C14           | E0            |
| E3     | 0      | B14           | C13           | E2            |
| G2     | 0      | B13           | C12           | E4            |
| G3     | 0      | B12           | C10           | E6            |
| H1     | 0      | NC Ball       | C9            | E8            |
| H3     | 0      | NC Ball       | C8            | E10           |
| H2     | 0      | NC Ball       | NC Ball       | E12           |
| H4     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| J1     | 0      | B11           | C6            | F2            |
| J3     | 0      | B10           | C5            | F4            |
| J2     | 0      | B9            | C4            | F6            |
| K1     | 0      | B8            | C2            | F8            |
| K2*    | 0      | I             | C1            | F10           |
| L1     | 0      | NC Ball       | CO            | F12           |
| G4     | 0      | NC Ball       | VCCO (Bank 0) | VCCO (Bank 0) |
| L2     | -      | ТСК           | ТСК           | ТСК           |
| H5     | -      | VCC           | VCC           | VCC           |
| G6     | -      | GND           | GND           | GND           |
| M1     | 0      | NC Ball       | NC Ball       | G14           |
| K3     | 0      | NC Ball       | NC Ball       | G12           |
| M2     | 0      | NC Ball       | D14           | G10           |
| L3*    | 0      |               | D13           | G8            |



# ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 1          | -           | GND           | GND           |
| 2          | -           | TDI           | TDI           |
| 3          | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 4          | 0           | B0            | C12           |
| 5          | 0           | B1            | C10           |
| 6          | 0           | B2            | C8            |
| 7          | 0           | B4            | C6            |
| 8          | 0           | B5            | C4            |
| 9          | 0           | B6            | C2            |
| 10         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 11         | 0           | B8            | D14           |
| 12         | 0           | B9            | D12           |
| 13         | 0           | B10           | D10           |
| 14         | 0           | B12           | D8            |
| 15         | 0           | B13           | D6            |
| 16         | 0           | B14           | D4            |
| 17*        | 0           | NC            | l             |
| 18         | 0           | GND (Bank 0)  | NC            |
| 19         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 20*        | 0           | NC            | l             |
| 21         | 0           | C14           | E2            |
| 22         | 0           | C13           | E4            |
| 23         | 0           | C12           | E6            |
| 24         | 0           | C10           | E8            |
| 25         | 0           | C9            | E10           |
| 26         | 0           | C8            | E12           |
| 27         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 28         | 0           | C6            | F2            |
| 29         | 0           | C5            | F4            |
| 30         | 0           | C4            | F6            |
| 31         | 0           | C2            | F8            |
| 32         | 0           | C1            | F10           |
| 33         | 0           | C0            | F12           |
| 34         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 35         | -           | ТСК           | ТСК           |
| 36         | -           | VCC           | VCC           |
| 37         | -           | GND           | GND           |
| 38*        | 0           | NC            | I             |
| 39         | 0           | D14           | G12           |
| 40         | 0           | D13           | G10           |
| 41         | 0           | D12           | G8            |
| 42         | 0           | D10           | G6            |



# ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP (Cont.)

|            |             | LC4128ZE      | LC4256ZE     |  |
|------------|-------------|---------------|--------------|--|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad   |  |
| 129        | -           | VCC           | VCC          |  |
| 130        | 0           | A0/GOE0       | A2/GOE0      |  |
| 131        | 0           | A1            | A4           |  |
| 132        | 0           | A2            | A6           |  |
| 133        | 0           | A4            | A8           |  |
| 134        | 0           | A5            | A10          |  |
| 135        | 0           | A6            | A12          |  |
| 136        | 0           | VCCO (Bank 0) | VCCO (Bank 0 |  |
| 137        | 0           | GND (Bank 0)  | GND (Bank 0) |  |
| 138        | 0           | A8            | B2           |  |
| 139        | 0           | A9            | B4           |  |
| 140        | 0           | A10           | B6           |  |
| 141        | 0           | A12           | B8           |  |
| 142        | 0           | A13           | B10          |  |
| 143        | 0           | A14           | B12          |  |
| 144*       | 0           | NC            | I            |  |

\* This pin is input only for the LC4256ZE.



## Figure 20. Mark Format for 64 ucBGA and 132 ucBGA Packages

| LC4064ZE<br>4UN-5I<br>Datecode | LC4128ZE<br>7UN<br>Datecode |
|--------------------------------|-----------------------------|
| Dual Mark                      | Single Mar                  |

## Lead-Free Packaging

#### Commercial

| Device   | Part Number       | Macrocells | Voltage | t <sub>PD</sub> | Package         | Pin/Ball<br>Count | I/O | Grade |
|----------|-------------------|------------|---------|-----------------|-----------------|-------------------|-----|-------|
|          | LC4032ZE-4TN48C   | 32         | 1.8     | 4.4             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4032ZE-5TN48C   | 32         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | С     |
| LC4032ZE | LC4032ZE-7TN48C   | 32         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4032ZE-4MN64C   | 32         | 1.8     | 4.4             | Lead-Free csBGA | 64                | 32  | С     |
|          | LC4032ZE-5MN64C   | 32         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 32  | С     |
|          | LC4032ZE-7MN64C   | 32         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 32  | С     |
|          | LC4064ZE-4TN48C   | 64         | 1.8     | 4.7             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4064ZE-5TN48C   | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4064ZE-7TN48C   | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4064ZE-4TN100C  | 64         | 1.8     | 4.7             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4064ZE-5TN100C  | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
| LC4064ZE | LC4064ZE-7TN100C  | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
| LC4004ZE | LC4064ZE-4MN64C   | 64         | 1.8     | 4.7             | Lead-Free csBGA | 64                | 48  | С     |
|          | LC4064ZE-5MN64C   | 64         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 48  | С     |
|          | LC4064ZE-7MN64C   | 64         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 48  | С     |
|          | LC4064ZE-4MN144C  | 64         | 1.8     | 4.7             | Lead-Free csBGA | 144               | 64  | С     |
|          | LC4064ZE-5MN144C  | 64         | 1.8     | 5.8             | Lead-Free csBGA | 144               | 64  | С     |
|          | LC4064ZE-7MN144C  | 64         | 1.8     | 7.5             | Lead-Free csBGA | 144               | 64  | С     |
|          | LC4128ZE-5TN100C  | 128        | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4128ZE-7TN100C  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4128ZE-5TN144C  | 128        | 1.8     | 5.8             | Lead-Free TQFP  | 144               | 96  | С     |
| LC4128ZE | LC4128ZE-7TN144C  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | С     |
| LU4120ZE | LC4128ZE-5UMN132C | 128        | 1.8     | 5.8             | Lead-Free ucBGA | 132               | 96  | С     |
|          | LC4128ZE-7UMN132C | 128        | 1.8     | 7.5             | Lead-Free ucBGA | 132               | 96  | С     |
|          | LC4128ZE-5MN144C  | 128        | 1.8     | 5.8             | Lead-Free csBGA | 144               | 96  | С     |
|          | LC4128ZE-7MN144C  | 128        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 96  | С     |
|          | LC4256ZE-5TN100C  | 256        | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4256ZE-7TN100C  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
| LC4256ZE | LC4256ZE-5TN144C  | 256        | 1.8     | 5.8             | Lead-Free TQFP  | 144               | 96  | С     |
| LU4200ZE | LC4256ZE-7TN144C  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | С     |
|          | LC4256ZE-5MN144C  | 256        | 1.8     | 5.8             | Lead-Free csBGA | 144               | 108 | С     |
|          | LC4256ZE-7MN144C  | 256        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 108 | С     |