# E. Lattice Semiconductor Corporation - <u>LC4128ZE-7TN100I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Active                                                                      |
|---------------------------------|-----------------------------------------------------------------------------|
| Programmable Type               | In System Programmable                                                      |
| Delay Time tpd(1) Max           | 7.5 ns                                                                      |
| Voltage Supply - Internal       | 1.7V ~ 1.9V                                                                 |
| Number of Logic Elements/Blocks | 8                                                                           |
| Number of Macrocells            | 128                                                                         |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 64                                                                          |
| Operating Temperature           | -40°C ~ 105°C (TJ)                                                          |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 100-LQFP                                                                    |
| Supplier Device Package         | 100-TQFP (14x14)                                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/lc4128ze-7tn100i |
|                                 |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Introduction

The high performance ispMACH 4000ZE family from Lattice offers an ultra low power CPLD solution. The new family is based on Lattice's industry-leading ispMACH 4000 architecture. Retaining the best of the previous generation, the ispMACH 4000ZE architecture focuses on significant innovations to combine high performance with low power in a flexible CPLD family. For example, the family's new Power Guard feature minimizes dynamic power consumption by preventing internal logic toggling due to unnecessary I/O pin activity.

The ispMACH 4000ZE combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration.

The ispMACH 4000ZE family offers densities ranging from 32 to 256 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA), and Ultra Chip Scale BGA (ucBGA) packages ranging from 32 to 144 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters.

A user programmable internal oscillator and a timer are included in the device for tasks like LED control, keyboard scanner and similar housekeeping type state machines. This feature can be optionally disabled to save power.

The ispMACH 4000ZE family has enhanced system integration capabilities. It supports a 1.8V supply voltage and 3.3V, 2.5V, 1.8V and 1.5V interface voltages. Additionally, inputs can be safely driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The ispMACH 4000ZE also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. The ispMACH 4000ZE family members are 1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to V<sub>CC</sub> (logic core).

## Overview

The ispMACH 4000ZE devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1.



#### Figure 1. Functional Block Diagram



Figure 3. AND Array



## **Enhanced Logic Allocator**

Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term cluster is associated with a macrocell. The cluster size for the ispMACH 4000ZE family is 4+1 (total 5) product terms. The software automatically considers the availability and distribution of product term clusters as it fits the functions within a GLB. The logic allocator is designed to provide two speed paths: 20-PT Speed Locking path and an up to 80-PT path. The availability of these two paths lets designers trade timing variability for increased performance.

The enhanced Logic Allocator of the ispMACH 4000ZE family consists of the following blocks:

- Product Term Allocator
- Cluster Allocator
- Wide Steering Logic

Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB.

#### Figure 4. Macrocell Slice





### Product Term Allocator

The product term allocator assigns product terms from a cluster to either logic or control applications as required by the design being implemented. Product terms that are used as logic are steered into a 5-input OR gate associated with the cluster. Product terms that used for control are steered either to the macrocell or I/O cell associated with the cluster. Table 2 shows the available functions for each of the five product terms in the cluster.

| Product Term   | Logic    | Control                                                                     |
|----------------|----------|-----------------------------------------------------------------------------|
| PT <i>n</i>    | Logic PT | Single PT for XOR/OR                                                        |
| PT <i>n</i> +1 | Logic PT | Individual Clock (PT Clock)                                                 |
| PT <i>n</i> +2 | Logic PT | Individual Initialization or Individual Clock Enable (PT Initialization/CE) |
| PT <i>n</i> +3 | Logic PT | Individual Initialization (PT Initialization)                               |
| PT <i>n</i> +4 | Logic PT | Individual OE (PTOE)                                                        |

### **Cluster Allocator**

The cluster allocator allows clusters to be steered to neighboring macrocells, thus allowing the creation of functions with more product terms. Table 3 shows which clusters can be steered to which macrocells. Used in this manner, the cluster allocator can be used to form functions of up to 20 product terms. Additionally, the cluster allocator accepts inputs from the wide steering logic. Using these inputs, functions up to 80 product terms can be created.

| Macrocell |     | Available | Clusters |     |
|-----------|-----|-----------|----------|-----|
| MO        | —   | C0        | C1       | C2  |
| M1        | C0  | C1        | C2       | C3  |
| M2        | C1  | C2        | C3       | C4  |
| M3        | C2  | C3        | C4       | C5  |
| M4        | C3  | C4        | C5       | C6  |
| M5        | C4  | C5        | C6       | C7  |
| M6        | C5  | C6        | C7       | C8  |
| M7        | C6  | C7        | C8       | C9  |
| M8        | C7  | C8        | C9       | C10 |
| M9        | C8  | C9        | C10      | C11 |
| M10       | C9  | C10       | C11      | C12 |
| M11       | C10 | C11       | C12      | C13 |
| M12       | C11 | C12       | C13      | C14 |
| M13       | C12 | C13       | C14      | C15 |
| M14       | C13 | C14       | C15      | —   |
| M15       | C14 | C15       | _        | _   |

#### Table 3. Available Clusters for Each Macrocell

## Wide Steering Logic

The wide steering logic allows the output of the cluster allocator n to be connected to the input of the cluster allocator n+4. Thus, cluster chains can be formed with up to 80 product terms, supporting wide product term functions and allowing performance to be increased through a single GLB implementation. Table 4 shows the product term chains.



| Expansion<br>Chains | Macrocells Associated with Expansion Chain<br>(with Wrap Around) | Max PT/<br>Macrocell |
|---------------------|------------------------------------------------------------------|----------------------|
| Chain-0             | M0 Õ M4 Õ M8 Õ M12 Õ M0                                          | 75                   |
| Chain-1             | M1 Õ M5 Õ M9 Õ M13 Õ M1                                          | 80                   |
| Chain-2             | M2 Õ M6 Õ M10 Õ M14 Õ M2                                         | 75                   |
| Chain-3             | M3 Õ M7 Õ M11 Õ M15 Õ M3                                         | 70                   |

#### Table 4. Product Term Expansion Capability

Every time the super cluster allocator is used, there is an incremental delay of  $t_{EXP}$ . When the super cluster allocator is used, all destinations other than the one being steered to, are given the value of ground (i.e., if the super cluster is steered to M (n+4), then M (n) is ground).

## Macrocell

The 16 macrocells in the GLB are driven by the 16 outputs from the logic allocator. Each macrocell contains a programmable XOR gate, a programmable register/latch, along with routing for the logic and control functions. Figure 5 shows a graphical representation of the macrocell. The macrocells feed the ORP and GRP. A direct input from the I/O cell allows designers to use the macrocell to construct high-speed input registers. A programmable delay in this path allows designers to choose between the fastest possible set-up time and zero hold time.

#### Figure 5. Macrocell



## **Enhanced Clock Multiplexer**

The clock input to the flip-flop can select any of the four block clocks along with the shared PT clock, and true and complement forms of the optional individual term clock. An 8:1 multiplexer structure is used to select the clock. The eight sources for the clock multiplexer are as follows:

- Block CLK0
- Block CLK1



## **Output Routing Pool (ORP)**

The Output Routing Pool allows macrocell outputs to be connected to any of several I/O cells within an I/O block. This provides greater flexibility in determining the pinout and allows design changes to occur without affecting the pinout. The output routing pool also provides a parallel capability for routing macrocell-level OE product terms. This allows the OE product term to follow the macrocell output as it is switched between I/O cells. The enhanced ORP of the ispMACH 4000ZE family consists of the following elements:

- Output Routing Multiplexers
- OE Routing Multiplexers

Figure 7 shows the structure of the ORP from the I/O cell perspective. This is referred to as an ORP slice. Each ORP has as many ORP slices as there are I/O cells in the corresponding I/O block.

#### Figure 7. ORP Slice



Output Routing Multiplexer



## **Output Routing Multiplexers**

The details of connections between the macrocells and the I/O cells vary across devices and within a device dependent on the maximum number of I/Os available. Tables 5-7 provide the connection details.

Table 5. GLB/MC/ORP Combinations for ispMACH 4256ZE

| GLB/MC       | ORP Mux Input Macrocells             |
|--------------|--------------------------------------|
| [GLB] [MC 0] | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1] | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 2] | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 3] | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 4] | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 5] | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 6] | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 7] | M14, M15, M0, M1, M2, M3, M4, M5     |



#### Table 6. GLB/MC/ORP Combinations for ispMACH 4128ZE

| GLB/MC        | ORP Mux Input Macrocells             |
|---------------|--------------------------------------|
| [GLB] [MC 0]  | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1]  | M1, M2, M3, M4, M5, M6, M7, M8       |
| [GLB] [MC 2]  | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 3]  | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 4]  | M5, M6, M7, M8, M9, M10, M11, M12    |
| [GLB] [MC 5]  | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 6]  | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 7]  | M9, M10, M11, M12, M13, M14, M15, M0 |
| [GLB] [MC 8]  | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 9]  | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 10] | M13, M14, M15, M0, M1, M2, M3, M4    |
| [GLB] [MC 11] | M14, M15, M0, M1, M2, M3, M4, M5     |

#### Table 7. GLB/MC/ORP Combinations for ispMACH 4032ZE and 4064ZE

| GLB/MC        | ORP Mux Input Macrocells             |
|---------------|--------------------------------------|
| [GLB] [MC 0]  | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1]  | M1, M2, M3, M4, M5, M6, M7, M8       |
| [GLB] [MC 2]  | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 3]  | M3, M4, M5, M6, M7, M8, M9, M10      |
| [GLB] [MC 4]  | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 5]  | M5, M6, M7, M8, M9, M10, M11, M12    |
| [GLB] [MC 6]  | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 7]  | M7, M8, M9, M10, M11, M12, M13, M14  |
| [GLB] [MC 8]  | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 9]  | M9, M10, M11, M12, M13, M14, M15, M0 |
| [GLB] [MC 10] | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 11] | M11, M12, M13, M14, M15, M0, M1, M2  |
| [GLB] [MC 12] | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 13] | M13, M14, M15, M0, M1, M2, M3, M4    |
| [GLB] [MC 14] | M14, M15, M0, M1, M2, M3, M4, M5     |
| [GLB] [MC 15] | M15, M0, M1, M2, M3, M4, M5, M6      |

## **Output Enable Routing Multiplexers**

The OE Routing Pool provides the corresponding local output enable (OE) product term to the I/O cell.

## I/O Cell

The I/O cell contains the following programmable elements: output buffer, input buffer, OE multiplexer, Power Guard and bus maintenance circuitry. Figure 8 details the I/O cell.



The number of BIE inputs, thus the number of Power Guard "Blocks" that can exist in a device, depends on the device size. Table 8 shows the number of BIE signals available in the ispMACH 4000ZE family. The number of I/Os available in each block is shown in the Ordering Information section of this data sheet.

| Device         | Number of Logic Blocks, Power<br>Guard Blocks and BIE Signals |  |
|----------------|---------------------------------------------------------------|--|
| ispMACH 4032ZE | Two (Blocks: A and B)                                         |  |
| ispMACH 4064ZE | Four (Blocks: A, B, C and D)                                  |  |
| ispMACH 4128ZE | Eight (Blocks: A, B, C,, H)                                   |  |
| ispMACH 4256ZE | Sixteen (Blocks: A, B, C,, P)                                 |  |

#### Table 8. Number of BIE Signals Available in ispMACH 4000ZE Devices

## **Power Guard for Dedicated Inputs**

Power Guard can optionally be applied to the dedicated inputs. The dedicated inputs and clocks are controlled by the BIE of the logic blocks shown in Tables 9 and 10.

#### Table 9. Dedicated Clock Inputs to BIE Association

| CLK/I    | 32 MC Block | 64MC Block | 128MC Block | 256MC Block |
|----------|-------------|------------|-------------|-------------|
| CLK0 / I | A           | A          | A           | A           |
| CLK1 / I | A           | В          | D           | Н           |
| CLK2 / I | В           | С          | E           | I           |
| CLK3 / I | В           | D          | Н           | Р           |

#### Table 10. Dedicated Inputs to BIE Association

| Dedicated Input | 4064ZE Block | 4128ZE Block | 4256ZE Block |
|-----------------|--------------|--------------|--------------|
| 0               | A            | В            | D            |
| 1               | В            | С            | E            |
| 2               | В            | D            | G            |
| 3               | С            | F            | G            |
| 4               | D            | G            | J            |
| 5               | D            | Н            | L            |
| 6               | —            | —            | М            |
| 7               | _            | —            | 0            |
| 8               | _            | —            | 0            |
| 9               |              | —            | В            |

For more information on the Power Guard function refer to TN1174, <u>Advanced Features of the ispMACH 4000ZE</u> <u>Family</u>.

# Global OE (GOE) and Block Input Enable (BIE) Generation

Most ispMACH 4000ZE family devices have a 4-bit wide Global OE (GOE) Bus (Figure 11), except the ispMACH 4032 device that has a 2-bit wide Global OE Bus (Figure 12). This bus is derived from a 4-bit internal global OE (GOE) PT bus and two dual purpose I/O or GOE pins. Each signal that drives the bus can optionally be inverted.

Each GLB has a block-level OE PT that connects to all bits of the Global OE PT bus with four fuses. Hence, for a 256-macrocell device (with 16 blocks), each line of the bus is driven from 16 OE product terms. Figures 9 and 10 show a graphical representation of the global OE generation.



mated test equipment. This equipment can then be used to program ispMACH 4000ZE devices during the testing of a circuit board.

## **User Electronic Signature**

The User Electronic Signature (UES) allows the designer to include identification bits or serial numbers inside the device, stored in E<sup>2</sup>CMOS memory. The ispMACH 4000ZE device contains 32 UES bits that can be configured by the user to store unique data such as ID codes, revision numbers or inventory control codes.

## **Security Bit**

A programmable security bit is provided on the ispMACH 4000ZE devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device.

# Hot Socketing

The ispMACH 4000ZE devices are well-suited for applications that require hot socketing capability. Hot socketing a device requires that the device, during power-up and down, can tolerate active signals on the I/Os and inputs without being damaged. Additionally, it requires that the effects of I/O pin loading be minimal on active signals. The isp-MACH 4000ZE devices provide this capability for input voltages in the range 0V to 3.0V.

## **Density Migration**

The ispMACH 4000ZE family has been designed to ensure that different density devices in the same package have the same pin-out. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is possible to shift a lower utilization design targeted for a high density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case.



## I/O Recommended Operating Conditions

|                     | V <sub>CCO</sub> (V) <sup>1</sup> |      |  |
|---------------------|-----------------------------------|------|--|
| Standard            | Min.                              | Max. |  |
| LVTTL               | 3.0                               | 3.6  |  |
| LVCMOS 3.3          | 3.0                               | 3.6  |  |
| Extended LVCMOS 3.3 | 2.7                               | 3.6  |  |
| LVCMOS 2.5          | 2.3                               | 2.7  |  |
| LVCMOS 1.8          | 1.65                              | 1.95 |  |
| LVCMOS 1.5          | 1.4                               | 1.6  |  |
| PCI 3.3             | 3.0                               | 3.6  |  |

1. Typical values for  $V_{CCO}$  are the average of the min. and max. values.

# **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                         | Parameter                             | Condition                                        | Min.                    | Тур. | Max.                    | Units |
|--------------------------------|---------------------------------------|--------------------------------------------------|-------------------------|------|-------------------------|-------|
| $I_{\rm IL}, I_{\rm IH}^{1,2}$ | Input Leakage Current                 | $0 \le V_{IN} < V_{CCO}$                         | —                       | 0.5  | 1                       | μΑ    |
| I <sub>IH</sub> <sup>1</sup>   | Input High Leakage Current            | $V_{CCO} < V_{IN} \le 5.5V$                      | —                       |      | 10                      | μA    |
| I <sub>PU</sub>                | I/O Weak Pull-up Resistor Current     | $0 \leq V_{IN} \leq 0.7 V_{CCO}$                 | -20                     |      | -150                    | μA    |
| I <sub>PD</sub>                | I/O Weak Pull-down Resistor Current   | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{IH}$ (MAX)   | 30                      |      | 150                     | μA    |
| I <sub>BHLS</sub>              | Bus Hold Low Sustaining Current       | $V_{IN} = V_{IL} (MAX)$                          | 30                      |      | —                       | μA    |
| I <sub>BHHS</sub>              | Bus Hold High Sustaining Current      | $V_{IN} = 0.7 V_{CCO}$                           | -20                     |      | —                       | μA    |
| I <sub>BHLO</sub>              | Bus Hold Low Overdrive Current        | $0V \le V_{IN} \le V_{BHT}$                      | —                       |      | 150                     | μA    |
| I <sub>BHHO</sub>              | Bus Hold High Overdrive Current       | $V_{BHT} \le V_{IN} \le V_{CCO}$                 | —                       |      | -150                    | μA    |
| V <sub>BHT</sub>               | Bus Hold Trip Points                  | —                                                | V <sub>CCO</sub> * 0.35 |      | V <sub>CCO</sub> * 0.65 | V     |
| C <sub>1</sub>                 | I/O Capacitance <sup>3</sup>          | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 8    | —                       | pf    |
| 01                             | 1/O Capacitance                       | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | —                       | 0    | —                       | рі    |
| C <sub>2</sub>                 | Clock Capacitance <sup>3</sup>        | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 6    | —                       | nf    |
| 02                             | Clock Capacitance                     | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | —                       | 0    | —                       | pf    |
| C <sub>3</sub>                 | Global Input Capacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 6    | —                       | pf    |
| $\cup_3$                       |                                       | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX)  | —                       | 0    | —                       | Ы     |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

 I<sub>IH</sub> excursions of up to 1.5µA maximum per pin above the spec limit may be observed for certain voltage conditions on no more than 10% of the device's I/O pins.

3. Measured  $T_A = 25^{\circ}C$ , f = 1.0MHz.





# **Power Consumption**



# **Power Estimation Coefficients**<sup>1</sup>

| Device         | Α     | В     |
|----------------|-------|-------|
| ispMACH 4032ZE | 0.010 | 0.009 |
| ispMACH 4064ZE | 0.011 | 0.009 |
| ispMACH 4128ZE | 0.012 | 0.009 |
| ispMACH 4256ZE | 0.013 | 0.009 |

1. For further information about the use of these coefficients, refer to TN1187, <u>Power Esti-</u> mation in ispMACH 4000ZE Devices.



# **Switching Test Conditions**

Figure 17 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 13.

### Figure 17. Output Test Load, LVTTL and LVCMOS Standards



Table 13. Test Fixture Required Components

| Test Condition               | R <sub>1</sub> | R <sub>2</sub> | CL1  | Timing Ref.                      | V <sub>cco</sub>   |
|------------------------------|----------------|----------------|------|----------------------------------|--------------------|
|                              |                |                |      | LVCMOS 3.3 = 1.5V                | LVCMOS 3.3 = 3.0V  |
|                              |                |                |      | LVCMOS 2.5 = $\frac{V_{CCO}}{2}$ | LVCMOS 2.5 = 2.3V  |
| LVCMOS I/O, (L -> H, H -> L) | 106Ω           | 106Ω           | 35pF | LVCMOS 1.8 = $\frac{V_{CCO}}{2}$ | LVCMOS 1.8 = 1.65V |
|                              |                |                |      | LVCMOS 1.5 = $\frac{V_{CCO}}{2}$ | LVCMOS 1.5 = 1.4V  |
| LVCMOS I/O (Z -> H)          | $\infty$       | 106Ω           | 35pF | 1.5V                             | 3.0V               |
| LVCMOS I/O (Z -> L)          | 106Ω           | ×              | 35pF | 1.5V                             | 3.0V               |
| LVCMOS I/O (H -> Z)          | $\infty$       | 106Ω           | 5pF  | V <sub>OH</sub> - 0.3            | 3.0V               |
| LVCMOS I/O (L -> Z)          | 106Ω           | 8              | 5pF  | V <sub>OL</sub> + 0.3            | 3.0V               |

1. C<sub>L</sub> includes test fixtures and probe capacitance.



# **Signal Descriptions**

| Signal Names                          | Desci                                                                                                | ription                                                                                                 |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| TMS                                   | Input – This pin is the IEEE 1149.1 Test M the state machine.                                        | Input – This pin is the IEEE 1149.1 Test Mode Select input, which is used to control the state machine. |  |  |
| тск                                   | Input – This pin is the IEEE 1149.1 Test C state machine.                                            | lock input pin, used to clock through the                                                               |  |  |
| TDI                                   | Input – This pin is the IEEE 1149.1 Test D                                                           | ata In pin, used to load data.                                                                          |  |  |
| TDO                                   | Output – This pin is the IEEE 1149.1 Test                                                            | Data Out pin used to shift data out.                                                                    |  |  |
| GOE0/IO, GOE1/IO                      | These pins are configured to be either Global Output Enable Input or as general I/O pins.            |                                                                                                         |  |  |
| GND                                   | Ground                                                                                               |                                                                                                         |  |  |
| NC                                    | Not Connected                                                                                        |                                                                                                         |  |  |
| V <sub>CC</sub>                       | The power supply pins for logic core and J                                                           | ITAG port.                                                                                              |  |  |
| CLK0/I, CLK1/I, CLK2/I, CLK3/I        | These pins are configured to be either CLI                                                           | K input or as an input.                                                                                 |  |  |
| V <sub>CCO0</sub> , V <sub>CCO1</sub> | The power supply pins for each I/O bank.                                                             |                                                                                                         |  |  |
|                                       | Input/Output <sup>1</sup> – These are the general pur reference (alpha) and z is macrocell reference |                                                                                                         |  |  |
|                                       | ispMACH 4032ZE                                                                                       | y: A-B                                                                                                  |  |  |
| yzz                                   | ispMACH 4064ZE                                                                                       | y: A-D                                                                                                  |  |  |
|                                       | ispMACH 4128ZE                                                                                       | y: A-H                                                                                                  |  |  |
|                                       | ispMACH 4256ZE                                                                                       | y: A-P                                                                                                  |  |  |

1. In some packages, certain I/Os are only available for use as inputs. See the Logic Signal Connections tables for details.

# **ORP Reference Table**

|                                          | 4032ZE |    | 4064ZE                         |    | 412 | 8ZE |    | 4256ZE |                    |
|------------------------------------------|--------|----|--------------------------------|----|-----|-----|----|--------|--------------------|
| Number of I/Os                           | 32     | 32 | 48                             | 64 | 64  | 96  | 64 | 96     | 108                |
| Number of GLBs                           | 2      | 4  | 4                              | 4  | 8   | 8   | 16 | 16     | 16                 |
| Number of<br>I/Os per GLB                | 16     | 8  | Mixture of<br>9, 10,<br>14, 15 | 16 | 8   | 12  | 4  | 6      | Mixture of 6, 7, 8 |
| Reference ORP<br>Table (I/Os per<br>GLB) | 16     | 8  | 9, 10,<br>14, 15               | 16 | 8   | 12  | 4  | 6      | 6, 7, 8            |



# ispMACH 4032ZE and 4064ZE Logic Signal Connections: 48 TQFP (Cont.)

|            |             | ispMACH 4032ZE | ispMACH 4064ZE |
|------------|-------------|----------------|----------------|
| Pin Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| 43         | 0           | CLK0/I         | CLK0/I         |
| 44         | 0           | A0/GOE0        | A0/GOE0        |
| 45         | 0           | A1             | A1             |
| 46         | 0           | A2             | A2             |
| 47         | 0           | A3             | A4             |
| 48         | 0           | A4             | A6             |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP

| Pin    | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 1      | -      | GND           | GND           | GND           |
| 2      | -      | TDI           | TDI           | TDI           |
| 3      | 0      | A8            | B0            | C12           |
| 4      | 0      | A9            | B2            | C10           |
| 5      | 0      | A10           | B4            | C6            |
| 6      | 0      | A11           | B6            | C2            |
| 7      | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 8      | 0      | A12           | B8            | D12           |
| 9      | 0      | A13           | B10           | D10           |
| 10     | 0      | A14           | B12           | D6            |
| 11     | 0      | A15           | B13           | D4            |
| 12*    | 0      |               | I             | I             |
| 13     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 14     | 0      | B15           | C14           | E4            |
| 15     | 0      | B14           | C12           | E6            |
| 16     | 0      | B13           | C10           | E10           |
| 17     | 0      | B12           | C8            | E12           |
| 18     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 19     | 0      | B11           | C6            | F2            |
| 20     | 0      | B10           | C5            | F6            |
| 21     | 0      | B9            | C4            | F10           |
| 22     | 0      | B8            | C2            | F12           |
| 23*    | 0      |               | I             | I             |
| 24     | -      | TCK           | ТСК           | ТСК           |
| 25     | -      | VCC           | VCC           | VCC           |
| 26     | -      | GND           | GND           | GND           |
| 27*    | 0      |               | I             |               |
| 28     | 0      | B7            | D13           | G12           |
| 29     | 0      | B6            | D12           | G10           |
| 30     | 0      | B5            | D10           | G6            |
| 31     | 0      | B4            | D8            | G2            |
| 32     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 33     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 34     | 0      | B3            | D6            | H12           |
| 35     | 0      | B2            | D4            | H10           |
| 36     | 0      | B1            | D2            | H6            |
| 37     | 0      | B0            | D0            | H2            |
| 38     | 0      | CLK1/I        | CLK1/I        | CLK1/I        |
| 39     | 1      | CLK2/I        | CLK2/I        | CLK2/I        |
| 40     | -      | VCC           | VCC           | VCC           |
| 41     | 1      | CO            | E0            | 12            |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP (Cont.)

| Pin    | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 83     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| 84     | 1      | D3            | H6            | P12           |
| 85     | 1      | D2            | H4            | P10           |
| 86     | 1      | D1            | H2            | P6            |
| 87     | 1      | D0/GOE1       | H0/GOE1       | P2/GOE1       |
| 88     | 1      | CLK3/I        | CLK3/I        | CLK3/I        |
| 89     | 0      | CLK0/I        | CLK0/I        | CLK0/I        |
| 90     | -      | VCC           | VCC           | VCC           |
| 91     | 0      | A0/GOE0       | A0/GOE0       | A2/GOE0       |
| 92     | 0      | A1            | A2            | A6            |
| 93     | 0      | A2            | A4            | A10           |
| 94     | 0      | A3            | A6            | A12           |
| 95     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 96     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 97     | 0      | A4            | A8            | B2            |
| 98     | 0      | A5            | A10           | B6            |
| 99     | 0      | A6            | A12           | B10           |
| 100    | 0      | A7            | A14           | B12           |

\* This pin is input only.



# ispMACH 4128ZE Logic Signal Connections: 132 ucBGA

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| GND*        | -           | GND           |
| A1          | -           | TDI           |
| B1          | 0           | VCCO (Bank 0) |
| D3          | 0           | B0            |
| C1          | 0           | B1            |
| D2          | 0           | B2            |
| D1          | 0           | B4            |
| E4          | 0           | B5            |
| F3          | 0           | B6            |
| E2          | 0           | GND (Bank 0)  |
| E1          | 0           | B8            |
| E3          | 0           | B9            |
| F4          | 0           | B10           |
| G4          | 0           | B12           |
| F2          | 0           | B13           |
| G3          | 0           | B14           |
| H4          | 0           | VCCO (Bank 0) |
| F1          | 0           | C14           |
| G2          | 0           | C13           |
| G1          | 0           | C12           |
| H3          | 0           | C10           |
| J4          | 0           | C9            |
| H1          | 0           | C8            |
| H2          | 0           | GND (Bank 0)  |
| J3          | 0           | C6            |
| J1          | 0           | C5            |
| J2          | 0           | C4            |
| K3          | 0           | C2            |
| K2          | 0           | C1            |
| K1          | 0           | CO            |
| L2          | 0           | VCCO (Bank 0) |
| L1          | -           | ТСК           |
| M1          | -           | VCC           |
| GND*        | -           | GND           |
| L3          | 0           | D14           |
| M2          | 0           | D13           |
| K4          | 0           | D12           |
| M3          | 0           | D10           |
| K5          | 0           | D9            |
| L4          | 0           | D8            |
| M4          | 0           | GND (Bank 0)  |
| J5          | 0           | VCCO (Bank 0) |
| L5          | 0           | D6            |



# ispMACH 4128ZE Logic Signal Connections: 132 ucBGA (Cont.)

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| M5          | 0           | D5            |
| J6          | 0           | D4            |
| K6          | 0           | D2            |
| L6          | 0           | D1            |
| M6          | 0           | D0            |
| K7          | 0           | CLK1/I        |
| L7          | 1           | GND (Bank 1)  |
| J7          | 1           | CLK2/I        |
| M7          | -           | VCC           |
| K8          | 1           | E0            |
| L8          | 1           | E1            |
| M8          | 1           | E2            |
| J8          | 1           | E4            |
| L9          | 1           | E5            |
| M9          | 1           | E6            |
| K9          | 1           | VCCO (Bank 1) |
| J9          | 1           | GND (Bank 1)  |
| L10         | 1           | E8            |
| K10         | 1           | E9            |
| M10         | 1           | E10           |
| L11         | 1           | E12           |
| K12         | 1           | E13           |
| M11         | 1           | E14           |
| GND*        | -           | GND           |
| M12         | -           | TMS           |
| L12         | 1           | VCCO (Bank 1) |
| K11         | 1           | F0            |
| J10         | 1           | F1            |
| H9          | 1           | F2            |
| J12         | 1           | F4            |
| J11         | 1           | F5            |
| H10         | 1           | F6            |
| H12         | 1           | GND (Bank 1)  |
| G9          | 1           | F8            |
| H11         | 1           | F9            |
| F9          | 1           | F10           |
| G12         | 1           | F12           |
| G11         | 1           | F13           |
| G10         | 1           | F14           |
| F12         | 1           | VCCO (Bank 1) |
| F10         | 1           | G14           |
| F11         | 1           | G13           |
| E11         | 1           | G12           |
| E10         | 1           | G10           |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |  |
|--------|--------|---------------|---------------|---------------|--|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |  |
| F6     | -      | GND           | GND           | GND           |  |
| A1     | -      | TDI           | TDI           | TDI           |  |
| E4     | 0      | NC Ball       | VCCO (Bank 0) | VCCO (Bank 0) |  |
| B2     | 0      | NC Ball       | B0            | C12           |  |
| B1     | 0      | NC Ball       | B1            | C10           |  |
| C3     | 0      | A8            | B2            | C8            |  |
| C2     | 0      | A9            | B4            | C6            |  |
| C1     | 0      | A10           | B5            | C4            |  |
| D1     | 0      | A11           | B6            | C2            |  |
| G5     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |  |
| D2     | 0      | NC Ball       | NC Ball       | D14           |  |
| D3     | 0      | NC Ball       | NC Ball       | D12           |  |
| E1     | 0      | NC Ball       | B8            | D10           |  |
| E2     | 0      | A12           | B9            | D8            |  |
| F2     | 0      | A13           | B10           | D6            |  |
| D4     | 0      | A14           | B12           | D4            |  |
| F1     | 0      | A15           | B13           | D2            |  |
| F3*    | 0      |               | B14           | D0            |  |
| F4     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |  |
| G1     | 0      | B15           | C14           | E0            |  |
| E3     | 0      | B14           | C13           | E2            |  |
| G2     | 0      | B13           | C12           | E4            |  |
| G3     | 0      | B12           | C10           | E6            |  |
| H1     | 0      | NC Ball       | C9            | E8            |  |
| H3     | 0      | NC Ball       | C8            | E10           |  |
| H2     | 0      | NC Ball       | NC Ball       | E12           |  |
| H4     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |  |
| J1     | 0      | B11           | C6            | F2            |  |
| J3     | 0      | B10           | C5            | F4            |  |
| J2     | 0      | B9            | C4            | F6            |  |
| K1     | 0      | B8            | C2            | F8            |  |
| K2*    | 0      |               | C1            | F10           |  |
| L1     | 0      | NC Ball       | CO            | F12           |  |
| G4     | 0      | NC Ball       | VCCO (Bank 0) | VCCO (Bank 0) |  |
| L2     | -      | ТСК           | ТСК           | ТСК           |  |
| H5     | -      | VCC           | VCC           | VCC           |  |
| G6     | -      | GND           | GND           | GND           |  |
| M1     | 0      | NC Ball       | NC Ball       | G14           |  |
| K3     | 0      | NC Ball       | NC Ball       | G12           |  |
| M2     | 0      | NC Ball       | D14           | G10           |  |
| L3*    | 0      |               | D13           | G8            |  |



# ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP (Cont.)

|            |             | LC4128ZE      | LC4256ZE     |
|------------|-------------|---------------|--------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad   |
| 129        | -           | VCC           | VCC          |
| 130        | 0           | A0/GOE0       | A2/GOE0      |
| 131        | 0           | A1            | A4           |
| 132        | 0           | A2            | A6           |
| 133        | 0           | A4            | A8           |
| 134        | 0           | A5            | A10          |
| 135        | 0           | A6            | A12          |
| 136        | 0           | VCCO (Bank 0) | VCCO (Bank 0 |
| 137        | 0           | GND (Bank 0)  | GND (Bank 0) |
| 138        | 0           | A8            | B2           |
| 139        | 0           | A9            | B4           |
| 140        | 0           | A10           | B6           |
| 141        | 0           | A12           | B8           |
| 142        | 0           | A13           | B10          |
| 143        | 0           | A14           | B12          |
| 144*       | 0           | NC            | I            |

\* This pin is input only for the LC4256ZE.



## Figure 20. Mark Format for 64 ucBGA and 132 ucBGA Packages

| LC4064ZE<br>4UN-5I<br>Datecode | LC4128ZE<br>7UN<br>Datecode |
|--------------------------------|-----------------------------|
| Dual Mark                      | Single Mar                  |

## Lead-Free Packaging

#### Commercial

| Device   | Part Number       | Macrocells | Voltage | t <sub>PD</sub> | Package         | Pin/Ball<br>Count | I/O | Grade |
|----------|-------------------|------------|---------|-----------------|-----------------|-------------------|-----|-------|
| LC4032ZE | LC4032ZE-4TN48C   | 32         | 1.8     | 4.4             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4032ZE-5TN48C   | 32         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4032ZE-7TN48C   | 32         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4032ZE-4MN64C   | 32         | 1.8     | 4.4             | Lead-Free csBGA | 64                | 32  | С     |
|          | LC4032ZE-5MN64C   | 32         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 32  | С     |
|          | LC4032ZE-7MN64C   | 32         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 32  | С     |
|          | LC4064ZE-4TN48C   | 64         | 1.8     | 4.7             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4064ZE-5TN48C   | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4064ZE-7TN48C   | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 48                | 32  | С     |
|          | LC4064ZE-4TN100C  | 64         | 1.8     | 4.7             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4064ZE-5TN100C  | 64         | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
| LC4064ZE | LC4064ZE-7TN100C  | 64         | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
| LC4004ZE | LC4064ZE-4MN64C   | 64         | 1.8     | 4.7             | Lead-Free csBGA | 64                | 48  | С     |
|          | LC4064ZE-5MN64C   | 64         | 1.8     | 5.8             | Lead-Free csBGA | 64                | 48  | С     |
|          | LC4064ZE-7MN64C   | 64         | 1.8     | 7.5             | Lead-Free csBGA | 64                | 48  | С     |
|          | LC4064ZE-4MN144C  | 64         | 1.8     | 4.7             | Lead-Free csBGA | 144               | 64  | С     |
|          | LC4064ZE-5MN144C  | 64         | 1.8     | 5.8             | Lead-Free csBGA | 144               | 64  | С     |
|          | LC4064ZE-7MN144C  | 64         | 1.8     | 7.5             | Lead-Free csBGA | 144               | 64  | С     |
| LC4128ZE | LC4128ZE-5TN100C  | 128        | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4128ZE-7TN100C  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4128ZE-5TN144C  | 128        | 1.8     | 5.8             | Lead-Free TQFP  | 144               | 96  | С     |
|          | LC4128ZE-7TN144C  | 128        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | С     |
|          | LC4128ZE-5UMN132C | 128        | 1.8     | 5.8             | Lead-Free ucBGA | 132               | 96  | С     |
|          | LC4128ZE-7UMN132C | 128        | 1.8     | 7.5             | Lead-Free ucBGA | 132               | 96  | С     |
|          | LC4128ZE-5MN144C  | 128        | 1.8     | 5.8             | Lead-Free csBGA | 144               | 96  | С     |
|          | LC4128ZE-7MN144C  | 128        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 96  | С     |
| LC4256ZE | LC4256ZE-5TN100C  | 256        | 1.8     | 5.8             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4256ZE-7TN100C  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 100               | 64  | С     |
|          | LC4256ZE-5TN144C  | 256        | 1.8     | 5.8             | Lead-Free TQFP  | 144               | 96  | С     |
|          | LC4256ZE-7TN144C  | 256        | 1.8     | 7.5             | Lead-Free TQFP  | 144               | 96  | С     |
|          | LC4256ZE-5MN144C  | 256        | 1.8     | 5.8             | Lead-Free csBGA | 144               | 108 | С     |
|          | LC4256ZE-7MN144C  | 256        | 1.8     | 7.5             | Lead-Free csBGA | 144               | 108 | С     |