

Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Active                                                                      |
|---------------------------------|-----------------------------------------------------------------------------|
| Programmable Type               | In System Programmable                                                      |
| Delay Time tpd(1) Max           | 7.5 ns                                                                      |
| Voltage Supply - Internal       | 1.7V ~ 1.9V                                                                 |
| Number of Logic Elements/Blocks | 16                                                                          |
| Number of Macrocells            | 256                                                                         |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 96                                                                          |
| Operating Temperature           | -40°C ~ 105°C (TJ)                                                          |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 144-LQFP                                                                    |
| Supplier Device Package         | 144-TQFP (20x20)                                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/lc4256ze-7tn144i |
|                                 |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 3. AND Array



#### **Enhanced Logic Allocator**

Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term cluster is associated with a macrocell. The cluster size for the ispMACH 4000ZE family is 4+1 (total 5) product terms. The software automatically considers the availability and distribution of product term clusters as it fits the functions within a GLB. The logic allocator is designed to provide two speed paths: 20-PT Speed Locking path and an up to 80-PT path. The availability of these two paths lets designers trade timing variability for increased performance.

The enhanced Logic Allocator of the ispMACH 4000ZE family consists of the following blocks:

- Product Term Allocator
- Cluster Allocator
- Wide Steering Logic

Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB.

#### Figure 4. Macrocell Slice





#### **Output Routing Pool (ORP)**

The Output Routing Pool allows macrocell outputs to be connected to any of several I/O cells within an I/O block. This provides greater flexibility in determining the pinout and allows design changes to occur without affecting the pinout. The output routing pool also provides a parallel capability for routing macrocell-level OE product terms. This allows the OE product term to follow the macrocell output as it is switched between I/O cells. The enhanced ORP of the ispMACH 4000ZE family consists of the following elements:

- Output Routing Multiplexers
- OE Routing Multiplexers

Figure 7 shows the structure of the ORP from the I/O cell perspective. This is referred to as an ORP slice. Each ORP has as many ORP slices as there are I/O cells in the corresponding I/O block.

#### Figure 7. ORP Slice



Output Routing Multiplexer



#### **Output Routing Multiplexers**

The details of connections between the macrocells and the I/O cells vary across devices and within a device dependent on the maximum number of I/Os available. Tables 5-7 provide the connection details.

Table 5. GLB/MC/ORP Combinations for ispMACH 4256ZE

| GLB/MC       | ORP Mux Input Macrocells             |
|--------------|--------------------------------------|
| [GLB] [MC 0] | M0, M1, M2, M3, M4, M5, M6, M7       |
| [GLB] [MC 1] | M2, M3, M4, M5, M6, M7, M8, M9       |
| [GLB] [MC 2] | M4, M5, M6, M7, M8, M9, M10, M11     |
| [GLB] [MC 3] | M6, M7, M8, M9, M10, M11, M12, M13   |
| [GLB] [MC 4] | M8, M9, M10, M11, M12, M13, M14, M15 |
| [GLB] [MC 5] | M10, M11, M12, M13, M14, M15, M0, M1 |
| [GLB] [MC 6] | M12, M13, M14, M15, M0, M1, M2, M3   |
| [GLB] [MC 7] | M14, M15, M0, M1, M2, M3, M4, M5     |



The number of BIE inputs, thus the number of Power Guard "Blocks" that can exist in a device, depends on the device size. Table 8 shows the number of BIE signals available in the ispMACH 4000ZE family. The number of I/Os available in each block is shown in the Ordering Information section of this data sheet.

| Device         | Number of Logic Blocks, Power<br>Guard Blocks and BIE Signals |
|----------------|---------------------------------------------------------------|
| ispMACH 4032ZE | Two (Blocks: A and B)                                         |
| ispMACH 4064ZE | Four (Blocks: A, B, C and D)                                  |
| ispMACH 4128ZE | Eight (Blocks: A, B, C,, H)                                   |
| ispMACH 4256ZE | Sixteen (Blocks: A, B, C,, P)                                 |

#### Table 8. Number of BIE Signals Available in ispMACH 4000ZE Devices

#### **Power Guard for Dedicated Inputs**

Power Guard can optionally be applied to the dedicated inputs. The dedicated inputs and clocks are controlled by the BIE of the logic blocks shown in Tables 9 and 10.

#### Table 9. Dedicated Clock Inputs to BIE Association

| CLK/I    | 32 MC Block | 64MC Block | 128MC Block | 256MC Block |
|----------|-------------|------------|-------------|-------------|
| CLK0 / I | A           | A          | A           | A           |
| CLK1 / I | A           | В          | D           | Н           |
| CLK2 / I | В           | С          | E           | I           |
| CLK3 / I | В           | D          | Н           | Р           |

#### Table 10. Dedicated Inputs to BIE Association

| Dedicated Input | 4064ZE Block | 4128ZE Block | 4256ZE Block |
|-----------------|--------------|--------------|--------------|
| 0               | A            | В            | D            |
| 1               | В            | С            | E            |
| 2               | В            | D            | G            |
| 3               | С            | F            | G            |
| 4               | D            | G            | J            |
| 5               | D            | Н            | L            |
| 6               | —            | —            | М            |
| 7               | _            | _            | 0            |
| 8               |              | —            | 0            |
| 9               |              | —            | В            |

For more information on the Power Guard function refer to TN1174, <u>Advanced Features of the ispMACH 4000ZE</u> <u>Family</u>.

## Global OE (GOE) and Block Input Enable (BIE) Generation

Most ispMACH 4000ZE family devices have a 4-bit wide Global OE (GOE) Bus (Figure 11), except the ispMACH 4032 device that has a 2-bit wide Global OE Bus (Figure 12). This bus is derived from a 4-bit internal global OE (GOE) PT bus and two dual purpose I/O or GOE pins. Each signal that drives the bus can optionally be inverted.

Each GLB has a block-level OE PT that connects to all bits of the Global OE PT bus with four fuses. Hence, for a 256-macrocell device (with 16 blocks), each line of the bus is driven from 16 OE product terms. Figures 9 and 10 show a graphical representation of the global OE generation.



The block-level OE PT of each GLB is also tied to Block Input Enable (BIE) of that block. Hence, for a 256-macrocell device (with 16 blocks), each block's BIE signal is driven by block-level OE PT from each block.





Figure 12. Global OE Generation for ispMACH 4032ZE



### **On-Chip Oscillator and Timer**

An internal oscillator is provided for use in miscellaneous housekeeping functions such as watchdog heartbeats, digital de-glitch circuits and control state machines. The oscillator is disabled by default to save power. Figure 13 shows the block diagram of the oscillator and timer block.



## Absolute Maximum Ratings<sup>1, 2, 3, 4</sup>

| Supply Voltage (V <sub>CC</sub> )                    | o 2.5V |
|------------------------------------------------------|--------|
| Output Supply Voltage (V <sub>CCO</sub> )            | o 4.5V |
| Input or I/O Tristate Voltage Applied <sup>5,6</sup> | o 5.5V |
| Storage Temperature                                  | 150°C  |
| Junction Temperature (Tj) with Power Applied55 to    | 150°C  |

- 1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
- 2. Compliance with Lattice Thermal Management document is required.
- 3. All voltages referenced to GND.
- 4. Please refer to the Lattice ispMACH 4000V/B/C/ZC/ZE Product Family Qualification Summary for complete data, including the ESD performance data.
- 5. Undershoot of -2V and overshoot of ( $V_{IH}$  (MAX) + 2V), up to a total pin voltage of 6V is permitted for a duration of <20ns.
- 6. Maximum of 64 I/Os per device with VIN > 3.6V is allowed.

## **Recommended Operating Conditions**

| Symbol          | Parameter                         |                            |                  | Max. | Units |
|-----------------|-----------------------------------|----------------------------|------------------|------|-------|
| V <sub>CC</sub> | Supply Voltage                    | Standard Voltage Operation | 1.7              | 1.9  | V     |
|                 | Supply voltage                    | Extended Voltage Operation | 1.6 <sup>1</sup> | 1.9  | V     |
| Т <sub>ј</sub>  | Junction Temperature (Commercial) |                            | 0                | 90   | °C    |
|                 | Junction Temperature (Industrial) |                            | -40              | 105  | О°    |

1. Devices operating at 1.6V can expect performance degradation up to 35%.

### **Erase Reprogram Specifications**

| Parameter             | Min.  | Max. | Units  |
|-----------------------|-------|------|--------|
| Erase/Reprogram Cycle | 1,000 |      | Cycles |

Note: Valid over commercial temperature range.

#### Hot Socketing Characteristics<sup>1,2,3</sup>

| Symbol          | Parameter                    | Condition                                     | Min. | Тур. | Max. | Units |
|-----------------|------------------------------|-----------------------------------------------|------|------|------|-------|
| I <sub>DK</sub> | Input or I/O Leakage Current | $0 \le V_{IN} \le 3.0V$ , Tj = 105°C          |      | ±30  | ±150 | μΑ    |
|                 |                              | $0 \le V_{IN} \le 3.0V$ , Tj = $130^{\circ}C$ | _    | ±30  | ±200 | μΑ    |

1. Insensitive to sequence of V<sub>CC</sub> or V<sub>CCO.</sub> However, assumes monotonic rise/fall rates for V<sub>CC</sub> and V<sub>CCO,</sub> provided (V<sub>IN</sub> - V<sub>CCO</sub>)  $\leq$  3.6V.

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCO} < V_{CCO}$  (MAX).

3.  $I_{DK}$  is additive to  $I_{PU}$ ,  $I_{PD}$  or  $I_{BH}$ . Device defaults to pull-up until fuse circuitry is active.



## I/O Recommended Operating Conditions

|                     | V <sub>CCO</sub> (V) <sup>1</sup> |      |  |  |  |
|---------------------|-----------------------------------|------|--|--|--|
| Standard            | Min.                              | Max. |  |  |  |
| LVTTL               | 3.0                               | 3.6  |  |  |  |
| LVCMOS 3.3          | 3.0                               | 3.6  |  |  |  |
| Extended LVCMOS 3.3 | 2.7                               | 3.6  |  |  |  |
| LVCMOS 2.5          | 2.3                               | 2.7  |  |  |  |
| LVCMOS 1.8          | 1.65                              | 1.95 |  |  |  |
| LVCMOS 1.5          | 1.4                               | 1.6  |  |  |  |
| PCI 3.3             | 3.0                               | 3.6  |  |  |  |

1. Typical values for  $V_{CCO}$  are the average of the min. and max. values.

## **DC Electrical Characteristics**

#### **Over Recommended Operating Conditions**

| Symbol                         | Parameter                             | Condition                                        | Min.                    | Тур. | Max.                    | Units |
|--------------------------------|---------------------------------------|--------------------------------------------------|-------------------------|------|-------------------------|-------|
| $I_{\rm IL}, I_{\rm IH}^{1,2}$ | Input Leakage Current                 | $0 \le V_{IN} < V_{CCO}$                         | —                       | 0.5  | 1                       | μΑ    |
| I <sub>IH</sub> <sup>1</sup>   | Input High Leakage Current            | $V_{CCO} < V_{IN} \le 5.5V$                      | —                       | _    | 10                      | μΑ    |
| I <sub>PU</sub>                | I/O Weak Pull-up Resistor Current     | $0 \leq V_{IN} \leq 0.7 V_{CCO}$                 | -20                     | _    | -150                    | μΑ    |
| I <sub>PD</sub>                | I/O Weak Pull-down Resistor Current   | $V_{IL}$ (MAX) $\leq V_{IN} \leq V_{IH}$ (MAX)   | 30                      | _    | 150                     | μΑ    |
| I <sub>BHLS</sub>              | Bus Hold Low Sustaining Current       | $V_{IN} = V_{IL} (MAX)$                          | 30                      | _    | —                       | μΑ    |
| I <sub>BHHS</sub>              | Bus Hold High Sustaining Current      | $V_{IN} = 0.7 V_{CCO}$                           | -20                     | _    | —                       | μΑ    |
| I <sub>BHLO</sub>              | Bus Hold Low Overdrive Current        | $0V \le V_{IN} \le V_{BHT}$                      | —                       | _    | 150                     | μΑ    |
| I <sub>BHHO</sub>              | Bus Hold High Overdrive Current       | $V_{BHT} \le V_{IN} \le V_{CCO}$                 | —                       | _    | -150                    | μΑ    |
| V <sub>BHT</sub>               | Bus Hold Trip Points                  | —                                                | V <sub>CCO</sub> * 0.35 | _    | V <sub>CCO</sub> * 0.65 | V     |
| C.                             | I/O Capacitance <sup>3</sup>          | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | Q    | —                       | nf    |
| 01                             | 1/O Capacitance                       | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX)  | —                       | 0    |                         | Ч     |
| C.                             | Clock Canacitance <sup>3</sup>        | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 6    | —                       | nf    |
| 02                             | Clock Capacitance                     | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | —                       | 0    | —                       | р     |
| Ca                             | Global Input Canacitance <sup>3</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V, 1.5V        | —                       | 6    | —                       | nf    |
| 03                             |                                       | $V_{CC} = 1.8V$ , $V_{IO} = 0$ to $V_{IH}$ (MAX) | _                       | 0    |                         | Ч     |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

 I<sub>IH</sub> excursions of up to 1.5µA maximum per pin above the spec limit may be observed for certain voltage conditions on no more than 10% of the device's I/O pins.

3. Measured  $T_A = 25^{\circ}C$ , f = 1.0MHz.



## ispMACH 4000ZE Internal Timing Parameters (Cont.)

#### **Over Recommended Operating Conditions**

|              |                                                 |                                                       | LC40 | 32ZE | LC40 | 64ZE |       |
|--------------|-------------------------------------------------|-------------------------------------------------------|------|------|------|------|-------|
|              |                                                 |                                                       | -    | 4    | -    | 4    |       |
| Parameter    | Description                                     |                                                       | Min. | Max. | Min. | Max. | Units |
| LVCMOS15_out | Output Configured as 1.5V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS18_out | Output Configured as 1.8V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | —    | 0.00 | _    | 0.00 | ns    |
| LVCMOS25_out | Output Configured as 2.5V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> |      | 0.10 | —    | 0.10 | ns    |
| LVCMOS33_out | Output Configured as 3.3V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> |      | 0.20 | —    | 0.20 | ns    |
| PCI_out      | Output Configured as PCI Compati-<br>ble Buffer | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _    | 0.20 | _    | 0.20 | ns    |
| Slow Slew    | Output Configured for Slow Slew<br>Rate         | t <sub>EN</sub> , t <sub>BUF</sub>                    | _    | 1.00 | _    | 1.00 | ns    |

Note: Internal Timing Parameters are not tested and are for reference only. Refer to the timing model in this data sheet for further details. Timing v.0.8



## ispMACH 4000ZE Internal Timing Parameters (Cont.)

|                      |                                                                        | All Devices |      |      |      |       |
|----------------------|------------------------------------------------------------------------|-------------|------|------|------|-------|
|                      |                                                                        |             | 5    | -7   |      |       |
| Parameter            | Description                                                            | Min.        | Max. | Min. | Max. | Units |
| In/Out Delays        |                                                                        |             |      |      |      |       |
| t <sub>IN</sub>      | Input Buffer Delay                                                     | _           | 1.05 | —    | 1.90 | ns    |
| t <sub>GCLK_IN</sub> | Global Clock Input Buffer Delay                                        | _           | 1.95 | _    | 2.15 | ns    |
| t <sub>GOE</sub>     | Global OE Pin Delay                                                    |             | 3.00 |      | 4.30 | ns    |
| t <sub>BUF</sub>     | Delay through Output Buffer                                            |             | 1.10 |      | 1.30 | ns    |
| t <sub>EN</sub>      | Output Enable Time                                                     | _           | 2.50 | _    | 2.70 | ns    |
| t <sub>DIS</sub>     | Output Disable Time                                                    | _           | 2.50 | _    | 2.70 | ns    |
| t <sub>PGSU</sub>    | Input Power Guard Setup Time                                           |             | 4.30 | _    | 5.60 | ns    |
| t <sub>PGH</sub>     | Input Power Guard Hold Time                                            |             | 0.00 | _    | 0.00 | ns    |
| t <sub>PGPW</sub>    | Input Power Guard BIE Minimum Pulse Width                              |             | 6.00 | _    | 8.00 | ns    |
| t <sub>PGRT</sub>    | Input Power Guard Recovery Time Following BIE Dis-<br>sertation        | _           | 5.00 | _    | 7.00 | ns    |
| Routing Delays       |                                                                        |             |      |      |      |       |
| t <sub>ROUTE</sub>   | Delay through GRP                                                      | _           | 2.25 | _    | 2.50 | ns    |
| t <sub>PDi</sub>     | Macrocell Propagation Delay                                            |             | 0.45 | _    | 0.50 | ns    |
| t <sub>MCELL</sub>   | Macrocell Delay                                                        |             | 0.65 | _    | 1.00 | ns    |
| t <sub>INREG</sub>   | Input Buffer to Macrocell Register Delay                               |             | 1.00 | _    | 1.00 | ns    |
| t <sub>FBK</sub>     | Internal Feedback Delay                                                |             | 0.75 | _    | 0.30 | ns    |
| t <sub>ORP</sub>     | Output Routing Pool Delay                                              |             | 0.30 | _    | 0.30 | ns    |
| Register/Latch       | Delays                                                                 |             |      |      |      |       |
| t <sub>S</sub>       | D-Register Setup Time (Global Clock)                                   | 0.90        | _    | 1.25 | —    | ns    |
| t <sub>S PT</sub>    | D-Register Setup Time (Product Term Clock)                             | 2.00        | _    | 2.35 | —    | ns    |
| t <sub>H</sub>       | D-Register Hold Time                                                   | 2.00        | _    | 3.25 | —    | ns    |
| t <sub>ST</sub>      | T-Register Setup Time (Global Clock)                                   | 1.10        | _    | 1.45 | —    | ns    |
| t <sub>ST PT</sub>   | T-register Setup Time (Product Term Clock)                             | 2.20        | _    | 2.65 | —    | ns    |
| t <sub>HT</sub>      | T-Resister Hold Time                                                   | 2.00        | _    | 3.25 | —    | ns    |
| t <sub>SIR</sub>     | D-Input Register Setup Time (Global Clock)                             | 1.20        | _    | 0.65 | —    | ns    |
| t <sub>SIR PT</sub>  | D-Input Register Setup Time (Product Term Clock)                       | 1.45        | _    | 1.45 | —    | ns    |
| t <sub>HIR</sub>     | D-Input Register Hold Time (Global Clock)                              | 1.40        | _    | 2.05 | —    | ns    |
| t <sub>HIR PT</sub>  | D-Input Register Hold Time (Product Term Clock)                        | 1.10        | _    | 1.20 | —    | ns    |
| t <sub>COi</sub>     | Register Clock to Output/Feedback MUX Time                             |             | 0.45 | _    | 0.75 | ns    |
| t <sub>CES</sub>     | Clock Enable Setup Time                                                | 2.00        | _    | 2.00 | —    | ns    |
| t <sub>CEH</sub>     | Clock Enable Hold Time                                                 | 0.00        | —    | 0.00 | —    | ns    |
| t <sub>SL</sub>      | Latch Setup Time (Global Clock)                                        | 0.90        | _    | 1.55 | —    | ns    |
| t <sub>SL_PT</sub>   | Latch Setup Time (Product Term Clock)                                  | 2.00        | _    | 2.05 | —    | ns    |
| t <sub>HL</sub>      | Latch Hold Time                                                        | 2.00        | _    | 1.17 | —    | ns    |
| t <sub>GOi</sub>     | Latch Gate to Output/Feedback MUX Time                                 | —           | 0.35 | —    | 0.33 | ns    |
| t <sub>PDLi</sub>    | Propagation Delay through Transparent Latch to Output/<br>Feedback MUX | _           | 0.25 | _    | 0.25 | ns    |
| t <sub>SRi</sub>     | Asynchronous Reset or Set to Output/Feedback MUX Delay                 | _           | 0.95 | _    | 0.28 | ns    |





## ispMACH 4000ZE Internal Timing Parameters (Cont.)

#### **Over Recommended Operating Conditions**

|              |                                                 |                                                       | All De | evices |      |      |       |
|--------------|-------------------------------------------------|-------------------------------------------------------|--------|--------|------|------|-------|
|              |                                                 |                                                       | -      | 5      | -    | 7    |       |
| Parameter    | Description                                     |                                                       | Min.   | Max.   | Min. | Max. | Units |
| LVCMOS15_out | Output Configured as 1.5V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | —      | 0.20   | —    | 0.20 | ns    |
| LVCMOS18_out | Output Configured as 1.8V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | —      | 0.00   | —    | 0.00 | ns    |
| LVCMOS25_out | Output Configured as 2.5V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _      | 0.10   | —    | 0.10 | ns    |
| LVCMOS33_out | Output Configured as 3.3V Buffer                | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> |        | 0.20   | —    | 0.20 | ns    |
| PCI_out      | Output Configured as PCI Compati-<br>ble Buffer | t <sub>EN</sub> , t <sub>DIS</sub> , t <sub>BUF</sub> | _      | 0.20   | _    | 0.20 | ns    |
| Slow Slew    | Output Configured for Slow Slew<br>Rate         | t <sub>EN</sub> , t <sub>BUF</sub>                    | _      | 1.00   | —    | 1.00 | ns    |

Note: Internal Timing Parameters are not tested and are for reference only. Refer to the timing model in this data sheet for further details. Timing v.0.8





## **Power Consumption**



## **Power Estimation Coefficients**<sup>1</sup>

| Device         | Α     | В     |
|----------------|-------|-------|
| ispMACH 4032ZE | 0.010 | 0.009 |
| ispMACH 4064ZE | 0.011 | 0.009 |
| ispMACH 4128ZE | 0.012 | 0.009 |
| ispMACH 4256ZE | 0.013 | 0.009 |

1. For further information about the use of these coefficients, refer to TN1187, <u>Power Esti-</u> mation in ispMACH 4000ZE Devices.



## ispMACH 4000ZE Power Supply and NC Connections<sup>1</sup>

| Signal                 | 48 TQFP <sup>2</sup> | 64 csBGA <sup>3, 4</sup>     | 64 ucBGA <sup>3, 4</sup> | 100 TQFP <sup>2</sup> |
|------------------------|----------------------|------------------------------|--------------------------|-----------------------|
| VCC                    | 12, 36               | E4, D5                       | E4, D5                   | 25, 40, 75, 90        |
| VCCO0<br>VCCO (Bank 0) | 6                    | 4032ZE: E3<br>4064ZE: E3, F4 | C3, F3                   | 13, 33, 95            |
| VCCO1<br>VCCO (Bank 1) | 30                   | 4032ZE: D6<br>4064ZE: D6, C6 | F6, A6                   | 45, 63, 83            |
| GND                    | 13, 37               | D4, E5                       | D4, D5                   | 1, 26, 51, 76         |
| GND (Bank 0)           | 5                    | D4, E5                       | D4, D5                   | 7, 18, 32, 96         |
| GND (Bank 1)           | 29                   | D4, E5                       | D4, D5                   | 46, 57, 68, 82        |
| NC                     | _                    |                              | —                        | —                     |

1. All grounds must be electrically connected at the board level. However, for the purposes of I/O current loading, grounds are associated with the bank shown.

2. Pin orientation follows the conventional order from pin 1 marking of the top side view and counter-clockwise.

3. Pin orientation A1 starts from the upper left corner of the top side view with alphabetical order ascending vertically and numerical order ascending horizontally.

4. All bonded grounds are connected to the following two balls, D4 and E5.



## ispMACH 4032ZE and 4064ZE Logic Signal Connections: 48 TQFP

|            |             | ispMACH 4032ZE | ispMACH 4064ZE |
|------------|-------------|----------------|----------------|
| Pin Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| 1          | -           | TDI            | TDI            |
| 2          | 0           | A5             | A8             |
| 3          | 0           | A6             | A10            |
| 4          | 0           | A7             | A11            |
| 5          | 0           | GND (Bank 0)   | GND (Bank 0)   |
| 6          | 0           | VCCO (Bank 0)  | VCCO (Bank 0)  |
| 7          | 0           | A8             | B15            |
| 8          | 0           | A9             | B12            |
| 9          | 0           | A10            | B10            |
| 10         | 0           | A11            | B8             |
| 11         | -           | ТСК            | ТСК            |
| 12         | -           | VCC            | VCC            |
| 13         | -           | GND            | GND            |
| 14         | 0           | A12            | B6             |
| 15         | 0           | A13            | B4             |
| 16         | 0           | A14            | B2             |
| 17         | 0           | A15            | B0             |
| 18         | 0           | CLK1/I         | CLK1/I         |
| 19         | 1           | CLK2/I         | CLK2/I         |
| 20         | 1           | B0             | CO             |
| 21         | 1           | B1             | C1             |
| 22         | 1           | B2             | C2             |
| 23         | 1           | B3             | C4             |
| 24         | 1           | B4             | C6             |
| 25         | -           | TMS            | TMS            |
| 26         | 1           | B5             | C8             |
| 27         | 1           | B6             | C10            |
| 28         | 1           | B7             | C11            |
| 29         | 1           | GND (Bank 1)   | GND (Bank 1)   |
| 30         | 1           | VCCO (Bank 1)  | VCCO (Bank 1)  |
| 31         | 1           | B8             | D15            |
| 32         | 1           | B9             | D12            |
| 33         | 1           | B10            | D10            |
| 34         | 1           | B11            | D8             |
| 35         | -           | TDO            | TDO            |
| 36         | -           | VCC            | VCC            |
| 37         | -           | GND            | GND            |
| 38         | 1           | B12            | D6             |
| 39         | 1           | B13            | D4             |
| 40         | 1           | B14            | D2             |
| 41         | 1           | B15/GOE1       | D0/GOE1        |
| 42         | 1           | CLK3/I         | CLK3/I         |



## ispMACH 4032ZE and 4064ZE Logic Signal Connections: 64 csBGA

|             |             | ispMACH 4032ZE | ispMACH 4064ZE |
|-------------|-------------|----------------|----------------|
| Ball Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| B2          | -           | TDI            | TDI            |
| B1          | 0           | A5             | A8             |
| C2          | 0           | A6             | A10            |
| C1          | 0           | A7             | A11            |
| GND*        | 0           | GND (Bank 0)   | GND (Bank 0)   |
| C3          | 0           | NC             | A12            |
| E3          | 0           | VCCO (Bank 0)  | VCCO (Bank 0)  |
| D1          | 0           | A8             | B15            |
| D2          | 0           | NC             | B14            |
| E1          | 0           | A9             | B13            |
| D3          | 0           | A10            | B12            |
| F1          | 0           | A11            | B11            |
| E2          | 0           | NC             | B10            |
| G1          | 0           | NC             | B9             |
| F2          | 0           | NC             | B8             |
| H1          | -           | ТСК            | ТСК            |
| E4          | -           | VCC            | VCC            |
| GND*        | -           | GND            | GND            |
| G2          | 0           | A12            | B6             |
| H2          | 0           | NC             | B5             |
| H3          | 0           | A13            | B4             |
| GND*        | 0           | NC             | GND (Bank 0)   |
| F4          | 0           | NC             | VCCO (Bank 0)  |
| G3          | 0           | A14            | B3             |
| F3          | 0           | NC             | B2             |
| H4          | 0           | A15            | B0             |
| G4          | 0           | CLK1/I         | CLK1/I         |
| H5          | 1           | CLK2/I         | CLK2/I         |
| F5          | 1           | B0             | C0             |
| G5          | 1           | B1             | C1             |
| G6          | 1           | B2             | C2             |
| H6          | 1           | B3             | C4             |
| F6          | 1           | B4             | C5             |
| H7          | 1           | NC             | C6             |
| H8          | -           | TMS            | TMS            |
| G7          | 1           | B5             | C8             |
| F7          | 1           | B6             | C10            |
| G8          | 1           | B7             | C11            |
| GND*        | 1           | GND (Bank 0)   | GND (Bank 1)   |
| F8          | 1           | NC             | C12            |
| D6          | 1           | VCCO (Bank 1)  | VCCO (Bank 1)  |
| E8          | 1           | B8             | D15            |



## ispMACH 4032ZE and 4064ZE Logic Signal Connections: 64 csBGA (Cont.)

|             |             | ispMACH 4032ZE | ispMACH 4064ZE |
|-------------|-------------|----------------|----------------|
| Ball Number | Bank Number | GLB/MC/Pad     | GLB/MC/Pad     |
| E7          | 1           | NC             | D14            |
| E6          | 1           | B9             | D13            |
| D7          | 1           | B10            | D12            |
| D8          | 1           | NC             | D11            |
| C5          | 1           | NC             | D10            |
| C7          | 1           | B11            | D9             |
| C8          | 1           | NC             | D8             |
| B8          | -           | TDO            | TDO            |
| D5          | -           | VCC            | VCC            |
| GND*        | -           | GND            | GND            |
| A8          | 1           | B12            | D7             |
| A7          | 1           | NC             | D6             |
| B7          | 1           | NC             | D5             |
| A6          | 1           | B13            | D4             |
| GND*        | 1           | NC             | GND (Bank 1)   |
| C6          | 1           | NC             | VCCO (Bank 1)  |
| B6          | 1           | B14            | D3             |
| A5          | 1           | NC             | D2             |
| B5          | 1           | B15/GOE1       | D0/GOE1        |
| A4          | 1           | CLK3/I         | CLK3/I         |
| C4          | 0           | CLK0/I         | CLK0/I         |
| B4          | 0           | A0/GOE0        | A0/GOE0        |
| B3          | 0           | A1             | A1             |
| A3          | 0           | A2             | A2             |
| A2          | 0           | A3             | A4             |
| A1          | 0           | A4             | A6             |

\* All bonded grounds are connected to the following two balls, D4 and E5.



## ispMACH 4064ZE Logic Signal Connections: 64 ucBGA

| Ball Number | Bank Number | GLB/MC/Pad    |
|-------------|-------------|---------------|
| A1          | -           | TDI           |
| B1          | 0           | A8            |
| B2          | 0           | A10           |
| B3          | 0           | A11           |
| GND*        | 0           | GND (Bank 0)  |
| C1          | 0           | A12           |
| C3          | 0           | VCCO (Bank 0) |
| C2          | 0           | B15           |
| D1          | 0           | B14           |
| D2          | 0           | B13           |
| D3          | 0           | B12           |
| E1          | 0           | B11           |
| E2          | 0           | B10           |
| E3          | 0           | B9            |
| F1          | 0           | B8            |
| F2          | -           | ТСК           |
| E4          | -           | VCC           |
| GND*        | -           | GND           |
| H2          | 0           | B6            |
| H1          | 0           | B5            |
| G1          | 0           | B4            |
| GND*        | 0           | GND (Bank 0)  |
| F3          | 0           | VCCO (Bank 0) |
| G2          | 0           | B3            |
| G3          | 0           | B2            |
| H3          | 0           | B0            |
| G4          | 0           | CLK1/I        |
| F4          | 1           | CLK2/I        |
| H4          | 1           | CO            |
| H5          | 1           | C1            |
| G5          | 1           | C2            |
| H6          | 1           | C4            |
| H7          | 1           | C5            |
| H8          | 1           | C6            |
| G8          | -           | TMS           |
| G7          | 1           | C8            |
| G6          | 1           | C10           |
| F8          | 1           | C11           |
| GND*        | 1           | GND (Bank 1)  |
| F7          | 1           | C12           |
| F6          | 1           | VCCO (Bank 1) |
| F5          | 1           | D15           |
| E8          | 1           | D14           |
|             | I           |               |



## ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 100 TQFP

| Pin    | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| 1      | -      | GND           | GND           | GND           |
| 2      | -      | TDI           | TDI           | TDI           |
| 3      | 0      | A8            | B0            | C12           |
| 4      | 0      | A9            | B2            | C10           |
| 5      | 0      | A10           | B4            | C6            |
| 6      | 0      | A11           | B6            | C2            |
| 7      | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 8      | 0      | A12           | B8            | D12           |
| 9      | 0      | A13           | B10           | D10           |
| 10     | 0      | A14           | B12           | D6            |
| 11     | 0      | A15           | B13           | D4            |
| 12*    | 0      | I             | 1             | 1             |
| 13     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 14     | 0      | B15           | C14           | E4            |
| 15     | 0      | B14           | C12           | E6            |
| 16     | 0      | B13           | C10           | E10           |
| 17     | 0      | B12           | C8            | E12           |
| 18     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 19     | 0      | B11           | C6            | F2            |
| 20     | 0      | B10           | C5            | F6            |
| 21     | 0      | B9            | C4            | F10           |
| 22     | 0      | B8            | C2            | F12           |
| 23*    | 0      | 1             | 1             | 1             |
| 24     | -      | ТСК           | ТСК           | ТСК           |
| 25     | -      | VCC           | VCC           | VCC           |
| 26     | -      | GND           | GND           | GND           |
| 27*    | 0      | Ι             | I             | I             |
| 28     | 0      | B7            | D13           | G12           |
| 29     | 0      | B6            | D12           | G10           |
| 30     | 0      | B5            | D10           | G6            |
| 31     | 0      | B4            | D8            | G2            |
| 32     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| 33     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| 34     | 0      | B3            | D6            | H12           |
| 35     | 0      | B2            | D4            | H10           |
| 36     | 0      | B1            | D2            | H6            |
| 37     | 0      | B0            | D0            | H2            |
| 38     | 0      | CLK1/I        | CLK1/I        | CLK1/I        |
| 39     | 1      | CLK2/I        | CLK2/I        | CLK2/I        |
| 40     | -      | VCC           | VCC           | VCC           |
| 41     | 1      | CO            | E0            | 12            |



## ispMACH 4128ZE Logic Signal Connections: 132 ucBGA

| Bank Number | GLB/MC/Pad                                                                                                                                                                                                                              |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -           | GND                                                                                                                                                                                                                                     |
| -           | TDI                                                                                                                                                                                                                                     |
| 0           | VCCO (Bank 0)                                                                                                                                                                                                                           |
| 0           | B0                                                                                                                                                                                                                                      |
| 0           | B1                                                                                                                                                                                                                                      |
| 0           | B2                                                                                                                                                                                                                                      |
| 0           | B4                                                                                                                                                                                                                                      |
| 0           | B5                                                                                                                                                                                                                                      |
| 0           | B6                                                                                                                                                                                                                                      |
| 0           | GND (Bank 0)                                                                                                                                                                                                                            |
| 0           | B8                                                                                                                                                                                                                                      |
| 0           | B9                                                                                                                                                                                                                                      |
| 0           | B10                                                                                                                                                                                                                                     |
| 0           | B12                                                                                                                                                                                                                                     |
| 0           | B13                                                                                                                                                                                                                                     |
| 0           | B14                                                                                                                                                                                                                                     |
| 0           | VCCO (Bank 0)                                                                                                                                                                                                                           |
| 0           | C14                                                                                                                                                                                                                                     |
| 0           | C13                                                                                                                                                                                                                                     |
| 0           | C12                                                                                                                                                                                                                                     |
| 0           | C10                                                                                                                                                                                                                                     |
| 0           | C9                                                                                                                                                                                                                                      |
| 0           | C8                                                                                                                                                                                                                                      |
| 0           | GND (Bank 0)                                                                                                                                                                                                                            |
| 0           | C6                                                                                                                                                                                                                                      |
| 0           | C5                                                                                                                                                                                                                                      |
| 0           | C4                                                                                                                                                                                                                                      |
| 0           | C2                                                                                                                                                                                                                                      |
| 0           | C1                                                                                                                                                                                                                                      |
| 0           | CO                                                                                                                                                                                                                                      |
| 0           | VCCO (Bank 0)                                                                                                                                                                                                                           |
| -           | ТСК                                                                                                                                                                                                                                     |
| -           | VCC                                                                                                                                                                                                                                     |
| -           | GND                                                                                                                                                                                                                                     |
| 0           | D14                                                                                                                                                                                                                                     |
| 0           | D13                                                                                                                                                                                                                                     |
| 0           | D12                                                                                                                                                                                                                                     |
| 0           | D10                                                                                                                                                                                                                                     |
| 0           | D9                                                                                                                                                                                                                                      |
| 0           | D8                                                                                                                                                                                                                                      |
| 0           | GND (Bank 0)                                                                                                                                                                                                                            |
| 0           | VCCO (Bank 0)                                                                                                                                                                                                                           |
| 0           | D6                                                                                                                                                                                                                                      |
|             | Bank Number   -   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0 |



# ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA (Cont.)

| Ball   | Bank   | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|--------|--------|---------------|---------------|---------------|
| Number | Number | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| J4     | 0      | B7            | D12           | G6            |
| K4     | 0      | B6            | D10           | G4            |
| M3     | 0      | B5            | D9            | G2            |
| L4     | 0      | B4            | D8            | G0            |
| H6     | 0      | GND (Bank 0)  | GND (Bank 0)  | GND (Bank 0)  |
| J5     | 0      | VCCO (Bank 0) | VCCO (Bank 0) | VCCO (Bank 0) |
| M4     | 0      | NC Ball       | D6            | H12           |
| L5     | 0      | NC Ball       | D5            | H10           |
| K5     | 0      | B3            | D4            | H8            |
| J6     | 0      | B2            | D2            | H6            |
| M5     | 0      | B1            | D1            | H4            |
| K6     | 0      | B0            | D0            | H2            |
| L6     | 0      | CLK1/I        | CLK1/I        | CLK1/I        |
| H7     | 1      | NC Ball       | GND (Bank 1)  | GND (Bank 1)  |
| M6     | 1      | CLK2/I        | CLK2/I        | CLK2/I        |
| H8     | -      | VCC           | VCC           | VCC           |
| K7     | 1      | CO            | E0            | 12            |
| M7     | 1      | C1            | E1            | 14            |
| L7     | 1      | C2            | E2            | 16            |
| J7     | 1      | C3            | E4            | 18            |
| L8     | 1      | NC Ball       | E5            | 110           |
| M8     | 1      | NC Ball       | E6            | 112           |
| J8     | 1      | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| J9     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| M9     | 1      | C4            | E8            | J2            |
| L9     | 1      | C5            | E9            | J4            |
| K8     | 1      | C6            | E10           | J6            |
| M10    | 1      | C7            | E12           | J8            |
| L10    | 1      | NC Ball       | E13           | J10           |
| K9     | 1      | NC Ball       | E14           | J12           |
| M11    | 1      | NC Ball       | NC Ball       | J14           |
| G7     | -      | GND           | GND           | GND           |
| M12    | -      | TMS           | TMS           | TMS           |
| H9     | 1      | NC Ball       | VCCO (Bank 1) | VCCO (Bank 1) |
| L12    | 1      | NC Ball       | F0            | K12           |
| L11    | 1      | NC Ball       | F1            | K10           |
| K10    | 1      | C8            | F2            | K8            |
| K12    | 1      | C9            | F4            | K6            |
| J10    | 1      | C10           | F5            | K4            |
| K11    | 1      | C11           | F6            | K2            |
| G8     | 1      | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |



## ispMACH 4064ZE, 4128ZE and 4256ZE Logic Signal Connections: 144 csBGA (Cont.)

| Ball<br>Number | Bank<br>Number | LC4064ZE      | LC4128ZE      | LC4256ZE      |
|----------------|----------------|---------------|---------------|---------------|
|                |                | GLB/MC/Pad    | GLB/MC/Pad    | GLB/MC/Pad    |
| J12            | 1              | NC Ball       | NC Ball       | L14           |
| J11            | 1              | NC Ball       | NC Ball       | L12           |
| H10            | 1              | NC Ball       | F8            | L10           |
| H12            | 1              | C12           | F9            | L8            |
| G11            | 1              | C13           | F10           | L6            |
| H11            | 1              | C14           | F12           | L4            |
| G12            | 1              | C15           | F13           | L2            |
| G10*           | 1              | I             | F14           | LO            |
| G9             | 1              | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| F12            | 1              | D15           | G14           | MO            |
| F11            | 1              | D14           | G13           | M2            |
| E11            | 1              | D13           | G12           | M4            |
| E12            | 1              | D12           | G10           | M6            |
| D10            | 1              | NC Ball       | G9            | M8            |
| F10            | 1              | NC Ball       | G8            | M10           |
| D12            | 1              | NC Ball       | NC Ball       | M12           |
| F8             | 1              | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| E10            | 1              | D11           | G6            | N2            |
| D11            | 1              | D10           | G5            | N4            |
| E9             | 1              | D9            | G4            | N6            |
| C12            | 1              | D8            | G2            | N8            |
| C11*           | 1              | I             | G1            | N10           |
| B12            | 1              | NC Ball       | G0            | N12           |
| F9             | 1              | NC Ball       | VCCO (Bank 1) | VCCO (Bank 1) |
| B11            | -              | TDO           | TDO           | TDO           |
| E8             | -              | VCC           | VCC           | VCC           |
| F7             | -              | GND           | GND           | GND           |
| A12            | 1              | NC Ball       | NC Ball       | O14           |
| C10            | 1              | NC Ball       | NC Ball       | O12           |
| B10            | 1              | NC Ball       | H14           | O10           |
| A11*           | 1              | I             | H13           | O8            |
| D9             | 1              | D7            | H12           | O6            |
| B9             | 1              | D6            | H10           | O4            |
| C9             | 1              | D5            | H9            | O2            |
| A10            | 1              | D4            | H8            | O0            |
| E7             | 1              | GND (Bank 1)  | GND (Bank 1)  | GND (Bank 1)  |
| D8             | 1              | VCCO (Bank 1) | VCCO (Bank 1) | VCCO (Bank 1) |
| A9             | 1              | NC Ball       | H6            | P12           |
| B8             | 1              | NC Ball       | H5            | P10           |
| C8             | 1              | D3            | H4            | P8            |
| A8             | 1              | D2            | H2            | P6            |
| D7             | 1              | D1            | H1            | P4            |
| R7             | 1              | D0/GOE1       | H0/GOE1       | P2/GOE1       |



## ispMACH 4128ZE and 4256ZE Logic Signal Connections: 144 TQFP

|            |             | LC4128ZE      | LC4256ZE      |
|------------|-------------|---------------|---------------|
| Pin Number | Bank Number | GLB/MC/Pad    | GLB/MC/Pad    |
| 1          | -           | GND           | GND           |
| 2          | -           | TDI           | TDI           |
| 3          | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 4          | 0           | B0            | C12           |
| 5          | 0           | B1            | C10           |
| 6          | 0           | B2            | C8            |
| 7          | 0           | B4            | C6            |
| 8          | 0           | B5            | C4            |
| 9          | 0           | B6            | C2            |
| 10         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 11         | 0           | B8            | D14           |
| 12         | 0           | B9            | D12           |
| 13         | 0           | B10           | D10           |
| 14         | 0           | B12           | D8            |
| 15         | 0           | B13           | D6            |
| 16         | 0           | B14           | D4            |
| 17*        | 0           | NC            | I             |
| 18         | 0           | GND (Bank 0)  | NC            |
| 19         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 20*        | 0           | NC            | I             |
| 21         | 0           | C14           | E2            |
| 22         | 0           | C13           | E4            |
| 23         | 0           | C12           | E6            |
| 24         | 0           | C10           | E8            |
| 25         | 0           | C9            | E10           |
| 26         | 0           | C8            | E12           |
| 27         | 0           | GND (Bank 0)  | GND (Bank 0)  |
| 28         | 0           | C6            | F2            |
| 29         | 0           | C5            | F4            |
| 30         | 0           | C4            | F6            |
| 31         | 0           | C2            | F8            |
| 32         | 0           | C1            | F10           |
| 33         | 0           | CO            | F12           |
| 34         | 0           | VCCO (Bank 0) | VCCO (Bank 0) |
| 35         | -           | ТСК           | TCK           |
| 36         | -           | VCC           | VCC           |
| 37         | -           | GND           | GND           |
| 38*        | 0           | NC            | I             |
| 39         | 0           | D14           | G12           |
| 40         | 0           | D13           | G10           |
| 41         | 0           | D12           | G8            |
| 42         | 0           | D10           | G6            |