



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 24MHz                                                                    |
| Connectivity               | SPI, UART/USART                                                          |
| Peripherals                | WDT                                                                      |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51rc-24jc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Block Diagram**







### **Pin Description**

| VCC    | Supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| GND    | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| Port 0 | Port 0 is an 8-bit open drain bidirectional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|        | Port 0 can also be co<br>accesses to external                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | onfigured to be the multiplexed low-order address/data bus during program and data memory. In this mode, P0 has internal pull-ups.                                                                                                                                                                       |  |  |  |  |
|        | Port 0 also receives bytes during program verification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | the code bytes during Flash programming and outputs the code n verification. External pull-ups are required during program                                                                                                                                                                               |  |  |  |  |
| Port 1 | Port 1 is an 8-bit bidi<br>can sink/source four<br>by the internal pull-up<br>nally being pulled low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | irectional I/O port with internal pull-ups. The Port 1 output buffers TTL inputs. When 1s are written to Port 1 pins, they are pulled high ps and can be used as inputs. As inputs, Port 1 pins that are exter-<br>y will source current ( $I_{IL}$ ) because of the internal pull-ups.                  |  |  |  |  |
|        | In addition, P1.0 and input (P1.0/T2) and shown in the following                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P1.1 can be configured to be the timer/counter 2 external count<br>the timer/counter 2 trigger input (P1.1/T2EX), respectively, as<br>g table.                                                                                                                                                           |  |  |  |  |
|        | Port 1 also receives verification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | s the low-order address bytes during Flash programming and                                                                                                                                                                                                                                               |  |  |  |  |
|        | Port Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Alternate Functions                                                                                                                                                                                                                                                                                      |  |  |  |  |
|        | P1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T2 (external count input to Timer/Counter 2), clock-out                                                                                                                                                                                                                                                  |  |  |  |  |
|        | P1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T2EX (Timer/Counter 2 capture/reload trigger and direction control)                                                                                                                                                                                                                                      |  |  |  |  |
| Port 2 | Port 2 is an 8-bit bidi<br>can sink/source four<br>by the internal pull-up<br>nally being pulled low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | irectional I/O port with internal pull-ups. The Port 2 output buffers TTL inputs. When 1s are written to Port 2 pins, they are pulled high ps and can be used as inputs. As inputs, Port 2 pins that are exter-<br>y will source current ( $I_{IL}$ ) because of the internal pull-ups.                  |  |  |  |  |
|        | Port 2 emits the high<br>and during accesses<br>DPTR). In this applica<br>accesses to external<br>the contents of the P2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -order address byte during fetches from external program memory<br>s to external data memory that use 16-bit addresses (MOVX @<br>ation, Port 2 uses strong internal pull-ups when emitting 1s. During<br>data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits<br>2 Special Function Register. |  |  |  |  |
|        | Port 2 also receives the programming and vertices of the programming and vertices of the programming and the programme and the programme and the programme and the pro | the high-order address bits and some control signals during Flash rification.                                                                                                                                                                                                                            |  |  |  |  |
| Port 3 | Port 3 is an 8-bit bidi<br>can sink/source four<br>by the internal pull-up<br>nally being pulled low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | irectional I/O port with internal pull-ups. The Port 3 output buffers TTL inputs. When 1s are written to Port 3 pins, they are pulled high os and can be used as inputs. As inputs, Port 3 pins that are exter-<br>will source current ( $I_{\rm IL}$ ) because of the pull-ups.                         |  |  |  |  |
|        | Port 3 receives some                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | control signals for Flash programming and verification.                                                                                                                                                                                                                                                  |  |  |  |  |
|        | Port 3 also serves the shown in the following                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | he functions of various special features of the AT89C51RC, as g table.                                                                                                                                                                                                                                   |  |  |  |  |

| Port Pin | Alternate Functions                    |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INT0 (external interrupt 0)            |
| P3.3     | INT1 (external interrupt 1)            |
| P3.4     | T0 (timer 0 external input)            |
| P3.5     | T1 (timer 1 external input)            |
| P3.6     | WR (external data memory write strobe) |
| P3.7     | RD (external data memory read strobe)  |

RST Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives High for 98 oscillator periods after the Watchdog times out. The DISRTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled. ALE/PROG Address Latch Enable is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory. If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode. **PSEN** Program Store Enable is the read strobe to external program memory. When the AT89C51RC is executing code from external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. EA/VPP External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, EA will be internally latched on reset.  $\overline{EA}$  should be strapped to V<sub>CC</sub> for internal program executions. This pin also receives the 12-volt programming enable voltage ( $V_{PP}$ ) during Flash programming. XTAL1 Input to the inverting oscillator amplifier and input to the internal clock operating circuit. XTAL2 Output from the inverting oscillator amplifier.





#### Timer 0 and 1 Timer 0 and Timer 1 in the AT89C51RC operate the same way as Timer 0 and Timer 1

in the AT89C51 and AT89C52.

Timer 2 Timer 2 is a 16-bit Timer/Counter that can operate as either a timer or an event counter. The type of operation is selected by bit  $C/\overline{12}$  in the SFR T2CON (shown in Table 2). Timer 2 has three operating modes: capture, auto-reload (up or down counting), and baud rate generator. The modes are selected by bits in T2CON, as shown in Table 3.

> Timer 2 consists of two 8-bit registers, TH2 and TL2. In the Timer function, the TL2 register is incremented every machine cycle. Since a machine cycle consists of 12 oscillator periods, the count rate is 1/12 of the oscillator frequency.

| RCLK +TCLK | CP/RL2 | TR2 | MODE                |
|------------|--------|-----|---------------------|
| 0          | 0      | 1   | 16-bit Auto-reload  |
| 0          | 1      | 1   | 16-bit Capture      |
| 1          | Х      | 1   | Baud Rate Generator |
| Х          | Х      | 0   | (Off)               |

Table 3. Timer 2 Operating Modes

In the Counter function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T2. In this function, the external input is sampled during S5P2 of every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since two machine cycles (24 oscillator periods) are required to recognize a 1-to-0 transition, the maximum count rate is 1/24 of the oscillator frequency. To ensure that a given level is sampled at least once before it changes, the level should be held for at least one full machine cycle.

#### Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 2.

#### Auto-Reload (Up or Timer 2 can be programmed to count up or down when configured in its 16-bit autoreload mode. This feature is invoked by the DCEN (Down Counter Enable) bit located in Down Counter) the SFR T2MOD (see Table 4). Upon reset, the DCEN bit is set to 0 so that timer 2 will default to count up. When DCEN is set, Timer 2 can count up or down, depending on the value of the T2EX pin.

Figure 4. Timer 2 Auto Reload Mode (DCEN = 1)



Figure 5. Timer 2 in Baud Rate Generator Mode





#### Figure 6. Timer 2 in Clock-Out Mode





# **AMEL**

### Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 6. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency.

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock-Out Frequency = Oscillator Frequency 4 x [65536-(RCAP2H,RCAP2L)]

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.

# **Interrupts** The AT89C51RC has a total of six interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 7.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 5 shows that bit position IE.6 is unimplemented. User software should not write 1s to these bit positions, since they may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows.

#### Table 5. Interrupt Enable (IE) Register

| (N | /ISB)         |               |              |    | (   | LSB) |     |     |
|----|---------------|---------------|--------------|----|-----|------|-----|-----|
|    | EA            | -             | ET2          | ES | ET1 | EX1  | ET0 | EX0 |
| E  | nable Bit = ' | 1 enables the | e interrupt. |    |     |      |     |     |

Enable Bit = 0 disables the interrupt.

| Symbol                        | Position                | Function                                                                                                                                                                                     |
|-------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EA                            | IE.7                    | Disables all interrupts. If $EA = 0$ , no interrupt is<br>acknowledged. If $EA = 1$ , each interrupt source is<br>individually enabled or disabled by setting or<br>clearing its enable bit. |
| -                             | IE.6                    | Reserved.                                                                                                                                                                                    |
| ET2                           | IE.5                    | Timer 2 interrupt enable bit.                                                                                                                                                                |
| ES                            | IE.4                    | Serial Port interrupt enable bit.                                                                                                                                                            |
| ET1                           | IE.3                    | Timer 1 interrupt enable bit.                                                                                                                                                                |
| EX1                           | IE.2                    | External interrupt 1 enable bit.                                                                                                                                                             |
| ET0                           | IE.1                    | Timer 0 interrupt enable bit.                                                                                                                                                                |
| EX0                           | IE.0                    | External interrupt 0 enable bit.                                                                                                                                                             |
| User software shoul products. | d never write 1s to res | served bits, because they may be used in future AT89                                                                                                                                         |

#### Figure 7. Interrupt Sources





|   | l |
|---|---|
|   |   |
|   |   |
|   |   |
| E | ļ |

| Oscillator<br>Characteristics | XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 8. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 9. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed. |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Idle Mode                     | In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active.<br>The mode is invoked by software. The content of the on-chip RAM and all the special<br>functions registers remain unchanged during this mode. The idle mode can be termi-<br>nated by any enabled interrupt or by a hardware reset.                                                                                                                                                                                                                                                                                |
|                               | Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.                                                             |
| Power-down Mode               | In the Power-down mode, the oscillator is stopped, and the instruction that invokes Power-down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power-down mode is terminated. Exit from Power-down can be initiated either by a hardware reset or by an enabled external interrupt. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before $V_{CC}$ is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize.                |

Figure 8. Oscillator Connections



Note: C1, C2 = 30 pF  $\pm$  10 pF for Crystals = 40 pF  $\pm$  10 pF for Ceramic Resonators



### Programming the Flash

The AT89C51RC is shipped with the on-chip Flash memory array ready to be programmed. The programming interface needs a high-voltage (12-volt) program enable signal and is compatible with conventional third-party Flash or EPROM programmers.

The AT89C51RC code memory array is programmed byte-by-byte.

**Programming Algorithm:** Before programming the AT89C51RC, the address, data, and control signals should be set up according to the Flash programming mode table and Figures 10 and 11. To program the AT89C51RC, take the following steps:

- 1. Input the desired memory location on the address lines.
- 2. Input the appropriate data byte on the data lines.
- 3. Activate the correct combination of control signals.
- 4. Raise  $\overline{EA}/V_{PP}$  to 12V.
- 5. Pulse ALE/PROG once to program a byte in the Flash array or the lock bits. The byte-write cycle is self-timed and typically takes no more than 50 µs. Repeat steps 1 through 5, changing the address and data for the entire array or until the end of the object file is reached.

**Chip Erase Sequence:** Before the AT89C51RC can be reprogrammed, a Chip Erase operation needs to be performed. To erase the contents of the AT89C51RC, follow this sequence:

- 1. Raise  $V_{CC}$  to 6.5V.
- 2. Pulse ALE/PROG once (duration of 200 ns 500 ns) and wait for 150 ms.
- 3. Power V<sub>CC</sub> down and up to 6.5V.
- 4. Pulse ALE/PROG once (duration of 200 ns 500 ns) and wait for 150 ms.
- 5. Power V<sub>CC</sub> down and up.

**Data Polling:** The AT89C51RC features Data Polling to indicate the end of a write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written data on P0.7. Once the write cycle has been completed, true data is valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.0 is pulled low after ALE goes high during programming to indicate BUSY. P3.0 is pulled high again when programming is done to indicate READY.

**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. The status of the individual lock bits can be verified directly by reading them back.

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows:

(000H) = 1EH indicates manufactured by Atmel (100H) = 51H (200H) = 07H indicates 89C51RC

### Programming Interface

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel microcontroller series. Please contact your local programming vendor for the appropriate software revision.

|                           |                 |     |      | ALE/ | EA/             |      |      |      |      |      | P0.7-0                 | P3.4 | P2.5-0  | P1.7-0 |
|---------------------------|-----------------|-----|------|------|-----------------|------|------|------|------|------|------------------------|------|---------|--------|
| Mode                      | V <sub>cc</sub> | RST | PSEN | PROG | V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   |      | Address |        |
| Write Code Data           | 5V              | Н   | L    | (1)  | 12 V            | L    | н    | н    | н    | Н    | D <sub>IN</sub>        | A14  | A13-8   | A7-0   |
| Read Code Data            | 5V              | н   | L    | н    | H/12<br>V       | L    | L    | L    | н    | Н    | D <sub>OUT</sub>       | A14  | A13-8   | A7-0   |
| Write Lock Bit 1          | 6.5V            | н   | L    | (2)  | 12 V            | н    | н    | н    | н    | н    | х                      | х    | х       | х      |
| Write Lock Bit 2          | 6.5V            | н   | L    | (2)  | 12 V            | н    | Н    | н    | L    | L    | х                      | х    | х       | х      |
| Write Lock Bit 3          | 6.5V            | н   | L    | (2)  | 12 V            | н    | L    | н    | н    | L    | х                      | х    | х       | х      |
| Read Lock Bits<br>1, 2, 3 | 5V              | н   | L    | н    | Н               | Н    | Н    | L    | н    | L    | P0.2,<br>P0.3,<br>P0.4 | х    | х       | x      |
| Chip Erase                | 6.5V            | н   | L    | (3)  | 12V             | н    | L    | н    | L    | L    | х                      | х    | х       | х      |
| Read Atmel ID             | 5V              | Н   | L    | Н    | н               | L    | L    | L    | L    | L    | 1EH                    | Х    | XX 0000 | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 51H                    | Х    | XX 0001 | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 07H                    | Х    | XX 0010 | 00H    |

#### Table 8. Flash Programming Modes

Notes: 1. Write Code Data requires a 200 ns PROG pulse.

2. Write Lock Bits requires a 100 µs PROG pulse.

3. Chip Erase requires a 200 ns - 500 ns PROG pulse.

4. RDY/BSY signal is output on P3.0 during programming.





Figure 10. Programming the Flash Memory



Figure 11. Verifying the Flash Memory



Note: \*Programming address line A14 (P3.4) is not the same as the external memory address line A14 (P2.6).



### **Absolute Maximum Ratings\***

| Operating Temperature55°C to +125°C                       |  |
|-----------------------------------------------------------|--|
| Storage Temperature65°C to +150°C                         |  |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |  |
| Maximum Operating Voltage                                 |  |
| DC Output Current 15.0 mA                                 |  |

Notice\*: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **DC Characteristics**

The values shown in this table are valid for  $T_A = -40^{\circ}$ C to 85°C and  $V_{CC} = 4.0$ V to 5.5V, unless otherwise noted.

| Symbol           | Parameter                                                | Condition                                | Min                      | Мах                      | Units |
|------------------|----------------------------------------------------------|------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>IL</sub>  | Input Low-voltage                                        | (Except EA)                              | -0.5                     | 0.2 V <sub>CC</sub> -0.1 | V     |
| V <sub>IL1</sub> | Input Low-voltage (EA)                                   |                                          | -0.5                     | 0.2 V <sub>CC</sub> -0.3 | V     |
| V <sub>IH</sub>  | Input High-voltage                                       | (Except XTAL1, RST)                      | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | V     |
| V <sub>IH1</sub> | Input High-voltage                                       | (XTAL1, RST)                             | 0.7 V <sub>CC</sub>      | V <sub>CC</sub> +0.5     | V     |
| V <sub>OL</sub>  | Output Low-voltage <sup>(1)</sup> (Ports 1,2,3)          | I <sub>OL</sub> = 1.6 mA                 |                          | 0.45                     | V     |
| V <sub>OL1</sub> | Output Low-voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 3.2 mA                 |                          | 0.45                     | V     |
|                  |                                                          | $I_{OH}$ = -60 µA, $V_{CC}$ = 5V ± 10%   | 2.4                      |                          | V     |
| V <sub>OH</sub>  | Output High-voltage<br>(Ports 1 2 3 ALE PSEN)            | Ι <sub>OH</sub> = -25 μΑ                 | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -10 μΑ                 | 0.9 V <sub>CC</sub>      |                          | V     |
|                  |                                                          | $I_{OH}$ = -800 µA, $V_{CC}$ = 5V ± 10%  | 2.4                      |                          | V     |
| V <sub>OH1</sub> | Output High-voltage<br>(Port 0 in External Bus Mode)     | Ι <sub>OH</sub> = -300 μΑ                | 0.75 V <sub>CC</sub>     |                          | V     |
|                  | (                                                        | Ι <sub>OH</sub> = -80 μΑ                 | 0.9 V <sub>CC</sub>      |                          | V     |
| I <sub>IL</sub>  | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                  |                          | -50                      | μA    |
| I <sub>TL</sub>  | Logical 1 to 0 Transition Current<br>(Ports 1,2,3)       | $V_{\rm IN}=2V,V_{\rm CC}=5V\pm10\%$     |                          | -650                     | μA    |
| ILI              | Input Leakage Current (Port 0,<br>EA)                    | 0.45 < V <sub>IN</sub> < V <sub>CC</sub> |                          | ±10                      | μΑ    |
| RRST             | Reset Pull-down Resistor                                 |                                          | 10                       | 30                       | kΩ    |
| C <sub>IO</sub>  | Pin Capacitance                                          | Test Freq. = 1 MHz, $T_A = 25^{\circ}C$  |                          | 10                       | pF    |
|                  | Power Supply Current                                     | Active Mode, 12 MHz                      |                          | 25                       | mA    |
| I <sub>CC</sub>  |                                                          | Idle Mode, 12 MHz                        |                          | 6.5                      | mA    |
|                  | Power-down Mode <sup>(1)</sup>                           | $V_{CC} = 5.5V$                          |                          | 100                      | μA    |

Notes: 1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.

# 28 AT89C51RC

### **AC Characteristics**

Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and  $\overline{PSEN} = 100$  pF; load capacitance for all other outputs = 80 pF.

### **External Program and Data Memory Characteristics**

|                     |                                                     | 12 MHz Oscillator Variable Oscillator |     |                         |                         |       |
|---------------------|-----------------------------------------------------|---------------------------------------|-----|-------------------------|-------------------------|-------|
| Symbol              | Parameter                                           | Min                                   | Max | Min                     | Мах                     | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                                |                                       |     | 0                       | 33                      | MHz   |
| t <sub>LHLL</sub>   | ALE Pulse Width                                     | 127                                   |     | 2t <sub>CLCL</sub> -40  |                         | ns    |
| t <sub>AVLL</sub>   | Address Valid to ALE Low                            | 43                                    |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>LLAX</sub>   | Address Hold after ALE Low                          | 48                                    |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>LLIV</sub>   | ALE Low to Valid Instruction In                     |                                       | 233 |                         | 4t <sub>CLCL</sub> -65  | ns    |
| t <sub>LLPL</sub>   | ALE Low to PSEN Low                                 | 43                                    |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>PLPH</sub>   | PSEN Pulse Width                                    | 205                                   |     | 3t <sub>CLCL</sub> -45  |                         | ns    |
| t <sub>PLIV</sub>   | PSEN Low to Valid Instruction In                    |                                       | 145 |                         | 3t <sub>CLCL</sub> -60  | ns    |
| t <sub>PXIX</sub>   | Input Instruction Hold after PSEN                   | 0                                     |     | 0                       |                         | ns    |
| t <sub>PXIZ</sub>   | Input Instruction Float after PSEN                  |                                       | 59  |                         | t <sub>CLCL</sub> -25   | ns    |
| t <sub>PXAV</sub>   | PSEN to Address Valid                               | 75                                    |     | t <sub>CLCL</sub> -8    |                         | ns    |
| t <sub>AVIV</sub>   | Address to Valid Instruction In                     |                                       | 312 |                         | 5t <sub>CLCL</sub> -80  | ns    |
| t <sub>PLAZ</sub>   | PSEN Low to Address Float                           |                                       | 10  |                         | 10                      | ns    |
| t <sub>RLRH</sub>   | RD Pulse Width                                      | 400                                   |     | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>wLWH</sub>   | WR Pulse Width                                      | 400                                   |     | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>RLDV</sub>   | RD Low to Valid Data In                             |                                       | 252 |                         | 5t <sub>CLCL</sub> -90  | ns    |
| t <sub>RHDX</sub>   | Data Hold after RD                                  | 0                                     |     | 0                       |                         | ns    |
| t <sub>RHDZ</sub>   | Data Float after RD                                 |                                       | 97  |                         | 2t <sub>CLCL</sub> -28  | ns    |
| t <sub>LLDV</sub>   | ALE Low to Valid Data In                            |                                       | 517 |                         | 8t <sub>CLCL</sub> -150 | ns    |
| t <sub>AVDV</sub>   | Address to Valid Data In                            |                                       | 585 |                         | 9t <sub>CLCL</sub> -165 | ns    |
| t <sub>LLWL</sub>   | ALE Low to RD or WR Low                             | 200                                   | 300 | 3t <sub>CLCL</sub> -50  | 3t <sub>CLCL</sub> +50  | ns    |
| t <sub>AVWL</sub>   | Address to RD or WR Low                             | 203                                   |     | 4t <sub>CLCL</sub> -75  |                         | ns    |
| t <sub>QVWX</sub>   | Data Valid to WR Transition                         | 23                                    |     | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>QVWH</sub>   | Data Valid to WR High                               | 433                                   |     | 7t <sub>CLCL</sub> -130 |                         | ns    |
| t <sub>WHQX</sub>   | Data Hold after WR                                  | 33                                    |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>RLAZ</sub>   | RD Low to Address Float                             |                                       | 0   |                         | 0                       | ns    |
| t <sub>WHLH</sub>   | $\overline{RD}$ or $\overline{WR}$ High to ALE High | 43                                    | 123 | t <sub>CLCL</sub> -25   | t <sub>CLCL</sub> +25   | ns    |





### **External Program Memory Read Cycle**



### **External Data Memory Read Cycle**



### **External Data Memory Write Cycle**



### **External Clock Drive Waveforms**



### **External Clock Drive**

| Symbol              | Parameter            | Min | Мах | Units |
|---------------------|----------------------|-----|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0   | 33  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 30  |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 12  |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 12  |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |     | 5   | ns    |
| t <sub>CHCL</sub>   | Fall Time            |     | 5   | ns    |





### Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for  $V_{CC}$  = 4.0V to 5.5V and Load Capacitance = 80 pF.

|                   |                                          | 12 MHz Osc |     | Variable Oscillator       |                           |       |
|-------------------|------------------------------------------|------------|-----|---------------------------|---------------------------|-------|
| Symbol            | Parameter                                | Min        | Max | Min                       | Max                       | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 1.0        |     | 12t <sub>CLCL</sub>       |                           | μs    |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge   | 700        |     | 10t <sub>CLCL</sub> - 133 |                           | ns    |
| t <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 50         |     | 2t <sub>CLCL</sub> - 80   |                           | ns    |
| t <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge  | 0          |     | 0                         |                           | ns    |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid    |            | 700 |                           | 10t <sub>CLCL</sub> - 133 | ns    |

### Shift Register Mode Timing Waveforms



### AC Testing Input/Output Waveforms<sup>(1)</sup>



Note: 1. AC Inputs during testing are driven at  $V_{CC}$  - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at  $V_{IH}$  min. for a logic 1 and  $V_{IL}$  max. for a logic 0.

### Float Waveforms<sup>(1)</sup>



Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.



### 44A – TQFP



### 44J – PLCC







#### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 USA TEL 1(408) 441-0311 FAX 1(408) 487-2600

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

#### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 TEL 1(408) 441-0311 FAX 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France TEL (33) 2-40-18-18-18 FAX (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France TEL (33) 4-42-53-60-00 FAX (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland TEL (44) 1355-803-000 FAX (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany TEL (49) 71-31-67-0 FAX (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL 1(719) 576-3300 FAX 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France TEL (33) 4-76-58-30-00 FAX (33) 4-76-58-34-80

e-mail

literature@atmel.com

Web Site http://www.atmel.com

#### © Atmel Corporation 2002.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® is the registered trademark of Atmel. MCS®51 is a registered trademark of Intel Corporation.

Other terms and product names may be the trademarks of others.

Printed on recycled paper.