#### Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 24MHz                                                                    |
| Connectivity               | SPI, UART/USART                                                          |
| Peripherals                | WDT                                                                      |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIL                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51rc-24pc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# AT89C51RC

### **Block Diagram**





| Port Pin | Alternate Functions                    |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INT0 (external interrupt 0)            |
| P3.3     | INT1 (external interrupt 1)            |
| P3.4     | T0 (timer 0 external input)            |
| P3.5     | T1 (timer 1 external input)            |
| P3.6     | WR (external data memory write strobe) |
| P3.7     | RD (external data memory read strobe)  |

RST Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives High for 98 oscillator periods after the Watchdog times out. The DISRTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled. ALE/PROG Address Latch Enable is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory. If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode. **PSEN** Program Store Enable is the read strobe to external program memory. When the AT89C51RC is executing code from external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. EA/VPP External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, EA will be internally latched on reset.  $\overline{EA}$  should be strapped to V<sub>CC</sub> for internal program executions. This pin also receives the 12-volt programming enable voltage ( $V_{PP}$ ) during Flash programming. XTAL1 Input to the inverting oscillator amplifier and input to the internal clock operating circuit. XTAL2 Output from the inverting oscillator amplifier.



### Special Function Registers

A map of the on-chip memory area called the Special Function Register (SFR) space is shown in Table 1.

Note that not all of the addresses are occupied, and unoccupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indeterminate effect.

User software should not write 1s to these unlisted locations, since they may be used in future products to invoke new features. In that case, the reset or inactive values of the new bits will always be 0.

**Timer 2 Registers:** Control and status bits are contained in registers T2CON (shown in Table 2) and T2MOD (shown in Table 3) for Timer 2. The register pair (RCAP2H, RCAP2L) are the Capture/Reload registers for Timer 2 in 16-bit capture mode or 16-bit auto-reload mode.

**Interrupt Registers:** The individual interrupt enable bits are in the IE register. Two priorities can be set for each of the six interrupt sources in the IP register.

#### Table 2. T2CON – Timer/Counter 2 Control Register

| T2CON   | Address = 0 | C8H  |      |      | F     | Reset Value = | 0000 0000B |        |
|---------|-------------|------|------|------|-------|---------------|------------|--------|
| Bit Add | Iressable   |      |      |      |       |               |            |        |
| Bit     | TF2         | EXF2 | RCLK | TCLK | EXEN2 | TR2           | C/T2       | CP/RL2 |
|         | 7           | 6    | 5    | 4    | 3     | 2             | 1          | 0      |

| Symbol | Function                                                                                                                                                                                                                                                                                                                                                                   |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TF2    | Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK = 1 or TCLK = 1.                                                                                                                                                                                                                                     |
| EXF2   | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1. When Timer 2 interrupt is enabled, $EXF2 = 1$ will cause the CPU to vector to the Timer 2 interrupt routine. $EXF2$ must be cleared by software. $EXF2$ does not cause an interrupt in up/down counter mode (DCEN = 1).                                |
| RCLK   | Receive clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in serial port<br>Modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                                                                                                                                            |
| TCLK   | Transmit clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock in serial port<br>Modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.                                                                                                                                                        |
| EXEN2  | Timer 2 external enable. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX.                                                                                                                                              |
| TR2    | Start/Stop control for Timer 2. TR2 = 1 starts the timer.                                                                                                                                                                                                                                                                                                                  |
| C/T2   | Timer or counter select for Timer 2. $C/\overline{T2} = 0$ for timer function. $C/\overline{T2} = 1$ for external event counter (falling edge triggered).                                                                                                                                                                                                                  |
| CP/RL2 | Capture/Reload select. $CP/\overline{RL2} = 1$ causes captures to occur on negative transitions at T2EX if EXEN2 = 1. $CP/\overline{RL2} = 0$ causes automatic reloads to occur when Timer 2 overflows or negative transitions occur at T2EX when EXEN2 = 1. When either RCLK or TCLK = 1, this bit is ignored and the timer is forced to auto-reload on Timer 2 overflow. |





#### Table 3a. AUXR: Auxiliary Register

| AUXR   | Address                       | s = 8EH                                                           |                                                      |               |             |            | Reset Value = XXX00X00B |        |        |  |  |  |  |  |  |
|--------|-------------------------------|-------------------------------------------------------------------|------------------------------------------------------|---------------|-------------|------------|-------------------------|--------|--------|--|--|--|--|--|--|
|        | Not Bit Addressable           |                                                                   |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
|        |                               | _                                                                 | _                                                    | -             | WDIDLE      | DISRTO     | _                       | EXTRAM | DISALE |  |  |  |  |  |  |
|        | Bit                           | 7                                                                 | 6                                                    | 5             | 4           | 3          | 2                       | 1      | 0      |  |  |  |  |  |  |
|        |                               |                                                                   |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
| _      | Reserved for future expansion |                                                                   |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
| DISALE | Disable/Enable ALE            |                                                                   |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | DISALE                        | Operating Mode                                                    |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | 0                             | ALE is emitted at a constant rate of 1/6 the oscillator frequency |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | 1                             | ALE is act                                                        | ALE is active only during a MOVX or MOVC instruction |               |             |            |                         |        |        |  |  |  |  |  |  |
| EXTRAM | Internal/Exte                 | al/External RAM access using MOVX @ Ri/@DPTR                      |                                                      |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | EXTRAM                        | Operating                                                         | Operating Mode                                       |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | 0                             | Internal El                                                       | RAM (00H-I                                           | FFH) access   | s using MOV | X @ Ri/@DF | ͲR                      |        |        |  |  |  |  |  |  |
|        | 1                             | External d                                                        | ata memory                                           | / access      |             |            |                         |        |        |  |  |  |  |  |  |
| DISRTO | Disable/Enal                  | ble Reset ou                                                      | ıt                                                   |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | DISRTO                        | Operating                                                         | Mode                                                 |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | 0                             | Reset pin                                                         | is driven Hi                                         | gh after WD   | T times out |            |                         |        |        |  |  |  |  |  |  |
|        | 1                             | Reset pin                                                         | is input only                                        | /             |             |            |                         |        |        |  |  |  |  |  |  |
| WDIDLE | Disable/Enal                  | ble WDT in I                                                      | DLE mode                                             |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | WDIDLE                        | Operating                                                         | Mode                                                 |               |             |            |                         |        |        |  |  |  |  |  |  |
|        | 0                             | WDT cont                                                          | inues to cou                                         | unt in IDLE i | mode        |            |                         |        |        |  |  |  |  |  |  |
|        | 1                             | WDT halts                                                         | counting ir                                          | IDLE mode     | e           |            |                         |        |        |  |  |  |  |  |  |

**Dual Data Pointer Registers:** To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should always initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register.

**Power Off Flag:** The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset.



#### Timer 0 and 1 Timer 0 and Timer 1 in the AT89C51RC operate the same way as Timer 0 and Timer 1

in the AT89C51 and AT89C52.

Timer 2 Timer 2 is a 16-bit Timer/Counter that can operate as either a timer or an event counter. The type of operation is selected by bit  $C/\overline{12}$  in the SFR T2CON (shown in Table 2). Timer 2 has three operating modes: capture, auto-reload (up or down counting), and baud rate generator. The modes are selected by bits in T2CON, as shown in Table 3.

> Timer 2 consists of two 8-bit registers, TH2 and TL2. In the Timer function, the TL2 register is incremented every machine cycle. Since a machine cycle consists of 12 oscillator periods, the count rate is 1/12 of the oscillator frequency.

| RCLK +TCLK | CP/RL2 | TR2 | MODE                |
|------------|--------|-----|---------------------|
| 0          | 0      | 1   | 16-bit Auto-reload  |
| 0          | 1      | 1   | 16-bit Capture      |
| 1          | Х      | 1   | Baud Rate Generator |
| Х          | Х      | 0   | (Off)               |

Table 3. Timer 2 Operating Modes

In the Counter function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T2. In this function, the external input is sampled during S5P2 of every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since two machine cycles (24 oscillator periods) are required to recognize a 1-to-0 transition, the maximum count rate is 1/24 of the oscillator frequency. To ensure that a given level is sampled at least once before it changes, the level should be held for at least one full machine cycle.

#### Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 2.

#### Auto-Reload (Up or Timer 2 can be programmed to count up or down when configured in its 16-bit autoreload mode. This feature is invoked by the DCEN (Down Counter Enable) bit located in Down Counter) the SFR T2MOD (see Table 4). Upon reset, the DCEN bit is set to 0 so that timer 2 will default to count up. When DCEN is set, Timer 2 can count up or down, depending on the value of the T2EX pin.

#### Figure 2. Timer in Capture Mode



Figure 3 shows Timer 2 automatically counting up when DCEN=0. In this mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 counts up to 0FFFFH and then sets the TF2 bit upon overflow. The overflow also causes the timer registers to be reloaded with the 16-bit value in RCAP2H and RCAP2L. The values in Timer in Capture ModeRCAP2H and RCAP2L are preset by software. If EXEN2 = 1, a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at external input T2EX. This transition also sets the EXF2 bit. Both the TF2 and EXF2 bits can generate an interrupt if enabled.

Setting the DCEN bit enables Timer 2 to count up or down, as shown in Figure 3. In this mode, the T2EX pin controls the direction of the count. A logic 1 at T2EX makes Timer 2 count up. The timer will overflow at 0FFFFH and set the TF2 bit. This overflow also causes the 16-bit value in RCAP2H and RCAP2L to be reloaded into the timer registers, TH2 and TL2, respectively.

A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal the values stored in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes 0FFFFH to be reloaded into the timer registers.

The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.





#### Figure 3. Timer 2 Auto Reload Mode (DCEN = 0)



#### Table 4. T2MOD—Timer 2 Mode Control Register

| T2MOE               | 2MOD Address = 0C9H Reset Value = XXXX XX00 |                |              |   |   |   |      |      |  |  |  |  |  |  |
|---------------------|---------------------------------------------|----------------|--------------|---|---|---|------|------|--|--|--|--|--|--|
| Not Bit Addressable |                                             |                |              |   |   |   |      |      |  |  |  |  |  |  |
|                     | -                                           | _              | -            | - | - | - | T2OE | DCEN |  |  |  |  |  |  |
| Bit                 | 7                                           | 6              | 5            | 4 | 3 | 2 | 1    | 0    |  |  |  |  |  |  |
|                     |                                             |                |              |   |   |   |      |      |  |  |  |  |  |  |
| Symbol              | Function                                    |                |              |   |   |   |      |      |  |  |  |  |  |  |
| _                   | Not impleme                                 | ented, reserve | d for future |   |   |   |      |      |  |  |  |  |  |  |
| T2OE                | Timer 2 Outr                                | out Enable bit |              |   |   |   |      |      |  |  |  |  |  |  |

When set, this bit allows Timer 2 to be configured as an up/down counter

DCEN



### **Baud Rate Generator**

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 5.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.

Mdes 1 and 3 Baud Rates  $= \frac{\text{Timer 2 Overflow Rate}}{16}$ 

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation (CP/T2 = 0). The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

 $\frac{\text{Modes 1 and 3}}{\text{Baud Rate}} = \frac{\text{Oscillator Frequency}}{32 \text{ x [65536-RCAP2H,RCAP2L)]}}$ 

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 5. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an interrupt. Note too, that if EXEN2 is set, a 1-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

# AT89C51RC

#### Figure 6. Timer 2 in Clock-Out Mode





#### Figure 9. External Clock Drive Configuration



Table 6. Status of External Pins During Idle and Power-down Modes

| Mode       | Program Memory | ALE | PSEN | PORT0 | PORT1 | PORT2   | PORT3 |
|------------|----------------|-----|------|-------|-------|---------|-------|
| Idle       | Internal       | 1   | 1    | Data  | Data  | Data    | Data  |
| Idle       | External       | 1   | 1    | Float | Data  | Address | Data  |
| Power-down | Internal       | 0   | 0    | Data  | Data  | Data    | Data  |
| Power-down | External       | 0   | 0    | Float | Data  | Data    | Data  |

### Program Memory Lock Bits

The AT89C51RC has three lock bits that can be left unprogrammed (U) or can be programmed (P) to obtain the additional features listed in the following table.

| Table 7 | Lock Bit | Protection | Modes |
|---------|----------|------------|-------|
|         | LOCK DI  | TIOLECTION | Modes |

|   | Program | Lock Bits | ;   |                                                                                                                                                                                                                              |
|---|---------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | LB1     | LB2       | LB3 | Protection Type                                                                                                                                                                                                              |
| 1 | U       | U         | U   | No program lock features                                                                                                                                                                                                     |
| 2 | Ρ       | U         | U   | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the Flash memory is disabled |
| 3 | Р       | Р         | U   | Same as mode 2, but verify is also disabled                                                                                                                                                                                  |
| 4 | Р       | Р         | Р   | Same as mode 3, but external execution is also disabled                                                                                                                                                                      |

When lock bit 1 is programmed, the logic level at the  $\overline{EA}$  pin is sampled and latched during reset. If the device is powered up without a reset, the latch initializes to a random value and holds that value until reset is activated. The latched value of  $\overline{EA}$  must agree with the current logic level at that pin in order for the device to function properly.



### Programming Interface

Every code byte in the Flash array can be programmed by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

Most major worldwide programming vendors offer support for the Atmel microcontroller series. Please contact your local programming vendor for the appropriate software revision.

|                           |                 |     |      | ALE/ | EA/             |      |      |      |      |      | P0.7-0                 | P3.4 | P2.5-0  | P1.7-0 |
|---------------------------|-----------------|-----|------|------|-----------------|------|------|------|------|------|------------------------|------|---------|--------|
| Mode                      | V <sub>cc</sub> | RST | PSEN | PROG | V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | Data                   |      | Address |        |
| Write Code Data           | 5V              | Н   | L    | (1)  | 12 V            | L    | н    | н    | н    | Н    | D <sub>IN</sub>        | A14  | A13-8   | A7-0   |
| Read Code Data            | 5V              | н   | L    | н    | H/12<br>V       | L    | L    | L    | н    | Н    | D <sub>OUT</sub>       | A14  | A13-8   | A7-0   |
| Write Lock Bit 1          | 6.5V            | н   | L    | (2)  | 12 V            | н    | н    | н    | н    | н    | х                      | х    | х       | х      |
| Write Lock Bit 2          | 6.5V            | н   | L    | (2)  | 12 V            | н    | Н    | н    | L    | L    | х                      | х    | х       | х      |
| Write Lock Bit 3          | 6.5V            | н   | L    | (2)  | 12 V            | н    | L    | н    | н    | L    | х                      | х    | х       | х      |
| Read Lock Bits<br>1, 2, 3 | 5V              | н   | L    | н    | Н               | Н    | Н    | L    | н    | L    | P0.2,<br>P0.3,<br>P0.4 | х    | х       | x      |
| Chip Erase                | 6.5V            | н   | L    | (3)  | 12V             | н    | L    | н    | L    | L    | х                      | х    | х       | х      |
| Read Atmel ID             | 5V              | Н   | L    | Н    | н               | L    | L    | L    | L    | L    | 1EH                    | Х    | XX 0000 | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 51H                    | Х    | XX 0001 | 00H    |
| Read Device ID            | 5V              | Н   | L    | Н    | Н               | L    | L    | L    | L    | L    | 07H                    | Х    | XX 0010 | 00H    |

#### Table 8. Flash Programming Modes

Notes: 1. Write Code Data requires a 200 ns PROG pulse.

2. Write Lock Bits requires a 100 µs PROG pulse.

3. Chip Erase requires a 200 ns - 500 ns PROG pulse.

4. RDY/BSY signal is output on P3.0 during programming.





Figure 10. Programming the Flash Memory



Figure 11. Verifying the Flash Memory



Note: \*Programming address line A14 (P3.4) is not the same as the external memory address line A14 (P2.6).





### **Flash Programming and Verification Waveforms**



### **Parallel Chip Erase Mode**







## **Absolute Maximum Ratings\***

| Operating Temperature55°C to +125°C                       |  |
|-----------------------------------------------------------|--|
| Storage Temperature65°C to +150°C                         |  |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |  |
| Maximum Operating Voltage                                 |  |
| DC Output Current 15.0 mA                                 |  |

Notice\*: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **DC Characteristics**

The values shown in this table are valid for  $T_A = -40^{\circ}$ C to 85°C and  $V_{CC} = 4.0$ V to 5.5V, unless otherwise noted.

| Symbol           | Parameter                                                | Condition                                | Min                      | Мах                      | Units |
|------------------|----------------------------------------------------------|------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>IL</sub>  | Input Low-voltage                                        | (Except EA)                              | -0.5                     | 0.2 V <sub>CC</sub> -0.1 | V     |
| V <sub>IL1</sub> | Input Low-voltage (EA)                                   |                                          | -0.5                     | 0.2 V <sub>CC</sub> -0.3 | V     |
| V <sub>IH</sub>  | Input High-voltage                                       | (Except XTAL1, RST)                      | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | V     |
| V <sub>IH1</sub> | Input High-voltage                                       | (XTAL1, RST)                             | 0.7 V <sub>CC</sub>      | V <sub>CC</sub> +0.5     | V     |
| V <sub>OL</sub>  | Output Low-voltage <sup>(1)</sup> (Ports 1,2,3)          | I <sub>OL</sub> = 1.6 mA                 |                          | 0.45                     | V     |
| V <sub>OL1</sub> | Output Low-voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 3.2 mA                 |                          | 0.45                     | V     |
|                  | Output High-voltage<br>(Ports 1,2,3, ALE, PSEN)          | $I_{OH}$ = -60 µA, $V_{CC}$ = 5V ± 10%   | 2.4                      |                          | V     |
| V <sub>OH</sub>  |                                                          | Ι <sub>OH</sub> = -25 μΑ                 | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -10 μΑ                 | 0.9 V <sub>CC</sub>      |                          | V     |
| V <sub>OH1</sub> | Output High-voltage<br>(Port 0 in External Bus Mode)     | $I_{OH}$ = -800 µA, $V_{CC}$ = 5V ± 10%  | 2.4                      |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -300 μΑ                | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -80 μΑ                 | 0.9 V <sub>CC</sub>      |                          | V     |
| I <sub>IL</sub>  | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                  |                          | -50                      | μA    |
| I <sub>TL</sub>  | Logical 1 to 0 Transition Current<br>(Ports 1,2,3)       | $V_{\rm IN}=2V,V_{\rm CC}=5V\pm10\%$     |                          | -650                     | μA    |
| ILI              | Input Leakage Current (Port 0,<br>EA)                    | 0.45 < V <sub>IN</sub> < V <sub>CC</sub> |                          | ±10                      | μΑ    |
| RRST             | Reset Pull-down Resistor                                 |                                          | 10                       | 30                       | kΩ    |
| C <sub>IO</sub>  | Pin Capacitance                                          | Test Freq. = 1 MHz, $T_A = 25^{\circ}C$  |                          | 10                       | pF    |
| I <sub>CC</sub>  | Power Supply Current                                     | Active Mode, 12 MHz                      |                          | 25                       | mA    |
|                  |                                                          | Idle Mode, 12 MHz                        |                          | 6.5                      | mA    |
|                  | Power-down Mode <sup>(1)</sup>                           | $V_{CC} = 5.5V$                          |                          | 100                      | μA    |

Notes: 1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.

# 28 AT89C51RC

# AT89C51RC

## **AC Characteristics**

Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and  $\overline{PSEN} = 100$  pF; load capacitance for all other outputs = 80 pF.

## **External Program and Data Memory Characteristics**

|                     |                                                     | 12 MHz Oscillator                          |     | Variable Oscillator     |                         |       |
|---------------------|-----------------------------------------------------|--------------------------------------------|-----|-------------------------|-------------------------|-------|
| Symbol              | Parameter                                           | Min                                        | Max | Min                     | Мах                     | Units |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                                |                                            |     | 0                       | 33                      | MHz   |
| t <sub>LHLL</sub>   | ALE Pulse Width                                     | ALE Pulse Width 127 2t <sub>CLCL</sub> -40 |     |                         | ns                      |       |
| t <sub>AVLL</sub>   | Address Valid to ALE Low                            | 43                                         |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>LLAX</sub>   | Address Hold after ALE Low                          | 48                                         |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>LLIV</sub>   | ALE Low to Valid Instruction In                     |                                            | 233 |                         | 4t <sub>CLCL</sub> -65  | ns    |
| t <sub>LLPL</sub>   | ALE Low to PSEN Low                                 | 43                                         |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>PLPH</sub>   | PSEN Pulse Width                                    | 205                                        |     | 3t <sub>CLCL</sub> -45  |                         | ns    |
| t <sub>PLIV</sub>   | PSEN Low to Valid Instruction In                    |                                            | 145 |                         | 3t <sub>CLCL</sub> -60  | ns    |
| t <sub>PXIX</sub>   | Input Instruction Hold after PSEN                   | 0                                          |     | 0                       |                         | ns    |
| t <sub>PXIZ</sub>   | Input Instruction Float after PSEN                  |                                            | 59  |                         | t <sub>CLCL</sub> -25   | ns    |
| t <sub>PXAV</sub>   | PSEN to Address Valid                               | 75                                         |     | t <sub>CLCL</sub> -8    |                         | ns    |
| t <sub>AVIV</sub>   | Address to Valid Instruction In                     |                                            | 312 |                         | 5t <sub>CLCL</sub> -80  | ns    |
| t <sub>PLAZ</sub>   | PSEN Low to Address Float                           |                                            | 10  |                         | 10                      | ns    |
| t <sub>RLRH</sub>   | RD Pulse Width                                      | 400                                        |     | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>wLWH</sub>   | WR Pulse Width                                      | 400                                        |     | 6t <sub>CLCL</sub> -100 |                         | ns    |
| t <sub>RLDV</sub>   | RD Low to Valid Data In                             |                                            | 252 |                         | 5t <sub>CLCL</sub> -90  | ns    |
| t <sub>RHDX</sub>   | Data Hold after RD                                  | 0                                          |     | 0                       |                         | ns    |
| t <sub>RHDZ</sub>   | Data Float after RD                                 |                                            | 97  |                         | 2t <sub>CLCL</sub> -28  | ns    |
| t <sub>LLDV</sub>   | ALE Low to Valid Data In                            |                                            | 517 |                         | 8t <sub>CLCL</sub> -150 | ns    |
| t <sub>AVDV</sub>   | Address to Valid Data In                            |                                            | 585 |                         | 9t <sub>CLCL</sub> -165 | ns    |
| t <sub>LLWL</sub>   | ALE Low to RD or WR Low                             | 200                                        | 300 | 3t <sub>CLCL</sub> -50  | 3t <sub>CLCL</sub> +50  | ns    |
| t <sub>AVWL</sub>   | Address to RD or WR Low                             | 203                                        |     | 4t <sub>CLCL</sub> -75  |                         | ns    |
| t <sub>QVWX</sub>   | Data Valid to WR Transition                         | 23                                         |     | t <sub>CLCL</sub> -30   |                         | ns    |
| t <sub>QVWH</sub>   | Data Valid to WR High                               | 433                                        |     | 7t <sub>CLCL</sub> -130 |                         | ns    |
| t <sub>WHQX</sub>   | Data Hold after WR                                  | 33                                         |     | t <sub>CLCL</sub> -25   |                         | ns    |
| t <sub>RLAZ</sub>   | RD Low to Address Float                             |                                            | 0   |                         | 0                       | ns    |
| t <sub>WHLH</sub>   | $\overline{RD}$ or $\overline{WR}$ High to ALE High | 43                                         | 123 | t <sub>CLCL</sub> -25   | t <sub>CLCL</sub> +25   | ns    |





### **External Program Memory Read Cycle**



### **External Data Memory Read Cycle**



| Speed   | Power        | Ordering Code  | Deekene | Operation Bange |
|---------|--------------|----------------|---------|-----------------|
| (IVITZ) | Supply       | Ordening Code  | Раскаде | Operation Range |
| 24      | 4.0V to 5.5V | AT89C51RC-24AC | 44A     | Commercial      |
|         |              | AT89C51RC-24JC | 44J     | (0°C to 70°C)   |
|         |              | AT89C51RC-24PC | 40P6    |                 |
|         |              | AT89C51RC-24AI | 44A     | Industrial      |
|         |              | AT89C51RC-24JI | 44J     | (-40°C to 85°C) |
|         |              | AT89C51RC-24PI | 40P6    |                 |
| 33      | 4.5V to 5.5V | AT89C51RC-33AC | 44A     | Commercial      |
|         |              | AT89C51RC-33JC | 44J     | (0°C to 70°C)   |
|         |              | AT89C51RC-33PC | 40P6    |                 |

## **Ordering Information**

| Package Type |                                                          |  |
|--------------|----------------------------------------------------------|--|
| 44A          | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP)     |  |
| 44J          | 44-lead, Plastic J-leaded Chip Carrier (PLCC)            |  |
| 40P6         | 40-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) |  |



### 44J – PLCC







### 40P6 – PDIP

