Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 37 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V | | Data Converters | A/D 12bit SAR; D/A 12bit | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-TQFP | | Supplier Device Package | 48-TQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg11b120f128gq48-a | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 3.3. EFM32TG11 Memory Map — Peripherals # 3.12 Configuration Summary The features of the EFM32TG11 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration. **Table 3.2. Configuration Summary** | Module | Configuration | Pin Connections | |---------|-----------------------------|---------------------------------| | USART0 | IrDA, SmartCard | US0_TX, US0_RX, US0_CLK, US0_CS | | USART1 | I <sup>2</sup> S, SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | IrDA, SmartCard, High-Speed | US2_TX, US2_RX, US2_CLK, US2_CS | | USART3 | I <sup>2</sup> S, SmartCard | US3_TX, US3_RX, US3_CLK, US3_CS | | TIMER0 | with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | - | TIM1_CC[3:0] | | WTIMER0 | with DTI | WTIM0_CC[2:0], WTIM0_CDTI[2:0] | | WTIMER1 | - | WTIM1_CC[3:0] | # 4.1.5 Backup Supply Domain Table 4.5. Backup Supply Domain | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|-------------------------------------------------|-----|------|-----|------| | Backup supply voltage range | V <sub>BU_VIN</sub> | | TBD | _ | 3.8 | V | | PWRRES resistor | R <sub>PWRRES</sub> | EMU_BUCTRL_PWRRES = RES0 | TBD | 3900 | TBD | Ω | | | | EMU_BUCTRL_PWRRES = RES1 | TBD | 1800 | TBD | Ω | | | | EMU_BUCTRL_PWRRES = RES2 | TBD | 1330 | TBD | Ω | | | | EMU_BUCTRL_PWRRES = RES3 | TBD | 815 | TBD | Ω | | Output impedance between BU_VIN and BU_VOUT <sup>2</sup> | R <sub>BU_VOUT</sub> | EMU_BUCTRL_VOUTRES = STRONG | TBD | 110 | TBD | Ω | | | | EMU_BUCTRL_VOUTRES = MED | TBD | 775 | TBD | Ω | | | | EMU_BUCTRL_VOUTRES = WEAK | TBD | 6500 | TBD | Ω | | Supply current | I <sub>BU_VIN</sub> | BU_VIN not powering backup do-<br>main | _ | 10 | TBD | nA | | | | BU_VIN powering backup do-<br>main <sup>1</sup> | _ | 450 | TBD | nA | <sup>1.</sup> Additional current required by backup circuitry when backup is active. Includes supply current of backup switches and backup regulator. Does not include supply current required for backed-up circuitry. <sup>2.</sup> BU\_VOUT and BU\_STAT signals are not available in all package configurations. Check the device pinout for availability. # 4.1.8 Brown Out Detector (BOD) Table 4.10. Brown Out Detector (BOD) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------|----------------------------|------------------------------|-----|-----|-----|------| | DVDD BOD threshold | V <sub>DVDDBOD</sub> | DVDD rising | _ | _ | TBD | V | | | | DVDD falling (EM0/EM1) | TBD | _ | _ | V | | | | DVDD falling (EM2/EM3) | TBD | _ | _ | V | | DVDD BOD hysteresis | V <sub>DVDDBOD_HYST</sub> | | _ | 18 | _ | mV | | DVDD BOD response time | tDVDDBOD_DELAY | Supply drops at 0.1V/µs rate | _ | 2.4 | _ | μs | | AVDD BOD threshold | V <sub>AVDDBOD</sub> | AVDD rising | _ | _ | TBD | V | | | | AVDD falling (EM0/EM1) | TBD | _ | _ | V | | | | AVDD falling (EM2/EM3) | TBD | _ | _ | V | | AVDD BOD hysteresis | V <sub>AVDDBOD_HYST</sub> | | _ | 20 | _ | mV | | AVDD BOD response time | t <sub>AVDDBOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _ | 2.4 | _ | μs | | EM4 BOD threshold | V <sub>EM4DBOD</sub> | AVDD rising | _ | _ | TBD | V | | | | AVDD falling | TBD | _ | _ | V | | EM4 BOD hysteresis | V <sub>EM4BOD_HYST</sub> | | _ | 25 | _ | mV | | EM4 BOD response time | t <sub>EM4BOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _ | 300 | _ | μs | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------|------------------------------------------------------------|-----|-------|-----|--------| | ADC clock frequency | f <sub>ADCCLK</sub> | | _ | _ | 16 | MHz | | Throughput rate | f <sub>ADCRATE</sub> | | _ | _ | 1 | Msps | | Conversion time <sup>1</sup> | t <sub>ADCCONV</sub> | 6 bit | _ | 7 | _ | cycles | | | | 8 bit | _ | 9 | _ | cycles | | | | 12 bit | _ | 13 | _ | cycles | | Startup time of reference generator and ADC core | tadcstart | WARMUPMODE <sup>4</sup> = NORMAL | _ | _ | 5 | μs | | generator and ADC core | | WARMUPMODE <sup>4</sup> = KEEPIN-<br>STANDBY | _ | _ | 2 | μs | | | | WARMUPMODE <sup>4</sup> = KEEPINSLO-<br>WACC | _ | _ | 1 | μs | | SNDR at 1Msps and f <sub>IN</sub> = 10kHz | SNDR <sub>ADC</sub> | Internal reference <sup>7</sup> , differential measurement | TBD | 67 | _ | dB | | | | External reference <sup>6</sup> , differential measurement | _ | 68 | _ | dB | | Spurious-free dynamic range (SFDR) | SFDR <sub>ADC</sub> | 1 MSamples/s, 10 kHz full-scale sine wave | _ | 75 | _ | dB | | Differential non-linearity (DNL) | DNL <sub>ADC</sub> | 12 bit resolution, No missing codes | TBD | _ | TBD | LSB | | Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub> | 12 bit resolution | TBD | _ | TBD | LSB | | Offset error | V <sub>ADCOFFSETERR</sub> | | TBD | 0 | TBD | LSB | | Gain error in ADC | V <sub>ADCGAIN</sub> | Using internal reference | _ | -0.2 | TBD | % | | | | Using external reference | _ | -1 | _ | % | | Temperature sensor slope | V <sub>TS_SLOPE</sub> | | _ | -1.84 | _ | mV/°C | - 1. Derived from ADCCLK. - 2. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU\_PWRCTRL. - 3. In ADCn\_BIASPROG register. - 4. In ADCn\_CNTL register. - 5. The absolute voltage allowed at any ADC input is dictated by the power rail supplied to on-chip circuitry, and may be lower than the effective full scale voltage. All ADC inputs are limited to the ADC supply (AVDD or DVDD depending on EMU\_PWRCTRL\_ANASW). Any ADC input routed through the APORT will further be limited by the IOVDD supply to the pin. - 6. External reference is 1.25 V applied externally to ADCnEXTREFP, with the selection CONF in the SINGLECTRL\_REF or SCANCTRL\_REF register field and VREFP in the SINGLECTRLX\_VREFSEL or SCANCTRLX\_VREFSEL field. The differential input range with this configuration is ± 1.25 V. - 7. Internal reference option used corresponds to selection 2V5 in the SINGLECTRL\_REF or SCANCTRL\_REF register field. The differential input range with this configuration is ± 1.25 V. Typical value is characterized using full-scale sine wave input. Minimum value is production-tested using sine wave input at 1.5 dB lower than full scale. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | 4 | - 1. Supply current specifications are for VDAC circuitry operating with static output only and do not include current required to drive the load. - 2. In differential mode, the output is defined as the difference between two single-ended outputs. Absolute voltage on each output is limited to the single-ended range. - 3. Entire range is monotonic and has no missing codes. - 4. Current from HFPERCLK is dependent on HFPERCLK frequency. This current contributes to the total supply current used when the clock to the DAC module is enabled in the CMU. - 5. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. - 6. PSRR calculated as 20 \* $log_{10}(\Delta VDD$ / $\Delta V_{OUT}),$ VDAC output at 90% of full scale | Parameter | Symbol | Test Condition | Min | Tvp | Max | Unit | |-----------|--------|----------------|-----|-------|-----|------| | | | | | - J F | | | - 1. Specified configuration for 3X-Gain configuration is: INCBW = 1, HCMDIS = 1, RESINSEL = VSS, V<sub>INPUT</sub> = 0.5 V, V<sub>OUTPUT</sub> = 1.5 V. Nominal voltage gain is 3. - 2. If the maximum C<sub>I OAD</sub> is exceeded, an isolation resistor is required for stability. See AN0038 for more information. - 3. When INCBW is set to 1 the OPAMP bandwidth is increased. This is allowed only when the non-inverting close-loop gain is ≥ 3, or the OPAMP may not be stable. - 4. Current into the load resistor is excluded. When the OPAMP is connected with closed-loop gain > 1, there will be extra current to drive the resistor feedback network. The internal resistor feedback network has total resistance of 143.5 kOhm, which will cause another ~10 µA current when the OPAMP drives 1.5 V between output and ground. - 5. Step between 0.2V and V<sub>OPA</sub>-0.2V, 10%-90% rising/falling range. - 6. From enable to output settled. In sample-and-off mode, RC network after OPAMP will contribute extra delay. Settling error < 1mV. - 7. In unit gain connection, UGF is the gain-bandwidth product of the OPAMP. In 3x Gain connection, UGF is the gain-bandwidth product of the OPAMP and 1/3 attenuation of the feedback network. - 8. Specified configuration for Unit gain buffer configuration is: INCBW = 0, HCMDIS = 0, RESINSEL = DISABLE. V<sub>INPUT</sub> = 0.5 V, $V_{OUTPUT} = 0.5 V.$ - 9. When HCMDIS=1 and input common mode transitions the region from V<sub>OPA</sub>-1.4V to V<sub>OPA</sub>-1V, input offset will change. PSRR and CMRR specifications do not apply to this transition region. #### 4.1.18 LCD Driver Table 4.25. LCD Driver | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------------|------------------------------------------------|-----|------|-----------------------------------------------|------| | Frame rate | f <sub>LCDFR</sub> | | TBD | _ | TBD | Hz | | LCD supply range <sup>2</sup> | V <sub>LCDIN</sub> | | 1.8 | _ | 3.8 | V | | LCD output voltage range | V <sub>LCD</sub> | Current source mode, No external LCD capacitor | 2.0 | _ | V <sub>LCDIN</sub> -0.4 | V | | | | Step-down mode with external LCD capacitor | 2.0 | _ | V <sub>LCDIN</sub> | V | | | | Charge pump mode with external LCD capacitor | 2.0 | _ | Min of 3.8<br>and 1.9 *<br>V <sub>LCDIN</sub> | V | | Contrast control step size | STEP <sub>CONTRAST</sub> | Current source mode | _ | 64 | _ | mV | | | | Charge pump or Step-down mode | _ | 43 | _ | mV | | Contrast control step accuracy <sup>1</sup> | ACC <sub>CONTRAST</sub> | | _ | +/-4 | _ | % | - 1. Step size accuracy is measured relative to the typical step size, and typ value represents one standard deviation. - 2. V<sub>LCDIN</sub> is selectable between the AVDD or DVDD supply pins, depending on EMU\_PWRCTRL\_ANASW. # 4.1.21.2 I2C Fast-mode (Fm)<sup>1</sup> Table 4.29. I2C Fast-mode (Fm)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCL clock high time | t <sub>ніGн</sub> | | 0.6 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 100 | _ | _ | ns | | SDA hold time <sup>3</sup> | t <sub>HD_DAT</sub> | | 100 | _ | 900 | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.6 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 0.6 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.6 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | - 1. For CLHR set to 1 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual. - 3. The maximum SDA hold time $(t_{HD,DAT})$ needs to be met only when the device does not stretch the low time of SCL $(t_{LOW})$ . # 4.2.1 Supply Current Figure 4.3. EM0 Active Mode Typical Supply Current vs. Temperature ### 5.4 EFM32TG11B3xx in QFP64 Device Pinout Figure 5.4. EFM32TG11B3xx in QFP64 Device Pinout Table 5.4. EFM32TG11B3xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>26<br>55 | Digital IO power supply 0. | VSS | 8<br>22<br>56 | Ground | | PB3 | 9 | GPIO | PB4 | 10 | GPIO | | PB5 | 11 | GPIO | PB6 | 12 | GPIO | #### 5.5 EFM32TG11B1xx in QFP64 Device Pinout Figure 5.5. EFM32TG11B1xx in QFP64 Device Pinout Table 5.5. EFM32TG11B1xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>26<br>55 | Digital IO power supply 0. | VSS | 8<br>22<br>56 | Ground | | PC0 | 9 | GPIO (5V) | PC1 | 10 | GPIO (5V) | | PC2 | 11 | GPIO (5V) | PC3 | 12 | GPIO (5V) | ### 5.8 EFM32TG11B1xx in QFN64 Device Pinout Figure 5.8. EFM32TG11B1xx in QFN64 Device Pinout Table 5.8. EFM32TG11B1xx in QFN64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|--------|-------------| | VREGVSS | 0 | Voltage regulator VSS | PA0 | 1 | GPIO | | PA1 | 2 | GPIO | PA2 | 3 | GPIO | | PA3 | 4 | GPIO | PA4 | 5 | GPIO | | PA5 | 6 | GPIO | PA6 | 7 | GPIO | | IOVDD0 | 8<br>26<br>55 | Digital IO power supply 0. | PC0 | 9 | GPIO (5V) | | PC1 | 10 | GPIO (5V) | PC2 | 11 | GPIO (5V) | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------------------| | PC3 | 12 | GPIO (5V) | PC4 | 13 | GPIO | | PC5 | 14 | GPIO | PB7 | 15 | GPIO | | PB8 | 16 | GPIO | PA8 | 17 | GPIO | | PA9 | 18 | GPIO | PA10 | 19 | GPIO | | RESETn | 20 | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | PB11 21 | | GPIO | | PB12 | 22 | GPIO | AVDD | 23<br>27 | Analog power supply. | | PB13 | 24 | GPIO | PB14 | 25 | GPIO | | PD0 | 28 | GPIO (5V) | PD1 | 29 | GPIO | | PD2 | 30 | GPIO (5V) | PD3 | 31 | GPIO | | PD4 | 32 | GPIO | PD5 | 33 | GPIO | | PD6 | 34 | GPIO | PD7 | 35 | GPIO | | PD8 | 36 | GPIO | PC6 | 37 | GPIO | | PC7 | 38 | GPIO | DVDD | 39 | Digital power supply. | | DECOUPLE | 40 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | PC8 | 41 | GPIO | | PC9 | 42 | GPIO | PC10 | 43 | GPIO (5V) | | PC11 | 44 | GPIO (5V) | PC12 | 45 | GPIO (5V) | | PC13 | 46 | GPIO (5V) | PC14 | 47 | GPIO (5V) | | PC15 | 48 | GPIO (5V) | PF0 | 49 | GPIO (5V) | | PF1 | 50 | GPIO (5V) | PF2 | 51 | GPIO | | PF3 | 52 | GPIO | PF4 | 53 | GPIO | | PF5 | 54 | GPIO | PE8 | 56 | GPIO | | PE9 | 57 | GPIO | PE10 | 58 | GPIO | | PE11 | 59 | GPIO | PE12 | 60 | GPIO | | PE13 | 61 | GPIO | PE14 | 62 | GPIO | | PE15 | 63 | GPIO | PA15 | 64 | GPIO | 1. GPIO with 5V tolerance are indicated by (5V). Figure 5.12. EFM32TG11B5xx in QFN32 Device Pinout Table 5.12. EFM32TG11B5xx in QFN32 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|--------|-------------| | VREGVSS | 0<br>19 | Voltage regulator VSS | PA0 | 1 | GPIO | | PA1 | 2 | GPIO | PA2 | 3 | GPIO | | IOVDD0 | 4<br>14<br>30 | Digital IO power supply 0. | PC0 | 5 | GPIO (5V) | | PB7 | 6 | GPIO | PB8 | 7 | GPIO | | GPIO Name | Pin Alternate Functionality / Description | | | | | | | | | | | | |-----------|-------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------|--|--|--|--|--|--|--|--| | | Analog | Timers | Communication | Other | | | | | | | | | | PC4 | BUSACMP0Y BU-<br>SACMP0X OPA0_P<br>LCD_SEG24 | TIM0_CC0 #5<br>TIM0_CDTI2 #3 LE-<br>TIM0_OUT0 #3 | US2_CLK #0 U0_TX #4<br>I2C1_SDA #0 | LES_CH4<br>GPIO_EM4WU6 | | | | | | | | | | PC5 | BUSACMP0Y BU-<br>SACMP0X OPA0_N<br>LCD_SEG25 | TIM0_CC1 #5 LE-<br>TIM0_OUT1 #3 | US2_CS #0 U0_RX #4<br>I2C1_SCL #0 | LES_CH5 | | | | | | | | | | PB7 | LFXTAL_P | TIM0_CDTI0 #4<br>TIM1_CC0 #3 | US0_TX #4 US1_CLK #0<br>US3_RX #2 U0_CTS #4 | | | | | | | | | | | PB8 | LFXTAL_N | TIM0_CDTI1 #4<br>TIM1_CC1 #3 | US0_RX #4 US1_CS #0<br>U0_RTS #4 | CMU_CLKI0 #2 | | | | | | | | | | PA8 | BU_STAT | TIM0_CC0 #6 LE-<br>TIM0_OUT0 #6 | US2_RX #2 | | | | | | | | | | | PA9 | BUSAY BUSBX<br>LCD_SEG26 | TIM0_CC1 #6 LE-<br>TIM0_OUT1 #6 | US2_CLK #2 | | | | | | | | | | | PA10 | BUSBY BUSAX<br>LCD_SEG27 | TIM0_CC2 #6 | US2_CS #2 | | | | | | | | | | | PA12 | BU_VOUT | WTIM0_CDTI0 #2 | US0_CLK #5 US2_RTS<br>#2 | CMU_CLK0 #5 ACMP1_O<br>#3 | | | | | | | | | | PA13 | BUSAY BUSBX | TIM0_CC2 #7<br>WTIM0_CDTI1 #2 | US0_CS #5 US2_TX #3 | | | | | | | | | | | PA14 | BUSBY BUSAX<br>LCD_BEXT | WTIM0_CDTI2 #2 | US1_TX #6 US2_RX #3<br>US3_RTS #2 | ACMP1_O #4 | | | | | | | | | | PB11 | BUSAY BUSBX<br>VDAC0_OUT0 /<br>OPA0_OUT LCD_SEG28 | TIM0_CDTI2 #4<br>TIM1_CC2 #3 LE-<br>TIM0_OUT0 #1<br>PCNT0_S1IN #7 | US0_CTS #5 US1_CLK<br>#5 US2_CS #3 I2C1_SDA<br>#1 | CMU_CLK1 #5<br>CMU_CLKI0 #7<br>ACMP0_O #3<br>GPIO_EM4WU7 | | | | | | | | | | PB12 | BUSBY BUSAX<br>VDAC0_OUT1 /<br>OPA1_OUT LCD_SEG29 | TIM1_CC3 #3 LE-<br>TIM0_OUT1 #1<br>PCNT0_S0IN #7 | US2_CTS #1 I2C1_SCL<br>#1 | | | | | | | | | | | PB13 | BUSAY BUSBX<br>HFXTAL_P | WTIM1_CC0 #0 | US0_CLK #4 US1_CTS<br>#5 LEU0_TX #1 | CMU_CLKI0 #3<br>PRS_CH7 #0 | | | | | | | | | | PB14 | BUSBY BUSAX<br>HFXTAL_N | WTIM1_CC1 #0 | US0_CS #4 US1_RTS #5<br>LEU0_RX #1 | PRS_CH6 #1 | | | | | | | | | | PD0 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #4<br>OPA2_OUTALT BU-<br>SADC0Y BUSADC0X | WTIM1_CC2 #0 | CAN0_RX #2 US1_TX #1 | | | | | | | | | | | PD1 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #4 BU-<br>SADC0Y BUSADC0X<br>OPA3_OUT | TIM0_CC0 #2<br>WTIM1_CC3 #0 | CAN0_TX #2 US1_RX #1 | | | | | | | | | | | PD2 | BUSADC0Y BUSADC0X | TIM0_CC1 #2<br>WTIM1_CC0 #1 | US1_CLK #1 | | | | | | | | | | | PD3 | BUSADCOY BUSADCOX<br>OPA2_N LCD_SEG30 | TIM0_CC2 #2<br>WTIM1_CC1 #1 | US1_CS #1 | | | | | | | | | | | PD4 | BUSADC0Y BUSADC0X<br>OPA2_P LCD_SEG31 | WTIM0_CDTI0 #4<br>WTIM1_CC2 #1 | US1_CTS #1 US3_CLK<br>#2 LEU0_TX #0<br>I2C1_SDA #3 | CMU_CLKI0 #0 | | | | | | | | | # 5.15 Alternate Functionality Overview A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings and the associated GPIO pin. Refer to 5.14 GPIO Functionality Table for a list of functions available on each GPIO pin. **Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0. Table 5.15. Alternate Functionality Overview | Alternate | nate LOCATION | | | |--------------------------------------------------------|------------------------------|-------------------|--------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | ACMP0_O | 0: PE13<br>2: PD6<br>3: PB11 | 4: PA6<br>7: PB3 | Analog comparator ACMP0, digital output. | | 0: PF2 4: PA14<br>ACMP1_O 2: PD7<br>3: PA12 7: PA5 | | 4: PA14<br>7: PA5 | Analog comparator ACMP1, digital output. | | ADC0_EXTN 0: PD7 Analog to digital converter ADC0 ex | | | Analog to digital converter ADC0 external reference input negative pin. | | ADC0_EXTP | 0: PD6 | | Analog to digital converter ADC0 external reference input positive pin. | | BOOT_RX | 0: PF1 | | Bootloader RX. | | BOOT_TX | 0: PF0 | | Bootloader TX. | | BU_STAT | 0: PA8 | | Backup Power Domain status, whether or not the system is in backup mode. | | BU_VIN | 0: PD8 | | Battery input for Backup Power Domain. | | BU_VOUT | 0: PA12 | | Power output for Backup Power Domain. | | CAN0_RX | 0: PC0<br>1: PF0<br>2: PD0 | | CAN0 RX. | | Alternate | LOCA | ATION | | |---------------|---------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | CAN0_TX | 0: PC1<br>1: PF2<br>2: PD1 | | CAN0 TX. | | CMU_CLK0 | 0: PA2<br>1: PC12<br>2: PD7 | 4: PF2<br>5: PA12 | Clock Management Unit, clock output number 0. | | CMU_CLK1 | 0: PA1<br>1: PD8<br>2: PE12 | 4: PF3<br>5: PB11 | Clock Management Unit, clock output number 1. | | CMU_CLK2 | 0: PA0<br>1: PA3<br>2: PD6 | 4: PA3 | Clock Management Unit, clock output number 2. | | CMU_CLKI0 | 0: PD4<br>1: PA3<br>2: PB8<br>3: PB13 | 6: PE12<br>7: PB11 | Clock Management Unit, clock input number 0. | | DBG_SWCLKTCK | 0: PF0 | | Debug-interface Serial Wire clock input and JTAG Test Clock. Note that this function is enabled to the pin out of reset, and has a built-in pull down. | | DBG_SWDIOTMS | 0: PF1 | | Debug-interface Serial Wire data input / output and JTAG Test Mode Select. Note that this function is enabled to the pin out of reset, and has a built-in pull up. | | DBG_TDI | 0: PF5 | | Debug-interface JTAG Test Data In. Note that this function becomes available after the first valid JTAG command is received, and has a built-in pull up when JTAG is active. | | DBG_TDO | 0: PF2 | | Debug-interface JTAG Test Data Out. Note that this function becomes available after the first valid JTAG command is received. | | GPIO_EM4WU0 | 0: PA0 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU1 | 0: PA6 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU2 | 0: PC9 | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | 0: PF1 | | Pin can be used to wake the system up from EM4 | | Alternate | LOCA | ATION | | |-------------------------|---------|-------|------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | LCD_SEG9 | 0: PE13 | | LCD segment line 9. | | LCD_SEG10 | 0: PE14 | | LCD segment line 10. | | LCD_SEG11 | 0: PE15 | | LCD segment line 11. | | LCD_SEG12 | 0: PA15 | | LCD segment line 12. | | LCD_SEG13 | 0: PA0 | | LCD segment line 13. | | LCD_SEG14 | 0: PA1 | | LCD segment line 14. | | LCD_SEG15 | 0: PA2 | | LCD segment line 15. | | LCD_SEG16 | 0: PA3 | | LCD segment line 16. | | LCD_SEG17 | 0: PA4 | | LCD segment line 17. | | LCD_SEG18 | 0: PA5 | | LCD segment line 18. | | LCD_SEG19 | 0: PA6 | | LCD segment line 19. | | LCD_SEG20 /<br>LCD_COM4 | 0: PB3 | | LCD segment line 20. This pin may also be used as LCD COM line 4 | | LCD_SEG21 /<br>LCD_COM5 | 0: PB4 | | LCD segment line 21. This pin may also be used as LCD COM line 5 | | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|--------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | OP | A2_ | OU. | Т | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | APORT4Y | BUSDY | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | | OP | DPA2_P | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT2X | BUSBX | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | | APORT4X | BUSDX | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | OP | A3_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | APORT4Y | BUSDY | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | Table 10.1. TQFP48 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | | |------------|----------|----------|-------|--|--|--|--|--|--|--|--| | 4 | | 7.00 BSC | | | | | | | | | | | <b>\</b> 1 | 3.50 BSC | | | | | | | | | | | | 3 | 7.00 BSC | | | | | | | | | | | | 31 | | 3.50 BSC | | | | | | | | | | | | 1.00 | _ | 1.20 | | | | | | | | | | ) | 0.17 | _ | 0.27 | | | | | | | | | | = | 0.95 | _ | 1.05 | | | | | | | | | | = | 0.17 | _ | 0.23 | | | | | | | | | | 3 | | 0.50 BSC | | | | | | | | | | | 1 | 0.05 | 0.05 — | | | | | | | | | | | | 0.09 | _ | 0.20 | | | | | | | | | | ( | 0.50 | _ | 0.70 | | | | | | | | | | - | 0 | _ | 7 | | | | | | | | | | Л | | 12 REF | | | | | | | | | | | ١ | 0.09 | _ | 0.16 | | | | | | | | | | ) | | 0.25 BSC | | | | | | | | | | | र | 0.150 | _ | 0.250 | | | | | | | | | | 3 | | 9.00 BSC | | | | | | | | | | | S1 | | 4.50 BSC | | | | | | | | | | | / | | 9.00 BSC | | | | | | | | | | | /1 | 4.50 BSC | | | | | | | | | | | | V | 0.20 BSC | | | | | | | | | | | | NA . | | 1.00 BSC | | | | | | | | | | | V | 0.20 BSC | | | | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 12. Revision History ### Revision 0.5 February, 2018 - 4.1 Electrical Characteristics updated with latest characterization data and production test limits. - · Added 4.1.3 Thermal Characteristics. - Added 4.2 Typical Performance Curves section. - Corrected OPA / VDAC output connections in Figure 5.14 APORT Connection Diagram on page 119. ### Revision 0.1 May 1st, 2017 Initial release.