

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Discontinued at Digi-Key                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART         |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 53                                                                         |
| Program Memory Size        | 128KB (128K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 32K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                                |
| Data Converters            | A/D 12bit SAR; D/A 12bit                                                   |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-TQFP                                                                    |
| Supplier Device Package    | 64-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg11b120f128gq64-ar |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2. Ordering Information

# Table 2.1. Ordering Information

|                         | Flash | RAM  | DC-DC<br>Con- |     |      |         |               |
|-------------------------|-------|------|---------------|-----|------|---------|---------------|
| Ordering Code           | (kB)  | (kB) | verter        | LCD | GPIO | Package | Temp Range    |
| EFM32TG11B520F128GM80-A | 128   | 32   | Yes           | Yes | 67   | QFN80   | -40 to +85°C  |
| EFM32TG11B520F128GQ80-A | 128   | 32   | Yes           | Yes | 63   | QFP80   | -40 to +85°C  |
| EFM32TG11B520F128IM80-A | 128   | 32   | Yes           | Yes | 67   | QFN80   | -40 to +125°C |
| EFM32TG11B520F128IQ80-A | 128   | 32   | Yes           | Yes | 63   | QFP80   | -40 to +125°C |
| EFM32TG11B540F64GM80-A  | 64    | 32   | Yes           | Yes | 67   | QFN80   | -40 to +85°C  |
| EFM32TG11B540F64GQ80-A  | 64    | 32   | Yes           | Yes | 63   | QFP80   | -40 to +85°C  |
| EFM32TG11B540F64IM80-A  | 64    | 32   | Yes           | Yes | 67   | QFN80   | -40 to +125°C |
| EFM32TG11B540F64IQ80-A  | 64    | 32   | Yes           | Yes | 63   | QFP80   | -40 to +125°C |
| EFM32TG11B520F128GM64-A | 128   | 32   | Yes           | Yes | 53   | QFN64   | -40 to +85°C  |
| EFM32TG11B520F128GQ64-A | 128   | 32   | Yes           | Yes | 50   | QFP64   | -40 to +85°C  |
| EFM32TG11B520F128IM64-A | 128   | 32   | Yes           | Yes | 53   | QFN64   | -40 to +125°C |
| EFM32TG11B520F128IQ64-A | 128   | 32   | Yes           | Yes | 50   | QFP64   | -40 to +125°C |
| EFM32TG11B540F64GM64-A  | 64    | 32   | Yes           | Yes | 53   | QFN64   | -40 to +85°C  |
| EFM32TG11B540F64GQ64-A  | 64    | 32   | Yes           | Yes | 50   | QFP64   | -40 to +85°C  |
| EFM32TG11B540F64IM64-A  | 64    | 32   | Yes           | Yes | 53   | QFN64   | -40 to +125°C |
| EFM32TG11B540F64IQ64-A  | 64    | 32   | Yes           | Yes | 50   | QFP64   | -40 to +125°C |
| EFM32TG11B520F128GQ48-A | 128   | 32   | Yes           | Yes | 34   | QFP48   | -40 to +85°C  |
| EFM32TG11B520F128IQ48-A | 128   | 32   | Yes           | Yes | 34   | QFP48   | -40 to +125°C |
| EFM32TG11B540F64GQ48-A  | 64    | 32   | Yes           | Yes | 34   | QFP48   | -40 to +85°C  |
| EFM32TG11B540F64IQ48-A  | 64    | 32   | Yes           | Yes | 34   | QFP48   | -40 to +125°C |
| EFM32TG11B520F128GM32-A | 128   | 32   | Yes           | Yes | 22   | QFN32   | -40 to +85°C  |
| EFM32TG11B520F128IM32-A | 128   | 32   | Yes           | Yes | 22   | QFN32   | -40 to +125°C |
| EFM32TG11B540F64GM32-A  | 64    | 32   | Yes           | Yes | 22   | QFN32   | -40 to +85°C  |
| EFM32TG11B540F64IM32-A  | 64    | 32   | Yes           | Yes | 22   | QFN32   | -40 to +125°C |
| EFM32TG11B320F128GM64-A | 128   | 32   | No            | Yes | 56   | QFN64   | -40 to +85°C  |
| EFM32TG11B320F128GQ64-A | 128   | 32   | No            | Yes | 53   | QFP64   | -40 to +85°C  |
| EFM32TG11B320F128IM64-A | 128   | 32   | No            | Yes | 56   | QFN64   | -40 to +125°C |
| EFM32TG11B320F128IQ64-A | 128   | 32   | No            | Yes | 53   | QFP64   | -40 to +125°C |
| EFM32TG11B340F64GM64-A  | 64    | 32   | No            | Yes | 56   | QFN64   | -40 to +85°C  |
| EFM32TG11B340F64GQ64-A  | 64    | 32   | No            | Yes | 53   | QFP64   | -40 to +85°C  |
| EFM32TG11B340F64IM64-A  | 64    | 32   | No            | Yes | 56   | QFN64   | -40 to +125°C |
| EFM32TG11B340F64IQ64-A  | 64    | 32   | No            | Yes | 53   | QFP64   | -40 to +125°C |

### 3.8.1 Analog Port (APORT)

The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog modules on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs.

#### 3.8.2 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold.

#### 3.8.3 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

#### 3.8.4 Capacitive Sense (CSEN)

The CSEN module is a dedicated Capacitive Sensing block for implementing touch-sensitive user interface elements such a switches and sliders. The CSEN module uses a charge ramping measurement technique, which provides robust sensing even in adverse conditions including radiated noise and moisture. The module can be configured to take measurements on a single port pin or scan through multiple pins and store results to memory through DMA. Several channels can also be shorted together to measure the combined capacitance or implement wake-on-touch from very low energy modes. Hardware includes a digital accumulator and an averaging filter, as well as digital threshold comparators to reduce software overhead.

#### 3.8.5 Digital to Analog Converter (VDAC)

The Digital to Analog Converter (VDAC) can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The opamps are used in conjunction with the VDAC, to provide output buffering. One opamp is used per singleended channel, or two opamps are used to provide differential outputs. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3.

#### 3.8.6 Operational Amplifiers

The opamps are low power amplifiers with a high degree of flexibility targeting a wide variety of standard opamp application areas, and are available down to EM3. With flexible built-in programming for gain and interconnection they can be configured to support multiple common opamp functions. All pins are also available externally for filter configurations. Each opamp has a rail to rail input and a rail to rail output. They can be used in conjunction with the VDAC module or in stand-alone configurations. The opamps save energy, PCB space, and cost as compared with standalone opamps because they are integrated on-chip.

#### 3.8.7 Liquid Crystal Display Driver (LCD)

The LCD driver is capable of driving a segmented LCD display with up to 8x32 segments. A voltage boost function enables it to provide the LCD display with higher voltage than the supply voltage for the device. A patented charge redistribution driver can reduce the LCD module supply current by up to 40%. In addition, an animation feature can run custom animations on the LCD display without any CPU intervention. The LCD driver can also remain active even in Energy Mode 2 and provides a Frame Counter interrupt that can wake-up the device on a regular basis for updating data.

#### 3.9 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the EFM32TG11. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset.

### 4.1.4 DC-DC Converter

Test conditions: L\_DCDC=4.7 µH (Murata LQH3NPN4R7MM0L), C\_DCDC=4.7 µF (Samsung CL10B475KQ8NQNC), V\_DCDC\_I=3.3 V, V\_DCDC\_O=1.8 V, I\_DCDC\_LOAD=50 mA, Heavy Drive configuration, F\_DCDC\_LN=7 MHz, unless otherwise indicated.

### Table 4.4. DC-DC Converter

| Parameter                                           | Symbol              | Test Condition                                                                                                                  | Min | Тур | Max                         | Unit |
|-----------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------------|------|
| Input voltage range                                 | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50<br>mA                                                                                  | 1.8 | _   | V <sub>VREGVDD</sub><br>MAX | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, $I_{DCDC\_LOAD}$ = 100 mA, or<br>Low power (LP) mode, 1.8 V output, $I_{DCDC\_LOAD}$ = 10 mA | 2.4 | _   | V <sub>VREGVDD</sub><br>MAX | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V out-<br>put, I <sub>DCDC_LOAD</sub> = 200 mA                                                         | 2.6 | _   | V <sub>VREGVDD</sub><br>MAX | V    |
| Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_0</sub> |                                                                                                                                 | 1.8 | _   | V <sub>VREGVDD</sub>        | V    |
| Regulation DC accuracy                              | ACC <sub>DC</sub>   | Low Noise (LN) mode, 1.8 V tar-<br>get output                                                                                   | TBD | _   | TBD                         | V    |
| Regulation window <sup>4</sup>                      | WIN <sub>REG</sub>  | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0, 1.8 V tar-<br>get output, I <sub>DCDC_LOAD</sub> ≤ 75 µA                | TBD | _   | TBD                         | V    |
|                                                     |                     | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3, 1.8 V tar-<br>get output, I <sub>DCDC_LOAD</sub> ≤ 10 mA                | TBD | _   | TBD                         | V    |
| Steady-state output ripple                          | V <sub>R</sub>      |                                                                                                                                 | _   | 3   | —                           | mVpp |
| Output voltage under/over-<br>shoot                 | V <sub>OV</sub>     | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA                                                    | _   | 25  | TBD                         | mV   |
|                                                     |                     | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA                                                     | _   | 45  | TBD                         | mV   |
|                                                     |                     | Overshoot during LP to LN<br>CCM/DCM mode transitions com-<br>pared to DC level in LN mode                                      | _   | 200 | -                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN<br>CCM (LNFORCECCM <sup>3</sup> = 1) mode<br>transitions compared to DC level<br>in LN mode      | _   | 40  | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN<br>DCM (LNFORCECCM <sup>3</sup> = 0) mode<br>transitions compared to DC level<br>in LN mode      | _   | 100 | _                           | mV   |
| DC line regulation                                  | V <sub>REG</sub>    | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V                                                                        | _   | 0.1 | -                           | %    |
| DC load regulation                                  | I <sub>REG</sub>    | Load changes between 0 mA and 100 mA in CCM mode                                                                                | —   | 0.1 | _                           | %    |

| Parameter                                       | Symbol                | Test Condition                                                 | Min | Тур | Max | Unit |
|-------------------------------------------------|-----------------------|----------------------------------------------------------------|-----|-----|-----|------|
| Max load current                                | I <sub>LOAD_MAX</sub> | Low noise (LN) mode, Heavy Drive <sup>2</sup> , T $\leq$ 85 °C | _   | _   | 200 | mA   |
|                                                 |                       | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T > 85 °C   | _   | _   | 100 | mA   |
|                                                 |                       | Low noise (LN) mode, Medium Drive <sup>2</sup>                 | _   | _   | 100 | mA   |
|                                                 |                       | Low noise (LN) mode, Light Drive <sup>2</sup>                  | _   | _   | 50  | mA   |
|                                                 |                       | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0         | _   | _   | 75  | μA   |
|                                                 |                       | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3         | _   | _   | 10  | mA   |
| DCDC nominal output ca-<br>pacitor <sup>5</sup> | C <sub>DCDC</sub>     | 25% tolerance                                                  | 1   | 4.7 | 4.7 | μF   |
| DCDC nominal output induc-<br>tor               | L <sub>DCDC</sub>     | 20% tolerance                                                  | 4.7 | 4.7 | 4.7 | μH   |
| Resistance in Bypass mode                       | R <sub>BYP</sub>      |                                                                | _   | 1.2 | TBD | Ω    |

#### Note:

1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, V<sub>VREGVDD</sub>.

- 2. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=15.
- 3. LPCMPBIASEMxx refers to either LPCMPBIASEM234H in the EMU\_DCDCMISCCTRL register or LPCMPBIASEM01 in the EMU\_DCDCLOEM01CFG register, depending on the energy mode.

4. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits.

5. Output voltage under/over-shoot and regulation are specified with C<sub>DCDC</sub> 4.7 μF. Different settings for DCDCLNCOMPCTRL must be used if C<sub>DCDC</sub> is lower than 4.7 μF. See Application Note AN0948 for details.

| Parameter                                                                              | Symbol               | Test Condition                                                                                          | Min | Тур  | Max | Unit |
|----------------------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Current consumption in<br>EM4H mode, with voltage<br>scaling enabled                   | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO                                                          | —   | 0.82 |     | μA   |
|                                                                                        |                      | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO                                              | —   | 0.45 | _   | μA   |
|                                                                                        |                      | 128 byte RAM retention, no RTCC                                                                         | —   | 0.45 | TBD | μA   |
| Current consumption in EM4S mode                                                       | I <sub>EM4S</sub>    | No RAM retention, no RTCC                                                                               | —   | 0.07 | TBD | μA   |
| Current consumption of pe-<br>ripheral power domain 1,<br>with voltage scaling enabled | IPD1_VS              | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>1</sup> | _   | 0.18 | _   | μA   |
| Current consumption of pe-<br>ripheral power domain 2,<br>with voltage scaling enabled | IPD2_VS              | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>1</sup> | _   | 0.18 | _   | μA   |

Note:

1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.3 EM2 and EM3 Power Domains for a list of the peripherals in each power domain.

2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1

# 4.1.9 Oscillators

# 4.1.9.1 Low-Frequency Crystal Oscillator (LFXO)

| Parameter                                                | Symbol               | Test Condition                                                              | Min | Тур    | Мах | Unit |
|----------------------------------------------------------|----------------------|-----------------------------------------------------------------------------|-----|--------|-----|------|
| Crystal frequency                                        | f <sub>LFXO</sub>    |                                                                             | _   | 32.768 | _   | kHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>LFXO</sub>  |                                                                             | -   | -      | 70  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> |                                                                             | 6   | _      | 18  | pF   |
| On-chip tuning cap range <sup>2</sup>                    | C <sub>LFXO_T</sub>  | On each of LFXTAL_N and LFXTAL_P pins                                       | 8   | -      | 40  | pF   |
| On-chip tuning cap step size                             | SS <sub>LFXO</sub>   |                                                                             | _   | 0.25   | _   | pF   |
| Current consumption after startup <sup>3</sup>           | I <sub>LFXO</sub>    | ESR = 70 kOhm, $C_L$ = 7 pF,<br>GAIN <sup>4</sup> = 2, AGC <sup>4</sup> = 1 | _   | 273    | _   | nA   |
| Start- up time                                           | t <sub>LFXO</sub>    | ESR = 70 kOhm, $C_L$ = 7 pF,<br>GAIN <sup>4</sup> = 2                       | -   | 308    | _   | ms   |

Note:

1. Total load capacitance as seen by the crystal.

2. The effective load capacitance seen by the crystal will be C<sub>LFXO\_T</sub> /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.

3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register.

4. In CMU\_LFXOCTRL register.

# 4.1.9.2 High-Frequency Crystal Oscillator (HFXO)

| Parameter                                                | Symbol               | Test Condition                                          | Min | Тур  | Max  | Unit |
|----------------------------------------------------------|----------------------|---------------------------------------------------------|-----|------|------|------|
| Crystal frequency                                        | f <sub>HFXO</sub>    |                                                         | 4   | —    | 48   | MHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>HFXO</sub>  | 48 MHz crystal                                          | _   | _    | 50   | Ω    |
|                                                          |                      | 24 MHz crystal                                          |     | _    | 150  | Ω    |
|                                                          |                      | 4 MHz crystal                                           | _   | _    | 180  | Ω    |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>HFXO_CL</sub> |                                                         | TBD | _    | TBD  | pF   |
| Nominal on-chip tuning cap range <sup>2</sup>            | C <sub>HFXO_T</sub>  | On each of HFXTAL_N and HFXTAL_P pins                   | 8.7 | _    | 51.7 | pF   |
| On-chip tuning capacitance step                          | SS <sub>HFXO</sub>   |                                                         | _   | 0.08 | _    | pF   |
| Startup time                                             | t <sub>HFXO</sub>    | 48 MHz crystal, ESR = 50 Ohm,<br>$C_L = 8 pF$           | _   | 350  | _    | μs   |
|                                                          |                      | 24 MHz crystal, ESR = 150 Ohm,<br>C <sub>L</sub> = 6 pF | _   | 700  | _    | μs   |
|                                                          |                      | 4 MHz crystal, ESR = 180 Ohm,<br>$C_L$ = 18 pF          | _   | 3    | _    | ms   |
| Current consumption after                                | I <sub>HFXO</sub>    | 48 MHz crystal                                          | _   | 880  | _    | μA   |
| startup                                                  |                      | 24 MHz crystal                                          |     | 420  | _    | μA   |
|                                                          |                      | 4 MHz crystal                                           |     | 80   | _    | μA   |

### Table 4.12. High-Frequency Crystal Oscillator (HFXO)

# Note:

1. Total load capacitance as seen by the crystal.

2. The effective load capacitance seen by the crystal will be C<sub>HFXO\_T</sub> /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.

# 4.1.9.3 Low-Frequency RC Oscillator (LFRCO)

| Symbol             | Test Condition                     | Min                                                                                                                                                                                                                                                                           | Тур                                                                                                                                                                                                                                                                                        | Мах                                                                                                                                                                                                                                                                                                                                                                     | Unit                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f <sub>LFRCO</sub> | ENVREF <sup>2</sup> = 1            | TBD                                                                                                                                                                                                                                                                           | 32.768                                                                                                                                                                                                                                                                                     | TBD                                                                                                                                                                                                                                                                                                                                                                     | kHz                                                                                                                                                                                                                                                                                                                                                                                  |
|                    | ENVREF <sup>2</sup> = 1, T > 85 °C | TBD                                                                                                                                                                                                                                                                           | 32.768                                                                                                                                                                                                                                                                                     | TBD                                                                                                                                                                                                                                                                                                                                                                     | kHz                                                                                                                                                                                                                                                                                                                                                                                  |
|                    | ENVREF <sup>2</sup> = 0            | TBD                                                                                                                                                                                                                                                                           | 32.768                                                                                                                                                                                                                                                                                     | TBD                                                                                                                                                                                                                                                                                                                                                                     | kHz                                                                                                                                                                                                                                                                                                                                                                                  |
| t <sub>LFRCO</sub> |                                    | _                                                                                                                                                                                                                                                                             | 500                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                         | μs                                                                                                                                                                                                                                                                                                                                                                                   |
| I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL     | _                                                                                                                                                                                                                                                                             | 370                                                                                                                                                                                                                                                                                        | _                                                                                                                                                                                                                                                                                                                                                                       | nA                                                                                                                                                                                                                                                                                                                                                                                   |
|                    | ENVREF = 0 in<br>CMU_LFRCOCTRL     | _                                                                                                                                                                                                                                                                             | 520                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                         | nA                                                                                                                                                                                                                                                                                                                                                                                   |
|                    | f <sub>LFRCO</sub>                 | $\begin{tabular}{ c c c c } \hline f_{LFRCO} & ENVREF^2 = 1 \\ \hline ENVREF^2 = 1, \ T > 85 \ ^{\circ}C \\ \hline ENVREF^2 = 0 \\ \hline t_{LFRCO} & \hline \\ \hline l_{LFRCO} & ENVREF = 1 \ in \\ \hline CMU_LFRCOCTRL \\ \hline ENVREF = 0 \ in \\ \hline \end{tabular}$ | $\begin{tabular}{ c c c c } \hline f_{LFRCO} & ENVREF^2 = 1 & TBD \\ \hline ENVREF^2 = 1, T > 85 \ ^{\circ}C & TBD \\ \hline ENVREF^2 = 0 & TBD \\ \hline t_{LFRCO} & & \\ \hline l_{LFRCO} & ENVREF = 1 \ in \\ \hline CMU_LFRCOCTRL & \\ \hline ENVREF = 0 \ in & \\ \hline \end{array}$ | $ \begin{array}{c c} f_{LFRCO} & ENVREF^2 = 1 & TBD & 32.768 \\ \hline ENVREF^2 = 1, T > 85 \ ^{\circ}C & TBD & 32.768 \\ \hline ENVREF^2 = 0 & TBD & 32.768 \\ \hline ENVREF^2 = 0 & TBD & 32.768 \\ \hline t_{LFRCO} & \hline & & 500 \\ \hline l_{LFRCO} & ENVREF = 1 \ in \\ \hline CMU_LFRCOCTRL & & 370 \\ \hline ENVREF = 0 \ in & & 520 \\ \hline \end{array} $ | $ \begin{array}{c c} f_{LFRCO} & ENVREF^2 = 1 & TBD & 32.768 & TBD \\ \hline ENVREF^2 = 1, T > 85 \ ^{\circ}C & TBD & 32.768 & TBD \\ \hline ENVREF^2 = 0 & TBD & 32.768 & TBD \\ \hline ENVREF^2 = 0 & TBD & 32.768 & TBD \\ \hline t_{LFRCO} & & & 500 & \\ \hline t_{LFRCO} & ENVREF = 1 \ ^{\circ}n & & 370 & \\ \hline ENVREF = 0 \ ^{\circ}n & & 520 & \\ \hline \end{array} $ |

# Table 4.13. Low-Frequency RC Oscillator (LFRCO)

1. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register.

2. In CMU\_LFRCOCTRL register.

| Parameter                              | Symbol                    | Test Condition                                                                      | Min | Тур | Max | Unit  |
|----------------------------------------|---------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Frequency accuracy                     | f <sub>HFRCO_ACC</sub>    | At production calibrated frequen-<br>cies, across supply voltage and<br>temperature | TBD | _   | TBD | %     |
| Start-up time                          | t <sub>HFRCO</sub>        | f <sub>HFRCO</sub> ≥ 19 MHz                                                         | _   | 300 | —   | ns    |
|                                        |                           | 4 < f <sub>HFRCO</sub> < 19 MHz                                                     | _   | 1   | —   | μs    |
|                                        |                           | f <sub>HFRCO</sub> ≤ 4 MHz                                                          | _   | 2.5 | _   | μs    |
| Current consumption on all             | I <sub>HFRCO</sub>        | f <sub>HFRCO</sub> = 48 MHz                                                         |     | 258 | TBD | μA    |
| supplies                               |                           | f <sub>HFRCO</sub> = 38 MHz                                                         | _   | 218 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 32 MHz                                                         |     | 182 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 26 MHz                                                         |     | 156 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 19 MHz                                                         |     | 130 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 16 MHz                                                         |     | 112 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 13 MHz                                                         |     | 101 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 7 MHz                                                          |     | 80  | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 4 MHz                                                          |     | 29  | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 2 MHz                                                          |     | 26  | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 1 MHz                                                          |     | 24  | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 40 MHz, DPLL enabled                                           |     | 393 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 32 MHz, DPLL enabled                                           |     | 313 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 16 MHz, DPLL enabled                                           |     | 180 | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 4 MHz, DPLL enabled                                            |     | 46  | TBD | μA    |
|                                        |                           | f <sub>HFRCO</sub> = 1 MHz, DPLL enabled                                            |     | 33  | TBD | μA    |
| Coarse trim step size (% of period)    | SS <sub>HFRCO_COARS</sub> |                                                                                     |     | 0.8 | _   | %     |
| Fine trim step size (% of pe-<br>riod) | SS <sub>HFRCO_FINE</sub>  |                                                                                     |     | 0.1 | -   | %     |
| Period jitter                          | PJ <sub>HFRCO</sub>       |                                                                                     |     | 0.2 | _   | % RMS |

### Table 4.14. High-Frequency RC Oscillator (HFRCO)

# 4.1.11 General-Purpose I/O (GPIO)

| Parameter                                                                | Symbol                 | Test Condition                                        | Min       | Тур | Max       | Unit |
|--------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-----------|-----|-----------|------|
| Input low voltage                                                        | V <sub>IL</sub>        | GPIO pins                                             | _         | _   | IOVDD*0.3 | V    |
| Input high voltage                                                       | V <sub>IH</sub>        | GPIO pins                                             | IOVDD*0.7 | _   | —         | V    |
| Output high voltage relative                                             | V <sub>OH</sub>        | Sourcing 3 mA, IOVDD $\ge$ 3 V,                       | IOVDD*0.8 | _   | _         | V    |
| to IOVDD                                                                 |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sourcing 1.2 mA, IOVDD $\ge$ 1.62 V,                  | IOVDD*0.6 | _   | -         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sourcing 20 mA, IOVDD $\ge$ 3 V,                      | IOVDD*0.8 | _   | _         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
|                                                                          |                        | Sourcing 8 mA, IOVDD ≥ 1.62 V,                        | IOVDD*0.6 | _   | _         | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
| Output low voltage relative to IOVDD                                     | V <sub>OL</sub>        | Sinking 3 mA, IOVDD ≥ 3 V,                            |           | _   | IOVDD*0.2 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sinking 1.2 mA, IOVDD $\ge$ 1.62 V,                   | —         | —   | IOVDD*0.4 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = WEAK                     |           |     |           |      |
|                                                                          |                        | Sinking 20 mA, IOVDD $\ge$ 3 V,                       | —         | —   | IOVDD*0.2 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
|                                                                          |                        | Sinking 8 mA, IOVDD ≥ 1.62 V,                         | _         | _   | IOVDD*0.4 | V    |
|                                                                          |                        | DRIVESTRENGTH <sup>1</sup> = STRONG                   |           |     |           |      |
| Input leakage current                                                    | I <sub>IOLEAK</sub>    | All GPIO except LFXO pins, GPIO<br>≤ IOVDD, T ≤ 85 °C | —         | 0.1 | TBD       | nA   |
|                                                                          |                        | LFXO Pins, GPIO ≤ IOVDD, T ≤<br>85 °C                 | —         | 0.1 | TBD       | nA   |
|                                                                          |                        | All GPIO except LFXO pins, GPIO<br>≤ IOVDD, T > 85 °C | —         | —   | TBD       | nA   |
|                                                                          |                        | LFXO Pins, GPIO ≤ IOVDD, T ><br>85 °C                 | —         | —   | TBD       | nA   |
| Input leakage current on<br>5VTOL pads above IOVDD                       | I <sub>5VTOLLEAK</sub> | IOVDD < GPIO ≤ IOVDD + 2 V                            | _         | 3.3 | TBD       | μA   |
| I/O pin pull-up/pull-down re-<br>sistor                                  | R <sub>PUD</sub>       |                                                       | TBD       | 40  | TBD       | kΩ   |
| Pulse width of pulses re-<br>moved by the glitch suppres-<br>sion filter | t <sub>IOGLITCH</sub>  |                                                       | TBD       | 25  | TBD       | ns   |

### Table 4.18. General-Purpose I/O (GPIO)

# 4.1.12 Voltage Monitor (VMON)

| Parameter                          | Symbol                  | Test Condition                                                   | Min  | Тур  | Мах | Unit |
|------------------------------------|-------------------------|------------------------------------------------------------------|------|------|-----|------|
| Supply current (including I_SENSE) | I <sub>VMON</sub>       | In EM0 or EM1, 1 supply monitored, T $\leq$ 85 °C                | _    | 6.3  | TBD | μA   |
|                                    |                         | In EM0 or EM1, 4 supplies monitored, T $\leq$ 85 °C              | —    | 12.5 | TBD | μA   |
|                                    |                         | In EM2, EM3 or EM4, 1 supply monitored and above threshold       | —    | 62   |     | nA   |
|                                    |                         | In EM2, EM3 or EM4, 1 supply monitored and below threshold       | _    | 62   | _   | nA   |
|                                    |                         | In EM2, EM3 or EM4, 4 supplies monitored and all above threshold | _    | 99   | _   | nA   |
|                                    |                         | In EM2, EM3 or EM4, 4 supplies monitored and all below threshold | —    | 99   | _   | nA   |
| Loading of monitored supply        | I <sub>SENSE</sub>      | In EM0 or EM1                                                    | —    | 2    | _   | μA   |
|                                    |                         | In EM2, EM3 or EM4                                               | _    | 2    | _   | nA   |
| Threshold range                    | V <sub>VMON_RANGE</sub> |                                                                  | 1.62 | _    | 3.4 | V    |
| Threshold step size                | N <sub>VMON_STESP</sub> | Coarse                                                           | _    | 200  |     | mV   |
|                                    |                         | Fine                                                             | _    | 20   | _   | mV   |
| Response time                      | t <sub>VMON_RES</sub>   | Supply drops at 1V/µs rate                                       | _    | 460  | _   | ns   |
| Hysteresis                         | V <sub>VMON_HYST</sub>  |                                                                  |      | 26   | _   | mV   |

### Table 4.19. Voltage Monitor (VMON)



Figure 4.9. DC-DC Converter Transition Waveforms



### Figure 5.5. EFM32TG11B1xx in QFP64 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.14 GPIO Functionality Table or 5.15 Alternate Functionality Overview.

| Table 5.5. EFM32TG11B1xx in QFP64 Device Pi | nout |
|---------------------------------------------|------|
|---------------------------------------------|------|

| Pin Name | Pin(s)        | Description                | Pin Name | Pin(s)        | Description |
|----------|---------------|----------------------------|----------|---------------|-------------|
| PA0      | 1             | GPIO                       | PA1      | 2             | GPIO        |
| PA2      | 3             | GPIO                       | PA3      | 4             | GPIO        |
| PA4      | 5             | GPIO                       | PA5      | 6             | GPIO        |
| IOVDD0   | 7<br>26<br>55 | Digital IO power supply 0. | VSS      | 8<br>22<br>56 | Ground      |
| PC0      | 9             | GPIO (5V)                  | PC1      | 10            | GPIO (5V)   |
| PC2      | 11            | GPIO (5V)                  | PC3      | 12            | GPIO (5V)   |



#### Figure 5.10. EFM32TG11B3xx in QFP48 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.14 GPIO Functionality Table or 5.15 Alternate Functionality Overview.

| Table 5.10. | EFM32TG11B3xx in | <b>QFP48 Device Pinout</b> |
|-------------|------------------|----------------------------|
|-------------|------------------|----------------------------|

| Pin Name | Pin(s)        | Description | Pin Name | Pin(s)        | Description                |
|----------|---------------|-------------|----------|---------------|----------------------------|
| PA0      | 1             | GPIO        | PA1      | 2             | GPIO                       |
| PA2      | 3             | GPIO        | IOVDD0   | 4<br>22<br>43 | Digital IO power supply 0. |
| VSS      | 5<br>18<br>44 | Ground      | PB3      | 6             | GPIO                       |
| PB4      | 7             | GPIO        | PB5      | 8             | GPIO                       |
| PB6      | 9             | GPIO        | PC4      | 10            | GPIO                       |



#### Figure 5.11. EFM32TG11B1xx in QFP48 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.14 GPIO Functionality Table or 5.15 Alternate Functionality Overview.

| Table 5.11. E | EFM32TG11B1xx in | QFP48 | Device Pinout |
|---------------|------------------|-------|---------------|
|---------------|------------------|-------|---------------|

| Pin Name | Pin(s)        | Description | Pin Name | Pin(s)        | Description                |
|----------|---------------|-------------|----------|---------------|----------------------------|
| PA0      | 1             | GPIO        | PA1      | 2             | GPIO                       |
| PA2      | 3             | GPIO        | IOVDD0   | 4<br>22<br>43 | Digital IO power supply 0. |
| VSS      | 5<br>18<br>44 | Ground      | PC0      | 6             | GPIO (5V)                  |
| PC1      | 7             | GPIO (5V)   | PC2      | 8             | GPIO (5V)                  |
| PC3      | 9             | GPIO (5V)   | PC4      | 10            | GPIO                       |

| GPIO Name | Pin Alternate Functionality / Description                  |                                                                                    |                                                                           |                                                      |  |
|-----------|------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|--|
|           | Analog                                                     | Timers                                                                             | Communication                                                             | Other                                                |  |
| PD5       | BUSADC0Y BUSADC0X<br>OPA2_OUT                              | WTIM0_CDTI1 #4<br>WTIM1_CC3 #1                                                     | US1_RTS #1 U0_CTS #5<br>LEU0_RX #0 I2C1_SCL<br>#3                         |                                                      |  |
| PD6       | BUSADC0Y BUSADC0X<br>ADC0_EXTP<br>VDAC0_EXT OPA1_P         | TIM1_CC0 #4<br>WTIM0_CDTI2 #4<br>WTIM1_CC0 #2 LE-<br>TIM0_OUT0 #0<br>PCNT0_S0IN #3 | US0_RTS #5 US1_RX #2<br>US2_CTS #5 US3_CTS<br>#2 U0_RTS #5 I2C0_SDA<br>#1 | CMU_CLK2 #2 LES_AL-<br>TEX0 PRS_CH5 #2<br>ACMP0_O #2 |  |
| PD7       | BUSADC0Y BUSADC0X<br>ADC0_EXTN OPA1_N                      | TIM1_CC1 #4<br>WTIM1_CC1 #2 LE-<br>TIM0_OUT1 #0<br>PCNT0_S1IN #3                   | US1_TX #2 US3_CLK #1<br>U0_TX #6 I2C0_SCL #1                              | CMU_CLK0 #2 LES_AL-<br>TEX1 ACMP1_O #2               |  |
| PD8       | BU_VIN                                                     | WTIM1_CC2 #2                                                                       | US2_RTS #5                                                                | CMU_CLK1 #1                                          |  |
| PC6       | BUSACMP0Y BU-<br>SACMP0X OPA3_P<br>LCD_SEG32               | WTIM1_CC3 #2                                                                       | US0_RTS #2 US1_CTS<br>#3 I2C0_SDA #2                                      | LES_CH6                                              |  |
| PC7       | BUSACMP0Y BU-<br>SACMP0X OPA3_N<br>LCD_SEG33               | WTIM1_CC0 #3                                                                       | US0_CTS #2 US1_RTS<br>#3 I2C0_SCL #2                                      | LES_CH7                                              |  |
| PE4       | BUSDY BUSCX<br>LCD_COM0                                    | WTIM0_CC0 #0<br>WTIM1_CC1 #4                                                       | US0_CS #1 US1_CS #5<br>US3_CS #1 U0_RX #6<br>I2C0_SDA #7                  |                                                      |  |
| PE5       | BUSCY BUSDX<br>LCD_COM1                                    | WTIM0_CC1 #0<br>WTIM1_CC2 #4                                                       | US0_CLK #1 US1_CLK<br>#6 US3_CTS #1<br>I2C0_SCL #7                        |                                                      |  |
| PE6       | BUSDY BUSCX<br>LCD_COM2                                    | WTIM0_CC2 #0<br>WTIM1_CC3 #4                                                       | US0_RX #1 US3_TX #1                                                       | PRS_CH6 #2                                           |  |
| PE7       | BUSCY BUSDX<br>LCD_COM3                                    | WTIM1_CC0 #5                                                                       | US0_TX #1 US3_RX #1                                                       | PRS_CH7 #2                                           |  |
| PC8       | BUSACMP1Y BU-<br>SACMP1X LCD_SEG34                         |                                                                                    | US0_CS #2                                                                 | LES_CH8 PRS_CH4 #0                                   |  |
| PC9       | BUSACMP1Y BU-<br>SACMP1X LCD_SEG35                         |                                                                                    | US0_CLK #2                                                                | LES_CH9 PRS_CH5 #0<br>GPIO_EM4WU2                    |  |
| PC10      | BUSACMP1Y BU-<br>SACMP1X                                   |                                                                                    | US0_RX #2                                                                 | LES_CH10                                             |  |
| PC11      | BUSACMP1Y BU-<br>SACMP1X                                   |                                                                                    | US0_TX #2 I2C1_SDA #4                                                     | LES_CH11                                             |  |
| PC12      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #0 BU-<br>SACMP1Y BUSACMP1X | TIM1_CC3 #0                                                                        | US0_RTS #3 US1_CTS<br>#4 US2_CTS #4 U0_RTS<br>#3                          | CMU_CLK0 #1<br>LES_CH12                              |  |
| PC13      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #1 BU-<br>SACMP1Y BUSACMP1X | TIM0_CDTI0 #1<br>TIM1_CC0 #0 TIM1_CC2<br>#4 PCNT0_S0IN #0                          | US0_CTS #3 US1_RTS<br>#4 US2_RTS #4 U0_CTS<br>#3                          | LES_CH13                                             |  |
| PC14      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #2 BU-<br>SACMP1Y BUSACMP1X | TIM0_CDTI1 #1<br>TIM1_CC1 #0 TIM1_CC3<br>#4 LETIM0_OUT0 #5<br>PCNT0_S1IN #0        | US0_CS #3 US1_CS #3<br>US2_RTS #3 US3_CS #2<br>U0_TX #3 LEU0_TX #5        | LES_CH14 PRS_CH0 #2                                  |  |

| Alternate     | LOCATION                               |                             |                                                  |  |  |
|---------------|----------------------------------------|-----------------------------|--------------------------------------------------|--|--|
| Functionality | 0 - 3                                  | 4 - 7                       | Description                                      |  |  |
| OPA3_N        | 0: PC7                                 |                             | Operational Amplifier 3 external negative input. |  |  |
| OPA3_OUT      | 0: PD1                                 |                             | Operational Amplifier 3 output.                  |  |  |
| OPA3_P        | 0: PC6                                 |                             | Operational Amplifier 3 external positive input. |  |  |
| PCNT0_S0IN    | 0: PC13<br>2: PC0<br>3: PD6            | 4: PA0<br>6: PB5<br>7: PB12 | Pulse Counter PCNT0 input number 0.              |  |  |
| PCNT0_S1IN    | 0: PC14<br>2: PC1<br>3: PD7            | 4: PA1<br>6: PB6<br>7: PB11 | Pulse Counter PCNT0 input number 1.              |  |  |
| PRS_CH0       | 0: PA0<br>1: PF3<br>2: PC14<br>3: PF2  |                             | Peripheral Reflex System PRS, channel 0.         |  |  |
| PRS_CH1       | 0: PA1<br>1: PF4<br>2: PC15<br>3: PE12 |                             | Peripheral Reflex System PRS, channel 1.         |  |  |
| PRS_CH2       | 0: PC0<br>1: PF5<br>2: PE10<br>3: PE13 |                             | Peripheral Reflex System PRS, channel 2.         |  |  |
| PRS_CH3       | 0: PC1<br>1: PE8<br>2: PE11<br>3: PA0  |                             | Peripheral Reflex System PRS, channel 3.         |  |  |
| PRS_CH4       | 0: PC8<br>2: PF1                       |                             | Peripheral Reflex System PRS, channel 4.         |  |  |
| PRS_CH5       | 0: PC9<br>2: PD6                       |                             | Peripheral Reflex System PRS, channel 5.         |  |  |
| PRS_CH6       | 0: PA6<br>1: PB14<br>2: PE6            |                             | Peripheral Reflex System PRS, channel 6.         |  |  |
| PRS_CH7       | 0: PB13<br>2: PE7                      |                             | Peripheral Reflex System PRS, channel 7.         |  |  |

### 7.2 QFN80 PCB Land Pattern



Figure 7.2. QFN80 PCB Land Pattern Drawing



Figure 9.3. QFN64 Package Marking

The package marking consists of:

- PPPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

### Table 11.2. QFN32 PCB Land Pattern Dimensions

| Dimension | Тур  |
|-----------|------|
| C1        | 5.00 |
| C2        | 5.00 |
| E         | 0.50 |
| X1        | 0.30 |
| Y1        | 0.80 |
| X2        | 3.80 |
| Y2        | 3.80 |

### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads.

7. A 2x2 array of 0.9 mm square openings on a 1.2 mm pitch should be used for the center ground pad.

8. A No-Clean, Type-3 solder paste is recommended.

9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.