Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V | | Data Converters | A/D 12bit SAR; D/A 12bit | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg11b140f64gq64-a | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | | 3.10 Core and Memory | .16 | |----|------------------------------------------------------|------| | | 3.10.1 Processor Core | | | | 3.10.2 Memory System Controller (MSC) | | | | 3.10.3 Linked Direct Memory Access Controller (LDMA) | | | | 3.10.4 Bootloader | | | | 3.11 Memory Map | .17 | | | 3.12 Configuration Summary | .18 | | 4. | Electrical Specifications | . 19 | | | 4.1 Electrical Characteristics | | | | 4.1.1 Absolute Maximum Ratings | | | | 4.1.2 Operating Conditions | | | | 4.1.3 Thermal Characteristics | .22 | | | 4.1.4 DC-DC Converter | .23 | | | 4.1.5 Backup Supply Domain | .25 | | | 4.1.6 Current Consumption | | | | 4.1.7 Wake Up Times | | | | 4.1.8 Brown Out Detector (BOD) | | | | 4.1.9 Oscillators | | | | 4.1.10 Flash Memory Characteristics | | | | 4.1.11 General-Purpose I/O (GPIO) | | | | 4.1.12 Voltage Monitor (VMON) | | | | 4.1.13 Analog to Digital Converter (ADC) | | | | 4.1.14 Analog Comparator (ACMP) | | | | 4.1.16 Capacitive Sense (CSEN) | | | | 4.1.17 Operational Amplifier (OPAMP) | | | | 4.1.18 LCD Driver | | | | 4.1.19 Pulse Counter (PCNT) | | | | 4.1.20 Analog Port (APORT) | | | | 4.1.21 I2C | | | | 4.1.22 USART SPI | | | | 4.2 Typical Performance Curves | .64 | | | 4.2.1 Supply Current | | | | 4.2.2 DC-DC Converter | | | 5. | Pin Definitions | 72 | | • | 5.1 EFM32TG11B5xx in QFP80 Device Pinout | | | | 5.2 EFM32TG11B5xx in QFN80 Device Pinout | | | | | | | | 5.3 EFM32TG11B5xx in QFP64 Device Pinout | .78 | | | 5.4 EFM32TG11B3xx in QFP64 Device Pinout | .80 | | | 5.5 EFM32TG11B1xx in QFP64 Device Pinout | .82 | | | 5.6 EFM32TG11B5xx in QFN64 Device Pinout | .84 | | | 5.7 EFM32TG11B3xx in QFN64 Device Pinout | .86 | | | 5.8 FFM32TG11R1xx in OFN64 Device Pinout | 88 | ## 3. System Overview #### 3.1 Introduction The Tiny Gecko Series 1 product family is well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the MCU system. The detailed functional description can be found in the Tiny Gecko Series 1 Reference Manual. Any behavior that does not conform to the specifications in this data sheet or the functional descriptions in the Tiny Gecko Series 1 Reference Manual are detailed in the EFM32TG11 Errata document. A block diagram of the Tiny Gecko Series 1 family is shown in Figure 3.1 Detailed EFM32TG11 Block Diagram on page 10. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information. Figure 3.1. Detailed EFM32TG11 Block Diagram #### 3.3 General Purpose Input/Output (GPIO) EFM32TG11 has up to 67 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts. #### 3.4 Clocking ### 3.4.1 Clock Management Unit (CMU) The Clock Management Unit controls oscillators and clocks in the EFM32TG11. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators. #### 3.4.2 Internal and External Oscillators The EFM32TG11 supports two crystal oscillators and fully integrates four RC oscillators, listed below. - A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 4 to 48 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature. - A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes. - An integrated high frequency RC oscillator (HFRCO) is available for the MCU system. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range. When crystal accuracy is not required, it can be operated in free-running mode at a number of factory-calibrated frequencies. A digital phase-locked loop (DPLL) feature allows the HFRCO to achieve higher accuracy and stability by referencing other available clock sources such as LFXO and HFXO. - An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC with a wide frequency range. - An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required. - An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes. ## 3.5 Counters/Timers and PWM ### 3.5.1 Timer/Counter (TIMER) TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER 0 only. #### 3.5.2 Wide Timer/Counter (WTIMER) WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER 0 only. #### 3.5.3 Real Time Counter and Calendar (RTCC) The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes down to EM4H. ### 3.11 Memory Map The EFM32TG11 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration. Figure 3.2. EFM32TG11 Memory Map — Core Peripherals and Code Space # 4.1.4 DC-DC Converter Test conditions: L\_DCDC=4.7 $\mu$ H (Murata LQH3NPN4R7MM0L), C\_DCDC=4.7 $\mu$ F (Samsung CL10B475KQ8NQNC), V\_DCDC\_I=3.3 V, V\_DCDC\_O=1.8 V, I\_DCDC\_LOAD=50 mA, Heavy Drive configuration, F\_DCDC\_LN=7 MHz, unless otherwise indicated. Table 4.4. DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------------|------| | Input voltage range | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA | 1.8 | _ | V <sub>VREGVDD</sub> _ | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4 | _ | V <sub>VREGVDD</sub><br>MAX | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA | 2.6 | _ | V <sub>VREGVDD</sub> _ | V | | Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> | | 1.8 | _ | V <sub>VREGVDD</sub> | V | | Regulation DC accuracy | ACC <sub>DC</sub> | Low Noise (LN) mode, 1.8 V target output | TBD | _ | TBD | V | | Regulation window <sup>4</sup> | WIN <sub>REG</sub> | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 75 μA | TBD | _ | TBD | V | | | | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 10 mA | TBD | _ | TBD | V | | Steady-state output ripple | V <sub>R</sub> | | _ | 3 | _ | mVpp | | Output voltage under/over-<br>shoot | V <sub>OV</sub> | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA | _ | 25 | TBD | mV | | | | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA | _ | 45 | TBD | mV | | | | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode | _ | 200 | _ | mV | | | | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode | _ | 40 | _ | mV | | | | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode | _ | 100 | _ | mV | | DC line regulation | V <sub>REG</sub> | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V | _ | 0.1 | _ | % | | DC load regulation | I <sub>REG</sub> | Load changes between 0 mA and 100 mA in CCM mode | _ | 0.1 | _ | % | ### 4.1.9 Oscillators ### 4.1.9.1 Low-Frequency Crystal Oscillator (LFXO) Table 4.11. Low-Frequency Crystal Oscillator (LFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|-----------------------------------------------------------------------------|-----|--------|-----|------| | Crystal frequency | f <sub>LFXO</sub> | | _ | 32.768 | _ | kHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>LFXO</sub> | | _ | _ | 70 | kΩ | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> | | 6 | _ | 18 | pF | | On-chip tuning cap range <sup>2</sup> | C <sub>LFXO_T</sub> | On each of LFXTAL_N and LFXTAL_P pins | 8 | _ | 40 | pF | | On-chip tuning cap step size | SS <sub>LFXO</sub> | | _ | 0.25 | _ | pF | | Current consumption after startup <sup>3</sup> | I <sub>LFXO</sub> | ESR = 70 kOhm, $C_L$ = 7 pF,<br>GAIN <sup>4</sup> = 2, AGC <sup>4</sup> = 1 | _ | 273 | _ | nA | | Start- up time | t <sub>LFXO</sub> | ESR = 70 kOhm, $C_L = 7 pF$ ,<br>$GAIN^4 = 2$ | _ | 308 | _ | ms | ### Note: - 1. Total load capacitance as seen by the crystal. - 2. The effective load capacitance seen by the crystal will be $C_{LFXO\_T}$ /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. - 3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register. - 4. In CMU\_LFXOCTRL register. # 4.1.9.5 Auxiliary High-Frequency RC Oscillator (AUXHFRCO) Table 4.15. Auxiliary High-Frequency RC Oscillator (AUXHFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------| | Frequency accuracy | f <sub>AUXHFRCO_ACC</sub> | At production calibrated frequencies, across supply voltage and temperature | TBD | _ | TBD | % | | Start-up time | t <sub>AUXHFRCO</sub> | f <sub>AUXHFRCO</sub> ≥ 19 MHz | _ | 400 | _ | ns | | | | 4 < f <sub>AUXHFRCO</sub> < 19 MHz | _ | 1.4 | _ | μs | | | | f <sub>AUXHFRCO</sub> ≤ 4 MHz | _ | 2.5 | _ | μs | | Current consumption on all | I <sub>AUXHFRCO</sub> | f <sub>AUXHFRCO</sub> = 48 MHz | _ | 238 | TBD | μA | | supplies | | f <sub>AUXHFRCO</sub> = 38 MHz | _ | 196 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 32 MHz | _ | 160 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 26 MHz | _ | 137 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 19 MHz | _ | 110 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 16 MHz | _ | 101 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 13 MHz | _ | 78 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 7 MHz | _ | 54 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 4 MHz | _ | 30 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 2 MHz | _ | 27 | TBD | μA | | | | f <sub>AUXHFRCO</sub> = 1 MHz | _ | 25 | TBD | μA | | Coarse trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_COARSE | | _ | 0.8 | _ | % | | Fine trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_FINE | | _ | 0.1 | _ | % | | Period jitter | PJ <sub>AUXHFRCO</sub> | | _ | 0.2 | _ | % RMS | # 4.1.9.6 Ultra-low Frequency RC Oscillator (ULFRCO) Table 4.16. Ultra-low Frequency RC Oscillator (ULFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|---------------------|----------------|-----|-----|-----|------| | Oscillation frequency | f <sub>ULFRCO</sub> | | TBD | 1 | TBD | kHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------|-----|------|-----|--------| | Supply current, continuous conversions, WARMUP-MODE=KEEPCSENWARM | I <sub>CSEN_ACTIVE</sub> | SAR or Delta Modulation conversions of 33 pF capacitor,<br>CS0CG=0 (Gain = 10x), always<br>on | _ | 90.5 | _ | μА | | HFPERCLK supply current | ICSEN_HFPERCLK | Current contribution from HFPERCLK when clock to CSEN block is enabled. | _ | 2.25 | _ | µA/MHz | ### Note: <sup>1.</sup> Current is specified with a total external capacitance of 33 pF per channel. Average current is dependent on how long the module is actively sampling channels within the scan period, and scales with the number of samples acquired. Supply current for a specific application can be estimated by multiplying the current per sample by the total number of samples per period (total\_current = single\_sample\_current \* (number\_of\_channels \* accumulation)). ### 4.1.22 USART SPI ### **SPI Master Timing** Table 4.31. SPI Master Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|------------------------------|-----|------|------| | SCLK period <sup>1 3 2</sup> | t <sub>SCLK</sub> | | 2 *<br>t <sub>HFPERCLK</sub> | _ | _ | ns | | CS to MOSI <sup>1 3</sup> | t <sub>CS_MO</sub> | | -19.8 | _ | 18.9 | ns | | SCLK to MOSI <sup>1 3</sup> | t <sub>SCLK_MO</sub> | | -10 | _ | 14.5 | ns | | MISO setup time <sup>1 3</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 75 | _ | _ | ns | | | | IOVDD = 3.0 V | 40 | _ | _ | ns | | MISO hold time <sup>1 3</sup> | t <sub>H_MI</sub> | | -10 | _ | _ | ns | ### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - $2.\,t_{HFPERCLK}$ is one period of the selected HFPERCLK. - 3. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). Figure 4.1. SPI Master Timing Diagram ### 5.4 EFM32TG11B3xx in QFP64 Device Pinout Figure 5.4. EFM32TG11B3xx in QFP64 Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.14 GPIO Functionality Table or 5.15 Alternate Functionality Overview. Table 5.4. EFM32TG11B3xx in QFP64 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|---------------|----------------------------|----------|---------------|-------------| | PA0 | 1 | GPIO | PA1 | 2 | GPIO | | PA2 | 3 | GPIO | PA3 | 4 | GPIO | | PA4 | 5 | GPIO | PA5 | 6 | GPIO | | IOVDD0 | 7<br>26<br>55 | Digital IO power supply 0. | VSS | 8<br>22<br>56 | Ground | | PB3 | 9 | GPIO | PB4 | 10 | GPIO | | PB5 | 11 | GPIO | PB6 | 12 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|----------|-------------------------------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PB4 | 10 | GPIO | PB5 | 11 | GPIO | | PB6 | 12 | GPIO | PC4 | 13 | GPIO | | PC5 | 14 | GPIO | PB7 | 15 | GPIO | | PB8 | 16 | GPIO | PA8 | 17 | GPIO | | PA12 | 18 | GPIO | PA13 | 19 | GPIO (5V) | | PA14 | 20 | GPIO | RESETn | 21 | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | PB11 | 22 | GPIO | PB12 | 23 | GPIO | | AVDD | 24<br>28 | Analog power supply. | PB13 | 25 | GPIO | | PB14 | 26 | GPIO | PD0 | 29 | GPIO (5V) | | PD1 | 30 | GPIO | PD3 | 31 | GPIO | | PD4 | 32 | GPIO | PD5 | 33 | GPIO | | PD6 | 34 | GPIO | PD7 | 35 | GPIO | | PD8 | 36 | GPIO | PC7 | 37 | GPIO | | VREGSW | 39 | DCDC regulator switching node | VREGVDD | 40 | Voltage regulator VDD input | | DVDD | 41 | Digital power supply. | DECOUPLE | 42 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | | PE4 | 43 | GPIO | PE5 | 44 | GPIO | | PE6 | 45 | GPIO | PE7 | 46 | GPIO | | PC12 | 47 | GPIO (5V) | PC13 | 48 | GPIO (5V) | | PF0 | 49 | GPIO (5V) | PF1 | 50 | GPIO (5V) | | PF2 | 51 | GPIO | PF3 | 52 | GPIO | | PF4 | 53 | GPIO | PF5 | 54 | GPIO | | PE8 | 56 | GPIO | PE9 | 57 | GPIO | | PE10 | 58 | GPIO | PE11 | 59 | GPIO | | PE12 | 60 | GPIO | PE13 | 61 | GPIO | | PE14 | 62 | GPIO | PE15 | 63 | GPIO | | PA15 | 64 | GPIO | | | | # Note: 1. GPIO with 5V tolerance are indicated by (5V). | Alternate | LOCA | ATION | | |---------------|---------|-------|----------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | LCD_COM0 | 0: PE4 | | LCD driver common line number 0. | | LCD_COM1 | 0: PE5 | | LCD driver common line number 1. | | LCD_COM2 | 0: PE6 | | LCD driver common line number 2. | | LCD_COM3 | 0: PE7 | | LCD driver common line number 3. | | LCD_SEG0 | 0: PF2 | | LCD segment line 0. | | LCD_SEG1 | 0: PF3 | | LCD segment line 1. | | LCD_SEG2 | 0: PF4 | | LCD segment line 2. | | LCD_SEG3 | 0: PF5 | | LCD segment line 3. | | LCD_SEG4 | 0: PE8 | | LCD segment line 4. | | LCD_SEG5 | 0: PE9 | | LCD segment line 5. | | LCD_SEG6 | 0: PE10 | | LCD segment line 6. | | LCD_SEG7 | 0: PE11 | | LCD segment line 7. | | LCD_SEG8 | 0: PE12 | | LCD segment line 8. | | Alternate | LOCA | ATION | | |---------------|---------|-------|------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | LCD_SEG35 | 0: PC9 | | LCD segment line 35. | | LES_ALTEX0 | 0: PD6 | | LESENSE alternate excite output 0. | | LES_ALTEX1 | 0: PD7 | | LESENSE alternate excite output 1. | | LES_ALTEX2 | 0: PA3 | | LESENSE alternate excite output 2. | | LES_ALTEX3 | 0: PA4 | | LESENSE alternate excite output 3. | | LES_ALTEX4 | 0: PA5 | | LESENSE alternate excite output 4. | | LES_ALTEX5 | 0: PE11 | | LESENSE alternate excite output 5. | | LES_ALTEX6 | 0: PE12 | | LESENSE alternate excite output 6. | | LES_ALTEX7 | 0: PE13 | | LESENSE alternate excite output 7. | | LES_CH0 | 0: PC0 | | LESENSE channel 0. | | LES_CH1 | 0: PC1 | | LESENSE channel 1. | | LES_CH2 | 0: PC2 | | LESENSE channel 2. | | LES_CH3 | 0: PC3 | | LESENSE channel 3. | | Alternate | LOCA | ATION | | |---------------|-----------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | U0_TX | 2: PA3<br>3: PC14 | 4: PC4<br>5: PF1<br>6: PD7 | UART0 Transmit output. Also used as receive input in half duplex communication. | | US0_CLK | 0: PE12<br>1: PE5<br>2: PC9<br>3: PC15 | 4: PB13<br>5: PA12 | USART0 clock input / output. | | US0_CS | 0: PE13<br>1: PE4<br>2: PC8<br>3: PC14 | 4: PB14<br>5: PA13 | USART0 chip select input / output. | | US0_CTS | 0: PE14<br>2: PC7<br>3: PC13 | 4: PB6<br>5: PB11 | USART0 Clear To Send hardware flow control input. | | US0_RTS | 0: PE15<br>2: PC6<br>3: PC12 | 4: PB5<br>5: PD6 | USART0 Request To Send hardware flow control output. | | US0_RX | 0: PE11<br>1: PE6<br>2: PC10<br>3: PE12 | 4: PB8<br>5: PC1 | USART0 Asynchronous Receive. USART0 Synchronous mode Master Input / Slave Output (MISO). | | US0_TX | 0: PE10<br>1: PE7<br>2: PC11<br>3: PE13 | 4: PB7<br>5: PC0 | USART0 Asynchronous Transmit. Also used as receive input in half duplex communication. USART0 Synchronous mode Master Output / Slave Input (MOSI). | | US1_CLK | 0: PB7<br>1: PD2<br>2: PF0<br>3: PC15 | 4: PC3<br>5: PB11<br>6: PE5 | USART1 clock input / output. | | US1_CS | 0: PB8<br>1: PD3<br>2: PF1<br>3: PC14 | 4: PC0<br>5: PE4 | USART1 chip select input / output. | | US1_CTS | 1: PD4<br>2: PF3<br>3: PC6 | 4: PC12<br>5: PB13 | USART1 Clear To Send hardware flow control input. | | US1_RTS | 1: PD5<br>2: PF4<br>3: PC7 | 4: PC13<br>5: PB14 | USART1 Request To Send hardware flow control output. | | US1_RX | 0: PC1<br>1: PD1<br>2: PD6 | 4: PC2<br>5: PA0<br>6: PA2 | USART1 Asynchronous Receive. USART1 Synchronous mode Master Input / Slave Output (MISO). | | US1_TX | 0: PC0<br>1: PD0<br>2: PD7 | 4: PC1<br>5: PF2<br>6: PA14 | USART1 Asynchronous Transmit. Also used as receive input in half duplex communication. USART1 Synchronous mode Master Output / Slave Input (MOSI). | | Alternate | LOCA | ATION | | |---------------|----------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | Description | | US2_CLK | 0: PC4<br>1: PB5<br>2: PA9<br>3: PA15 | 5: PF2 | USART2 clock input / output. | | US2_CS | 0: PC5<br>1: PB6<br>2: PA10<br>3: PB11 | 5: PF5 | USART2 chip select input / output. | | US2_CTS | 0: PC1<br>1: PB12 | 4: PC12<br>5: PD6 | USART2 Clear To Send hardware flow control input. | | US2_RTS | 0: PC0<br>2: PA12<br>3: PC14 | 4: PC13<br>5: PD8 | USART2 Request To Send hardware flow control output. | | US2_RX | 0: PC3<br>1: PB4<br>2: PA8<br>3: PA14 | 5: PF1 | USART2 Asynchronous Receive. USART2 Synchronous mode Master Input / Slave Output (MISO). | | US2_TX | 0: PC2<br>1: PB3 | 5: PF0 | USART2 Asynchronous Transmit. Also used as receive input in half duplex communication. | | | 3: PA13 | | USART2 Synchronous mode Master Output / Slave Input (MOSI). | | US3_CLK | 0: PA2<br>1: PD7<br>2: PD4 | | USART3 clock input / output. | | US3_CS | 0: PA3<br>1: PE4<br>2: PC14<br>3: PC0 | | USART3 chip select input / output. | | US3_CTS | 0: PA4<br>1: PE5<br>2: PD6 | | USART3 Clear To Send hardware flow control input. | | US3_RTS | 0: PA5<br>1: PC1<br>2: PA14<br>3: PC15 | | USART3 Request To Send hardware flow control output. | | US3_RX | 0: PA1<br>1: PE7<br>2: PB7 | | USART3 Asynchronous Receive. USART3 Synchronous mode Master Input / Slave Output (MISO). | | US3_TX | 0: PA0<br>1: PE6<br>2: PB3 | | USART3 Asynchronous Transmit. Also used as receive input in half duplex communication. USART3 Synchronous mode Master Output / Slave Input (MOSI). | | VDAC0_EXT | 0: PD6 | | Digital to analog converter VDAC0 external reference input pin. | ### 5.16 Analog Port (APORT) Client Maps The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, DACs, etc. The APORT consists of a set of shared buses, switches, and control logic needed to configurably implement the signal routing. Figure 5.14 APORT Connection Diagram on page 119 shows the APORT routing for this device family (note that available features may vary by part number). A complete description of APORT functionality can be found in the Reference Manual. Figure 5.14. APORT Connection Diagram Client maps for each analog circuit using the APORT are shown in the following tables. The maps are organized by bus, and show the peripheral's port connection, the shared bus, and the connection from specific bus channel numbers to GPIO pins. In general, enumerations for the pin selection field in an analog peripheral's register can be determined by finding the desired pin connection in the table and then combining the value in the Port column (APORT\_\_), and the channel identifier (CH\_\_). For example, if pin PF7 is available on port APORT2X as CH23, the register field enumeration to connect to PF7 would be APORT2XCH23. The shared bus used by this connection is indicated in the Bus column. Table 5.16. ACMP0 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | 9НЭ | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | APORT0X | BUSACMPOX | | | | | | | | | | | | | | | | | | | | | | | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | APORT0Y | BUSACMP0Y | | | | | | | | | | | | | | | | | | | | | | | | | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | APORT1X | BUSAX | | PB14 | | PB12 | | | | | | 9Bd | | PB4 | | | | | | PA14 | | | | PA10 | | | | 9VA | | PA4 | | PA2 | | PA0 | | APORT1Y | BUSAY | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT2X | BUSBX | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3X | BUSCX | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | 9E6 | | PE4 | | | | | | APORT3Y | BUSCY | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | APORT4X | BUSDX | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | APORT4Y | BUSDY | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | OP | OPA2_OUT | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | APORT4Y | BUSDY | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | | OP | OPA2_P | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT2X | BUSBX | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT3X | BUSCX | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | | APORT4X | BUSDX | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | OP | A3_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | PB13 | | PB11 | | | | | | PB5 | | PB3 | | | | PA15 | | PA13 | | | | PA9 | | | | PA5 | | PA3 | | PA1 | | | APORT2Y | BUSBY | | PB14 | | PB12 | | | | | | PB6 | | PB4 | | | | | | PA14 | | | | PA10 | | | | PA6 | | PA4 | | PA2 | | PA0 | | APORT3Y | BUSCY | | | | | | | | | | | PF5 | | PF3 | | PF1 | | PE15 | | PE13 | | PE11 | | PE9 | | PE7 | | PE5 | | | | | | | APORT4Y | BUSDY | | | | | | | | | | | | PF4 | | PF2 | | PF0 | | PE14 | | PE12 | | PE10 | | PE8 | | PE6 | | PE4 | | | | | # 8.2 TQFP64 PCB Land Pattern Figure 8.2. TQFP64 PCB Land Pattern Drawing # 9.2 QFN64 PCB Land Pattern Figure 9.2. QFN64 PCB Land Pattern Drawing