

#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

EXF

| Product Status             | Discontinued at Digi-Key                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                          |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 48MHz                                                                     |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART        |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT         |
| Number of I/O              | 37                                                                        |
| Program Memory Size        | 128KB (128K x 8)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 32K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                               |
| Data Converters            | A/D 12bit SAR; D/A 12bit                                                  |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TJ)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-TQFP                                                                   |
| Supplier Device Package    | 48-TQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg11b320f128iq48-a |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     | 5.9 EFM32TG11B5xx in QFP48 Device Pinout  | 90 |
|-----|-------------------------------------------|----|
|     | 5.10 EFM32TG11B3xx in QFP48 Device Pinout | 92 |
|     | 5.11 EFM32TG11B1xx in QFP48 Device Pinout | 94 |
|     | 5.12 EFM32TG11B5xx in QFN32 Device Pinout | 96 |
|     | 5.13 EFM32TG11B1xx in QFN32 Device Pinout | 98 |
|     | 5.14 GPIO Functionality Table             | 00 |
|     | 5.15 Alternate Functionality Overview     | 04 |
|     | 5.16 Analog Port (APORT) Client Maps      | 19 |
| 6.  | TQFP80 Package Specifications             | 29 |
|     | 6.1 TQFP80 Package Dimensions             | 29 |
|     | 6.2 TQFP80 PCB Land Pattern               | 31 |
|     | 6.3 TQFP80 Package Marking                | 32 |
| 7.  | QFN80 Package Specifications.             | 33 |
|     | 7.1 QFN80 Package Dimensions              | 33 |
|     | 7.2 QFN80 PCB Land Pattern                | 35 |
|     | 7.3 QFN80 Package Marking                 | 37 |
| 8.  | TQFP64 Package Specifications             | 38 |
|     | 8.1 TQFP64 Package Dimensions             | 38 |
|     | 8.2 TQFP64 PCB Land Pattern               | 40 |
|     | 8.3 TQFP64 Package Marking                | 41 |
| 9.  | QFN64 Package Specifications.             | 42 |
|     | 9.1 QFN64 Package Dimensions              | 42 |
|     | 9.2 QFN64 PCB Land Pattern                | 44 |
|     | 9.3 QFN64 Package Marking                 | 46 |
| 10. | TQFP48 Package Specifications             | 47 |
|     | 10.1 TQFP48 Package Dimensions            | 47 |
|     | 10.2 TQFP48 PCB Land Pattern              | 49 |
|     | 10.3 TQFP48 Package Marking               | 50 |
| 11. | QFN32 Package Specifications              | 51 |
|     | 11.1 QFN32 Package Dimensions             | 51 |
|     | 11.2 QFN32 PCB Land Pattern               | 53 |
|     | 11.3 QFN32 Package Marking                | 55 |
| 12. | Revision History.                         | 56 |

### 3.3 General Purpose Input/Output (GPIO)

EFM32TG11 has up to 67 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

### 3.4 Clocking

### 3.4.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the EFM32TG11. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

### 3.4.2 Internal and External Oscillators

The EFM32TG11 supports two crystal oscillators and fully integrates four RC oscillators, listed below.

- A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 4 to 48 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range. When crystal accuracy is not required, it can be operated in free-running mode at a number of factory-calibrated frequencies. A digital phase-locked loop (DPLL) feature allows the HFRCO to achieve higher accuracy and stability by referencing other available clock sources such as LFXO and HFXO.
- An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC with a wide frequency range.
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

### 3.5 Counters/Timers and PWM

### 3.5.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only.

### 3.5.2 Wide Timer/Counter (WTIMER)

WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER\_0 only.

### 3.5.3 Real Time Counter and Calendar (RTCC)

The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes down to EM4H.

| Parameter                                                                                                               | Symbol  | Test Condition                                                                                          | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Current consumption of pe-<br>ripheral power domain 1,<br>with voltage scaling enabled,<br>DCDC in LP mode <sup>3</sup> | IPD1_VS | Additional current consumption in EM2/3 when any peripherals on power domain 1 are enabled <sup>4</sup> |     | 0.18 | _   | μA   |
| Current consumption of pe-<br>ripheral power domain 2,<br>with voltage scaling enabled,<br>DCDC in LP mode <sup>3</sup> | IPD2_VS | Additional current consumption in EM2/3 when any peripherals on power domain 2 are enabled <sup>4</sup> |     | 0.18 |     | μA   |

Note:

1. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD.

2. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD.

3. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPCMPBIASEM234H=0, LPCLIMILIM-SEL=1, ANASW=DVDD.

4. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.2.3 EM2 and EM3 Power Domains for a list of the peripherals in each power domain.

5. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1

# 4.1.10 Flash Memory Characteristics<sup>5</sup>

| Parameter                                   | Symbol               | Test Condition                                | Min   | Тур | Мах | Unit   |
|---------------------------------------------|----------------------|-----------------------------------------------|-------|-----|-----|--------|
| Flash erase cycles before failure           | EC <sub>FLASH</sub>  |                                               | 10000 | _   | _   | cycles |
| Flash data retention                        | RET <sub>FLASH</sub> | T ≤ 85 °C                                     | 10    | _   | _   | years  |
|                                             |                      | T ≤ 125 °C                                    | 10    |     | _   | years  |
| Word (32-bit) programming time              | tw_prog              | Burst write, 128 words, average time per word | 20    | 26  | 32  | μs     |
|                                             |                      | Single word                                   | 59    | 68  | 83  | μs     |
| Page erase time <sup>4</sup>                | t <sub>PERASE</sub>  |                                               | 20    | 27  | 35  | ms     |
| Mass erase time <sup>1</sup>                | t <sub>MERASE</sub>  |                                               | 20    | 27  | 35  | ms     |
| Device erase time <sup>2 3</sup>            | t <sub>DERASE</sub>  | T ≤ 85 °C                                     | _     | 54  | 70  | ms     |
|                                             |                      | T ≤ 125 °C                                    | _     | 54  | 75  | ms     |
| Erase current <sup>6</sup>                  | I <sub>ERASE</sub>   | Page Erase                                    | _     | _   | 1.7 | mA     |
|                                             |                      | Mass or Device Erase                          | _     |     | 2.0 | mA     |
| Write current <sup>6</sup>                  | I <sub>WRITE</sub>   |                                               | —     |     | 3.5 | mA     |
| Supply voltage during flash erase and write | V <sub>FLASH</sub>   |                                               | 1.62  | _   | 3.6 | V      |

# Table 4.17. Flash Memory Characteristics<sup>5</sup>

# Note:

- 1. Mass erase is issued by the CPU and erases all flash.
- 2. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW).
- 3. From setting the DEVICEERASE bit in AAP\_CMD to 1 until the ERASEBUSY bit in AAP\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included.
- 4. From setting the ERASEPAGE bit in MSC\_WRITECMD to 1 until the BUSY bit in MSC\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included.
- 5. Flash data retention information is published in the Quarterly Quality and Reliability Report.

6. Measured at 25 °C.

# 4.1.12 Voltage Monitor (VMON)

| Parameter                          | Symbol                  | Test Condition                                                   | Min  | Тур  | Мах | Unit |
|------------------------------------|-------------------------|------------------------------------------------------------------|------|------|-----|------|
| Supply current (including I_SENSE) | I <sub>VMON</sub>       | In EM0 or EM1, 1 supply monitored, T $\leq$ 85 °C                | _    | 6.3  | TBD | μA   |
|                                    |                         | In EM0 or EM1, 4 supplies monitored, T $\leq$ 85 °C              | —    | 12.5 | TBD | μA   |
|                                    |                         | In EM2, EM3 or EM4, 1 supply monitored and above threshold       | —    | 62   |     | nA   |
|                                    |                         | In EM2, EM3 or EM4, 1 supply monitored and below threshold       | _    | 62   | _   | nA   |
|                                    |                         | In EM2, EM3 or EM4, 4 supplies monitored and all above threshold | _    | 99   | _   | nA   |
|                                    |                         | In EM2, EM3 or EM4, 4 supplies monitored and all below threshold | —    | 99   | _   | nA   |
| Loading of monitored supply        | I <sub>SENSE</sub>      | In EM0 or EM1                                                    | —    | 2    | _   | μA   |
|                                    |                         | In EM2, EM3 or EM4                                               | _    | 2    | _   | nA   |
| Threshold range                    | V <sub>VMON_RANGE</sub> |                                                                  | 1.62 | _    | 3.4 | V    |
| Threshold step size                | N <sub>VMON_STESP</sub> | Coarse                                                           | _    | 200  |     | mV   |
|                                    |                         | Fine                                                             | _    | 20   | _   | mV   |
| Response time                      | t <sub>VMON_RES</sub>   | Supply drops at 1V/µs rate                                       | _    | 460  | _   | ns   |
| Hysteresis                         | V <sub>VMON_HYST</sub>  |                                                                  |      | 26   | _   | mV   |

# Table 4.19. Voltage Monitor (VMON)

| Parameter                                         | Symbol                | Test Condition                                             | Min | Тур   | Max | Unit   |
|---------------------------------------------------|-----------------------|------------------------------------------------------------|-----|-------|-----|--------|
| ADC clock frequency                               | f <sub>ADCCLK</sub>   |                                                            | _   | _     | 16  | MHz    |
| Throughput rate                                   | <b>f</b> ADCRATE      |                                                            | _   | _     | 1   | Msps   |
| Conversion time <sup>1</sup>                      | t <sub>ADCCONV</sub>  | 6 bit                                                      | _   | 7     | _   | cycles |
|                                                   |                       | 8 bit                                                      | _   | 9     | _   | cycles |
|                                                   |                       | 12 bit                                                     | —   | 13    | _   | cycles |
| Startup time of reference generator and ADC core  | t <sub>ADCSTART</sub> | WARMUPMODE <sup>4</sup> = NORMAL                           | —   | —     | 5   | μs     |
| generator and ADC core                            |                       | WARMUPMODE <sup>4</sup> = KEEPIN-<br>STANDBY               | _   |       | 2   | μs     |
|                                                   |                       | WARMUPMODE <sup>4</sup> = KEEPINSLO-<br>WACC               | _   |       | 1   | μs     |
| SNDR at 1Msps and f <sub>IN</sub> =<br>10kHz      | SNDR <sub>ADC</sub>   | Internal reference <sup>7</sup> , differential measurement | TBD | 67    | _   | dB     |
|                                                   |                       | External reference <sup>6</sup> , differential measurement | _   | 68    | _   | dB     |
| Spurious-free dynamic range (SFDR)                | SFDR <sub>ADC</sub>   | 1 MSamples/s, 10 kHz full-scale sine wave                  | _   | 75    | _   | dB     |
| Differential non-linearity (DNL)                  | DNL <sub>ADC</sub>    | 12 bit resolution, No missing co-<br>des                   | TBD |       | TBD | LSB    |
| Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub>    | 12 bit resolution                                          | TBD |       | TBD | LSB    |
| Offset error                                      | VADCOFFSETERR         |                                                            | TBD | 0     | TBD | LSB    |
| Gain error in ADC                                 | VADCGAIN              | Using internal reference                                   | _   | -0.2  | TBD | %      |
|                                                   |                       | Using external reference                                   | _   | -1    | _   | %      |
| Temperature sensor slope                          | V <sub>TS_SLOPE</sub> |                                                            | _   | -1.84 | _   | mV/°C  |

Note:

1. Derived from ADCCLK.

2. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU\_PWRCTRL.

3. In ADCn\_BIASPROG register.

4. In ADCn CNTL register.

5. The absolute voltage allowed at any ADC input is dictated by the power rail supplied to on-chip circuitry, and may be lower than the effective full scale voltage. All ADC inputs are limited to the ADC supply (AVDD or DVDD depending on EMU PWRCTRL ANASW). Any ADC input routed through the APORT will further be limited by the IOVDD supply to the pin.

6. External reference is 1.25 V applied externally to ADCnEXTREFP, with the selection CONF in the SINGLECTRL\_REF or SCANCTRL\_REF register field and VREFP in the SINGLECTRLX\_VREFSEL or SCANCTRLX\_VREFSEL field. The differential input range with this configuration is ± 1.25 V.

7. Internal reference option used corresponds to selection 2V5 in the SINGLECTRL\_REF or SCANCTRL\_REF register field. The differential input range with this configuration is ± 1.25 V. Typical value is characterized using full-scale sine wave input. Minimum value is production-tested using sine wave input at 1.5 dB lower than full scale.

| Parameter | Symbol                              | Test Condition                                              | Min | Тур | Max | Unit   |
|-----------|-------------------------------------|-------------------------------------------------------------|-----|-----|-----|--------|
|           | the sum of the<br>e.<br>Gregisters. | etting in ACMPn_CTRL_PWRS<br>ne contributions from the ACMP | -   |     |     | ACMP + |

# 4.1.15 Digital to Analog Converter (VDAC)

DRIVESTRENGTH = 2 unless otherwise specified. Primary VDAC output.

| Table 4.22. | Digital to | Analog | Converter | (VDAC) |
|-------------|------------|--------|-----------|--------|
|-------------|------------|--------|-----------|--------|

| Parameter                                                               | Symbol                  | Test Condition                                                                                                                                                                    | Min                | Тур  | Max               | Unit   |
|-------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|-------------------|--------|
| Output voltage                                                          | V <sub>DACOUT</sub>     | Single-Ended                                                                                                                                                                      | 0                  | _    | V <sub>VREF</sub> | V      |
|                                                                         |                         | Differential <sup>2</sup>                                                                                                                                                         | -V <sub>VREF</sub> | _    | V <sub>VREF</sub> | V      |
| Current consumption includ-<br>ing references (2 channels) <sup>1</sup> | IDAC                    | 500 ksps, 12-bit, DRIVES-<br>TRENGTH = 2, REFSEL = 4                                                                                                                              |                    | 396  | _                 | μA     |
|                                                                         |                         | 44.1 ksps, 12-bit, DRIVES-<br>TRENGTH = 1, REFSEL = 4                                                                                                                             | —                  | 72   | -                 | μA     |
|                                                                         |                         | 200 Hz refresh rate, 12-bit Sam-<br>ple-Off mode in EM2, DRIVES-<br>TRENGTH = 2, BGRREQTIME =<br>1, EM2REFENTIME = 9, REFSEL<br>= 4, SETTLETIME = 0x0A, WAR-<br>MUPTIME = 0x02    |                    | 2    | _                 | μΑ     |
| Current from HFPERCLK <sup>4</sup>                                      | IDAC_CLK                |                                                                                                                                                                                   | _                  | 5.8  | —                 | µA/MHz |
| Sample rate                                                             | SR <sub>DAC</sub>       |                                                                                                                                                                                   | _                  | _    | 500               | ksps   |
| DAC clock frequency                                                     | f <sub>DAC</sub>        |                                                                                                                                                                                   | _                  | _    | 1                 | MHz    |
| Conversion time                                                         | t <sub>DACCONV</sub>    | f <sub>DAC</sub> = 1MHz                                                                                                                                                           | 2                  | _    | _                 | μs     |
| Settling time                                                           | t <sub>DACSETTLE</sub>  | 50% fs step settling to 5 LSB                                                                                                                                                     | _                  | 2.5  | —                 | μs     |
| Startup time                                                            | t <sub>DACSTARTUP</sub> | Enable to 90% fs output, settling to 10 LSB                                                                                                                                       | _                  | _    | 12                | μs     |
| Output impedance                                                        | R <sub>OUT</sub>        | DRIVESTRENGTH = 2, 0.4 V $\leq$<br>V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA $<$<br>I <sub>OUT</sub> $<$ 8 mA, Full supply range                                    | _                  | 2    | _                 | Ω      |
|                                                                         |                         | DRIVESTRENGTH = 0 or 1, 0.4 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 µA $<$<br>I <sub>OUT</sub> $<$ 400 µA, Full supply range                           | _                  | 2    | _                 | Ω      |
|                                                                         |                         | $\label{eq:DRIVESTRENGTH} \begin{array}{l} DRIVESTRENGTH = 2, \ 0.1 \ V \leq \\ V_{OUT} \leq V_{OPA} - 0.1 \ V, \ -2 \ mA < \\ I_{OUT} < 2 \ mA, \ Full supply range \end{array}$ | _                  | 2    | _                 | Ω      |
|                                                                         |                         | DRIVESTRENGTH = 0 or 1, 0.1 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 µA $<$<br>I <sub>OUT</sub> $<$ 100 µA, Full supply range                           |                    | 2    | -                 | Ω      |
| Power supply rejection ratio <sup>6</sup>                               | PSRR                    | Vout = 50% fs. DC                                                                                                                                                                 | _                  | 65.5 | _                 | dB     |

### 4.2.2 DC-DC Converter

Default test conditions: CCM mode, LDCDC = 4.7 µH, CDCDC = 4.7 µF, VDCDC\_I = 3.3 V, VDCDC\_O = 1.8 V, FDCDC\_LN = 7 MHz



Figure 4.8. DC-DC Converter Typical Performance Characteristics

| Pin Name | Pin(s)              | Description                   | Pin Name | Pin(s) | Description                                                                                                                                                                                                 |
|----------|---------------------|-------------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSS      | 9<br>24<br>51<br>70 | Ground                        | PB3      | 10     | GPIO                                                                                                                                                                                                        |
| PB4      | 11                  | GPIO                          | PB5      | 12     | GPIO                                                                                                                                                                                                        |
| PB6      | 13                  | GPIO                          | PC1      | 14     | GPIO (5V)                                                                                                                                                                                                   |
| PC2      | 15                  | GPIO (5V)                     | PC3      | 16     | GPIO (5V)                                                                                                                                                                                                   |
| PC4      | 17                  | GPIO                          | PC5      | 18     | GPIO                                                                                                                                                                                                        |
| PB7      | 19                  | GPIO                          | PB8      | 20     | GPIO                                                                                                                                                                                                        |
| PA8      | 21                  | GPIO                          | PA9      | 22     | GPIO                                                                                                                                                                                                        |
| PA10     | 23                  | GPIO                          | PA12     | 25     | GPIO                                                                                                                                                                                                        |
| PA14     | 26                  | GPIO                          | RESETn   | 27     | Reset input, active low. To apply an ex-<br>ternal reset source to this pin, it is re-<br>quired to only drive this pin low during<br>reset, and let the internal pull-up ensure<br>that reset is released. |
| PB11     | 28                  | GPIO                          | PB12     | 29     | GPIO                                                                                                                                                                                                        |
| AVDD     | 30<br>34            | Analog power supply.          | PB13     | 31     | GPIO                                                                                                                                                                                                        |
| PB14     | 32                  | GPIO                          | PD0      | 35     | GPIO (5V)                                                                                                                                                                                                   |
| PD1      | 36                  | GPIO                          | PD3      | 37     | GPIO                                                                                                                                                                                                        |
| PD4      | 38                  | GPIO                          | PD5      | 39     | GPIO                                                                                                                                                                                                        |
| PD6      | 40                  | GPIO                          | PD7      | 41     | GPIO                                                                                                                                                                                                        |
| PD8      | 42                  | GPIO                          | PC6      | 43     | GPIO                                                                                                                                                                                                        |
| PC7      | 44                  | GPIO                          | VREGVSS  | 45     | Voltage regulator VSS                                                                                                                                                                                       |
| VREGSW   | 46                  | DCDC regulator switching node | VREGVDD  | 47     | Voltage regulator VDD input                                                                                                                                                                                 |
| DVDD     | 48                  | Digital power supply.         | DECOUPLE | 49     | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin.                                                                                                    |
| PE4      | 52                  | GPIO                          | PE5      | 53     | GPIO                                                                                                                                                                                                        |
| PE6      | 54                  | GPIO                          | PE7      | 55     | GPIO                                                                                                                                                                                                        |
| PC8      | 56                  | GPIO                          | PC9      | 57     | GPIO                                                                                                                                                                                                        |
| PC10     | 58                  | GPIO (5V)                     | PC11     | 59     | GPIO (5V)                                                                                                                                                                                                   |
| PC13     | 60                  | GPIO (5V)                     | PC14     | 61     | GPIO (5V)                                                                                                                                                                                                   |
| PC15     | 62                  | GPIO (5V)                     | PF0      | 63     | GPIO (5V)                                                                                                                                                                                                   |
| PF1      | 64                  | GPIO (5V)                     | PF2      | 65     | GPIO                                                                                                                                                                                                        |
| PF3      | 66                  | GPIO                          | PF4      | 67     | GPIO                                                                                                                                                                                                        |
| PF5      | 68                  | GPIO                          | PE8      | 71     | GPIO                                                                                                                                                                                                        |
| PE9      | 72                  | GPIO                          | PE10     | 73     | GPIO                                                                                                                                                                                                        |
| PE11     | 74                  | GPIO                          | BODEN    | 75     | Brown-Out Detector Enable. This pin<br>may be left disconnected or tied to<br>AVDD.                                                                                                                         |



# Figure 5.4. EFM32TG11B3xx in QFP64 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.14 GPIO Functionality Table or 5.15 Alternate Functionality Overview.

| Table 5.4. EFM32TG11B3xx in QFI | P64 Device Pinout |
|---------------------------------|-------------------|
|---------------------------------|-------------------|

| Pin Name | Pin(s)        | Description                | Pin Name | Pin(s)        | Description |
|----------|---------------|----------------------------|----------|---------------|-------------|
| PA0      | 1             | GPIO                       | PA1      | 2             | GPIO        |
| PA2      | 3             | GPIO                       | PA3      | 4             | GPIO        |
| PA4      | 5             | GPIO                       | PA5      | 6             | GPIO        |
| IOVDD0   | 7<br>26<br>55 | Digital IO power supply 0. | VSS      | 8<br>22<br>56 | Ground      |
| PB3      | 9             | GPIO                       | PB4      | 10            | GPIO        |
| PB5      | 11            | GPIO                       | PB6      | 12            | GPIO        |



## Figure 5.13. EFM32TG11B1xx in QFN32 Device Pinout

The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 5.14 GPIO Functionality Table or 5.15 Alternate Functionality Overview.

| Table 5.13. EFM32TG11B1xx in QFN32 Devic | e Pinout |
|------------------------------------------|----------|
|------------------------------------------|----------|

| Pin Name | Pin(s)        | Description                | Pin Name | Pin(s) | Description |
|----------|---------------|----------------------------|----------|--------|-------------|
| VREGVSS  | 0             | Voltage regulator VSS      | PA0      | 1      | GPIO        |
| PA1      | 2             | GPIO                       | PA2      | 3      | GPIO        |
| IOVDD0   | 4<br>14<br>28 | Digital IO power supply 0. | PC0      | 5      | GPIO (5V)   |
| PC1      | 6             | GPIO (5V)                  | PB7      | 7      | GPIO        |

| Pin Name | Pin(s) | Description           | Pin Name | Pin(s)   | Description                                                                                                                                                                                                 |
|----------|--------|-----------------------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PB8      | 8      | GPIO                  | RESETn   | 9        | Reset input, active low. To apply an ex-<br>ternal reset source to this pin, it is re-<br>quired to only drive this pin low during<br>reset, and let the internal pull-up ensure<br>that reset is released. |
| PB11     | 10     | GPIO                  | AVDD     | 11<br>15 | Analog power supply.                                                                                                                                                                                        |
| PB13     | 12     | GPIO                  | PB14     | 13       | GPIO                                                                                                                                                                                                        |
| PD4      | 16     | GPIO                  | PD5      | 17       | GPIO                                                                                                                                                                                                        |
| PD6      | 18     | GPIO                  | PD7      | 19       | GPIO                                                                                                                                                                                                        |
| DVDD     | 20     | Digital power supply. | DECOUPLE | 21       | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin.                                                                                                    |
| PC13     | 22     | GPIO (5V)             | PC14     | 23       | GPIO (5V)                                                                                                                                                                                                   |
| PC15     | 24     | GPIO (5V)             | PF0      | 25       | GPIO (5V)                                                                                                                                                                                                   |
| PF1      | 26     | GPIO (5V)             | PF2      | 27       | GPIO                                                                                                                                                                                                        |
| PE10     | 29     | GPIO                  | PE11     | 30       | GPIO                                                                                                                                                                                                        |
| PE12     | 31     | GPIO                  | PE13     | 32       | GPIO                                                                                                                                                                                                        |
| Note:    |        | ,                     |          |          |                                                                                                                                                                                                             |

1. GPIO with 5V tolerance are indicated by (5V).

| Alternate     | LOC                                    | ATION                        |                                                                                                                    |
|---------------|----------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                  | 4 - 7                        | Description                                                                                                        |
| LETIM0_OUT1   | 0: PD7<br>1: PB12<br>2: PF1<br>3: PC5  | 4: PE13<br>5: PC15<br>6: PA9 | Low Energy Timer LETIM0, output channel 1.                                                                         |
| LEU0_RX       | 0: PD5<br>1: PB14<br>2: PE15<br>3: PF1 | 4: PA0<br>5: PC15            | LEUART0 Receive input.                                                                                             |
| LEU0_TX       | 0: PD4<br>1: PB13<br>2: PE14<br>3: PF0 | 4: PF2<br>5: PC14            | LEUART0 Transmit output. Also used as receive input in half duplex communication.                                  |
| LFXTAL_N      | 0: PB8                                 |                              | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional ex-<br>ternal clock input pin. |
| LFXTAL_P      | 0: PB7                                 |                              | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                         |
| OPA0_N        | 0: PC5                                 |                              | Operational Amplifier 0 external negative input.                                                                   |
| OPA0_P        | 0: PC4                                 |                              | Operational Amplifier 0 external positive input.                                                                   |
| OPA1_N        | 0: PD7                                 |                              | Operational Amplifier 1 external negative input.                                                                   |
| OPA1_P        | 0: PD6                                 |                              | Operational Amplifier 1 external positive input.                                                                   |
| OPA2_N        | 0: PD3                                 |                              | Operational Amplifier 2 external negative input.                                                                   |
| OPA2_OUT      | 0: PD5                                 |                              | Operational Amplifier 2 output.                                                                                    |
| OPA2_OUTALT   | 0: PD0                                 |                              | Operational Amplifier 2 alternative output.                                                                        |
| OPA2_P        | 0: PD4                                 |                              | Operational Amplifier 2 external positive input.                                                                   |

| Alternate                      | LOCA                                     | ATION                       |                                                                    |
|--------------------------------|------------------------------------------|-----------------------------|--------------------------------------------------------------------|
| Functionality                  | 0 - 3                                    | 4 - 7                       | Description                                                        |
| VDAC0_OUT0 /<br>OPA0_OUT       | 0: PB11                                  |                             | Digital to Analog Converter DAC0 output channel number 0.          |
| VDAC0_OUT0ALT<br>/ OPA0_OUTALT | 0: PC0<br>1: PC1<br>2: PC2<br>3: PC3     | 4: PD0                      | Digital to Analog Converter DAC0 alternative output for channel 0. |
| VDAC0_OUT1 /<br>OPA1_OUT       | 0: PB12                                  |                             | Digital to Analog Converter DAC0 output channel number 1.          |
| VDAC0_OUT1ALT<br>/ OPA1_OUTALT | 0: PC12<br>1: PC13<br>2: PC14<br>3: PC15 | 4: PD1                      | Digital to Analog Converter DAC0 alternative output for channel 1. |
| WTIM0_CC0                      | 0: PE4<br>1: PA6                         | 4: PC15<br>6: PB3<br>7: PC1 | Wide timer 0 Capture Compare input / output channel 0.             |
| WTIM0_CC1                      | 0: PE5                                   | 4: PF0<br>6: PB4<br>7: PC2  | Wide timer 0 Capture Compare input / output channel 1.             |
| WTIM0_CC2                      | 0: PE6                                   | 4: PF1<br>6: PB5<br>7: PC3  | Wide timer 0 Capture Compare input / output channel 2.             |
| WTIM0_CDTI0                    | 0: PE10<br>2: PA12                       | 4: PD4                      | Wide timer 0 Complimentary Dead Time Insertion channel 0.          |
| WTIM0_CDTI1                    | 0: PE11<br>2: PA13                       | 4: PD5                      | Wide timer 0 Complimentary Dead Time Insertion channel 1.          |
| WTIM0_CDTI2                    | 0: PE12<br>2: PA14                       | 4: PD6                      | Wide timer 0 Complimentary Dead Time Insertion channel 2.          |
| WTIM1_CC0                      | 0: PB13<br>1: PD2<br>2: PD6<br>3: PC7    | 5: PE7                      | Wide timer 1 Capture Compare input / output channel 0.             |
| WTIM1_CC1                      | 0: PB14<br>1: PD3<br>2: PD7              | 4: PE4                      | Wide timer 1 Capture Compare input / output channel 1.             |
| WTIM1_CC2                      | 0: PD0<br>1: PD4<br>2: PD8               | 4: PE5                      | Wide timer 1 Capture Compare input / output channel 2.             |

| Port    | Bus              | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | CH8 | CH7  | CH6  | CH5  | CH4  | CH3  | CH2  | CH1 | CH0 |
|---------|------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----|
| APORT0X | BUSACMP1X        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 |
| APORT0Y | <b>BUSACMP1Y</b> |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 |
| APORT1X | BUSAX            |      | PB14 |      | PB12 |      |      |      |      |      | PB6  |      | PB4  |      |      |      |      |      | PA14 |      |      |      | PA10 |     |     |      | PA6  |      | PA4  |      | PA2  |     | PAO |
| APORT1Y | BUSAY            |      |      | PB13 |      | PB11 |      |      |      |      |      | PB5  |      | PB3  |      |      |      | PA15 |      | PA13 |      |      |      | PA9 |     |      |      | PA5  |      | PA3  |      | PA1 |     |
| APORT2X | BUSBX            |      |      | PB13 |      | PB11 |      |      |      |      |      | PB5  |      | PB3  |      |      |      | PA15 |      | PA13 |      |      |      | PA9 |     |      |      | PA5  |      | PA3  |      | PA1 |     |
| APORT2Y | BUSBY            |      | PB14 |      | PB12 |      |      |      |      |      | PB6  |      | PB4  |      |      |      |      |      | PA14 |      |      |      | PA10 |     |     |      | 9AG  |      | PA4  |      | PA2  |     | PA0 |
| APORT3X | BUSCX            |      |      |      |      |      |      |      |      |      |      |      | PF4  |      | PF2  |      | PF0  |      | PE14 |      | PE12 |      | PE10 |     | PE8 |      | PE6  |      | PE4  |      |      |     |     |
| APORT3Y | BUSCY            |      |      |      |      |      |      |      |      |      |      | PF5  |      | PF3  |      | PF1  |      | PE15 |      | PE13 |      | PE11 |      | PE9 |     | PE7  |      | PE5  |      |      |      |     |     |
| APORT4X | BUSDX            |      |      |      |      |      |      |      |      |      |      | PF5  |      | PF3  |      | PF1  |      | PE15 |      | PE13 |      | PE11 |      | PE9 |     | PE7  |      | PE5  |      |      |      |     |     |
| APORT4Y | BUSDY            |      |      |      |      |      |      |      |      |      |      |      | PF4  |      | PF2  |      | PF0  |      | PE14 |      | PE12 |      | PE10 |     | PE8 |      | PE6  |      | PE4  |      |      |     |     |

# Table 5.17. ACMP1 Bus and Pin Mapping

# 6. TQFP80 Package Specifications

# 6.1 TQFP80 Package Dimensions



Figure 6.1. TQFP80 Package Drawing

| Dimension | Min       | Тур            | Мах  |  |  |  |  |  |  |  |  |  |  |
|-----------|-----------|----------------|------|--|--|--|--|--|--|--|--|--|--|
| A         | _         | _              | 1.20 |  |  |  |  |  |  |  |  |  |  |
| A1        | 0.05      | —              | 0.15 |  |  |  |  |  |  |  |  |  |  |
| A2        | 0.95      | 0.95 1.00 1.05 |      |  |  |  |  |  |  |  |  |  |  |
| b         | 0.17      | 0.17 0.20 0    |      |  |  |  |  |  |  |  |  |  |  |
| С         | 0.09      | —              | 0.20 |  |  |  |  |  |  |  |  |  |  |
| D         |           | 14.00 BSC      |      |  |  |  |  |  |  |  |  |  |  |
| D1        |           | 12.00 BSC      |      |  |  |  |  |  |  |  |  |  |  |
| е         |           | 0.50 BSC       |      |  |  |  |  |  |  |  |  |  |  |
| E         | 14.00 BSC |                |      |  |  |  |  |  |  |  |  |  |  |
| E1        |           | 12.00 BSC      |      |  |  |  |  |  |  |  |  |  |  |
| L         | 0.45      | 0.60           | 0.75 |  |  |  |  |  |  |  |  |  |  |
| L1        |           | 1.00 REF       |      |  |  |  |  |  |  |  |  |  |  |
| θ         | 0         | 3.5            | 7    |  |  |  |  |  |  |  |  |  |  |
| ааа       |           | 0.20           |      |  |  |  |  |  |  |  |  |  |  |
| bbb       |           | 0.20           |      |  |  |  |  |  |  |  |  |  |  |
| ссс       |           | 0.08           |      |  |  |  |  |  |  |  |  |  |  |
| ddd       |           | 0.08           |      |  |  |  |  |  |  |  |  |  |  |
| eee       |           | 0.05           |      |  |  |  |  |  |  |  |  |  |  |
| Note:     |           |                |      |  |  |  |  |  |  |  |  |  |  |

## Table 6.1. TQFP80 Package Dimensions

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This package outline conforms to JEDEC MS-026, variant ADD.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

| Dimension | Min       | Тур  | Мах  |  |  |  |  |  |  |  |  |  |
|-----------|-----------|------|------|--|--|--|--|--|--|--|--|--|
| A         | 0.70      | 0.75 | 0.80 |  |  |  |  |  |  |  |  |  |
| A1        | 0.00      | _    | 0.05 |  |  |  |  |  |  |  |  |  |
| b         | 0.20      | 0.25 | 0.30 |  |  |  |  |  |  |  |  |  |
| A3        | 0.203 REF |      |      |  |  |  |  |  |  |  |  |  |
| D         | 9.00 BSC  |      |      |  |  |  |  |  |  |  |  |  |
| е         | 0.40 BSC  |      |      |  |  |  |  |  |  |  |  |  |
| E         | 9.00 BSC  |      |      |  |  |  |  |  |  |  |  |  |
| D2        | 7.10      | 7.20 | 7.30 |  |  |  |  |  |  |  |  |  |
| E2        | 7.10      | 7.20 | 7.30 |  |  |  |  |  |  |  |  |  |
| L         | 0.35      | 0.40 | 0.45 |  |  |  |  |  |  |  |  |  |
| ааа       |           | 0.10 |      |  |  |  |  |  |  |  |  |  |
| bbb       |           | 0.10 |      |  |  |  |  |  |  |  |  |  |
| ссс       |           | 0.10 |      |  |  |  |  |  |  |  |  |  |
| ddd       |           | 0.05 |      |  |  |  |  |  |  |  |  |  |
| eee       | 0.08      |      |      |  |  |  |  |  |  |  |  |  |
| Nata      |           |      |      |  |  |  |  |  |  |  |  |  |

## Table 7.1. QFN80 Package Dimensions

# Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

| Dimension | Min       | Тур            | Мах  |  |  |  |  |  |  |  |  |  |
|-----------|-----------|----------------|------|--|--|--|--|--|--|--|--|--|
| A         | 0.70      | 0.75           | 0.80 |  |  |  |  |  |  |  |  |  |
| A1        | 0.00      | _              | 0.05 |  |  |  |  |  |  |  |  |  |
| A3        | 0.203 REF |                |      |  |  |  |  |  |  |  |  |  |
| b         | 0.20      | 0.20 0.25 0.30 |      |  |  |  |  |  |  |  |  |  |
| D         | 5.0 BSC   |                |      |  |  |  |  |  |  |  |  |  |
| D2/E2     | 3.60      | 3.60 3.70      |      |  |  |  |  |  |  |  |  |  |
| E         |           | 5.0 BSC        |      |  |  |  |  |  |  |  |  |  |
| е         |           | 0.50 BSC       |      |  |  |  |  |  |  |  |  |  |
| L         | 0.35      | 0.40           | 0.45 |  |  |  |  |  |  |  |  |  |
| ааа       |           | 0.10           |      |  |  |  |  |  |  |  |  |  |
| bbb       |           | 0.10           |      |  |  |  |  |  |  |  |  |  |
| ссс       |           | 0.10           |      |  |  |  |  |  |  |  |  |  |
| ddd       |           | 0.05           |      |  |  |  |  |  |  |  |  |  |
| eee       |           | 0.08           |      |  |  |  |  |  |  |  |  |  |
| •• .      |           |                |      |  |  |  |  |  |  |  |  |  |

## Table 11.1. QFN32 Package Dimensions

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.