



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Discontinued at Digi-Key                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                          |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 48MHz                                                                     |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SmartCard, SPI, UART/USART        |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT         |
| Number of I/O              | 22                                                                        |
| Program Memory Size        | 64KB (64K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 32K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                               |
| Data Converters            | A/D 12bit SAR; D/A 12bit                                                  |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-WFQFN Exposed Pad                                                      |
| Supplier Device Package    | 32-QFN (5x5)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg11b540f64gm32-ar |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2.1. Ordering Code Key

#### 3.6.5 Controller Area Network (CAN)

The CAN peripheral provides support for communication at up to 1 Mbps over CAN protocol version 2.0 part A and B. It includes 32 message objects with independent identifier masks and retains message RAM in EM2. Automatic retransmittion may be disabled in order to support Time Triggered CAN applications.

#### 3.6.6 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripheral to act autonomously without waking the MCU core, saving power.

#### 3.6.7 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface LESENSE<sup>TM</sup> is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators, ADC, and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable finite state machine which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

#### 3.7 Security Features

#### 3.7.1 GPCRC (General Purpose Cyclic Redundancy Check)

The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application.

#### 3.7.2 Crypto Accelerator (CRYPTO)

The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. Tiny Gecko Series 1 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), and SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM.

Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The CRYPTO module allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations.

#### 3.7.3 True Random Number Generator (TRNG)

The TRNG module is a non-deterministic random number generator based on a full hardware solution. The TRNG is validated with NIST800-22 and AIS-31 test suites as well as being suitable for FIPS 140-2 certification (for the purposes of cryptographic key generation).

#### 3.7.4 Security Management Unit (SMU)

The Security Management Unit (SMU) allows software to set up fine-grained security for peripheral access, which is not possible in the Memory Protection Unit (MPU). Peripherals may be secured by hardware on an individual basis, such that only priveleged accesses to the peripheral's register interface will be allowed. When an access fault occurs, the SMU reports the specific peripheral involved and can optionally generate an interrupt.

#### 3.8 Analog

### 4.1.6.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V DC-DC output. T = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T = 25 °C.

| Parameter                                                    | Symbol      | Test Condition                                        | Min | Тур  | Max | Unit   |
|--------------------------------------------------------------|-------------|-------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>mode with all peripherals dis- | IACTIVE_DCM | 48 MHz crystal, CPU running while loop from flash     | —   | 38   | _   | µA/MHz |
| DCM mode <sup>2</sup>                                        |             | 48 MHz HFRCO, CPU running while loop from flash       | _   | 37   | _   | µA/MHz |
|                                                              |             | 48 MHz HFRCO, CPU running<br>Prime from flash         | _   | 45   | _   | µA/MHz |
|                                                              |             | 48 MHz HFRCO, CPU running<br>CoreMark loop from flash | —   | 53   | —   | µA/MHz |
|                                                              |             | 32 MHz HFRCO, CPU running while loop from flash       | —   | 43   | —   | µA/MHz |
|                                                              |             | 26 MHz HFRCO, CPU running while loop from flash       | _   | 47   | —   | µA/MHz |
|                                                              |             | 16 MHz HFRCO, CPU running while loop from flash       | _   | 61   | _   | µA/MHz |
|                                                              |             | 1 MHz HFRCO, CPU running while loop from flash        | _   | 587  | _   | µA/MHz |
| Current consumption in EM0<br>mode with all peripherals dis- | IACTIVE_CCM | 48 MHz crystal, CPU running while loop from flash     | —   | 49   | _   | µA/MHz |
| abled, DCDC in Low Noise<br>CCM mode <sup>1</sup>            |             | 48 MHz HFRCO, CPU running while loop from flash       | _   | 48   | _   | µA/MHz |
|                                                              |             | 48 MHz HFRCO, CPU running<br>Prime from flash         | _   | 55   | —   | µA/MHz |
|                                                              |             | 48 MHz HFRCO, CPU running<br>CoreMark loop from flash | _   | 63   | _   | µA/MHz |
|                                                              |             | 32 MHz HFRCO, CPU running while loop from flash       | —   | 60   | _   | µA/MHz |
|                                                              |             | 26 MHz HFRCO, CPU running while loop from flash       | —   | 68   | _   | µA/MHz |
|                                                              |             | 16 MHz HFRCO, CPU running while loop from flash       | —   | 96   | —   | µA/MHz |
|                                                              |             | 1 MHz HFRCO, CPU running while loop from flash        | _   | 1157 | —   | µA/MHz |
| Current consumption in EM0 mode with all peripherals dis-    | IACTIVE_LPM | 32 MHz HFRCO, CPU running while loop from flash       | _   | 32   | —   | µA/MHz |
| abled, DCDC in LP mode <sup>3</sup>                          |             | 26 MHz HFRCO, CPU running while loop from flash       | _   | 33   | _   | µA/MHz |
|                                                              |             | 16 MHz HFRCO, CPU running while loop from flash       | _   | 36   |     | µA/MHz |
|                                                              |             | 1 MHz HFRCO, CPU running while loop from flash        | —   | 156  | —   | µA/MHz |

# 4.1.9 Oscillators

# 4.1.9.1 Low-Frequency Crystal Oscillator (LFXO)

| Table 4.11. | Low-Frequency | Crystal | Oscillator | (LFXO) |
|-------------|---------------|---------|------------|--------|
|-------------|---------------|---------|------------|--------|

| Parameter                                                | Symbol               | Test Condition                                                              | Min | Тур    | Max | Unit |
|----------------------------------------------------------|----------------------|-----------------------------------------------------------------------------|-----|--------|-----|------|
| Crystal frequency                                        | f <sub>LFXO</sub>    |                                                                             | —   | 32.768 | _   | kHz  |
| Supported crystal equivalent series resistance (ESR)     | ESR <sub>LFXO</sub>  |                                                                             | —   | _      | 70  | kΩ   |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> |                                                                             | 6   | —      | 18  | pF   |
| On-chip tuning cap range <sup>2</sup>                    | C <sub>LFXO_T</sub>  | On each of LFXTAL_N and LFXTAL_P pins                                       | 8   | _      | 40  | pF   |
| On-chip tuning cap step size                             | SS <sub>LFXO</sub>   |                                                                             | _   | 0.25   | _   | pF   |
| Current consumption after startup <sup>3</sup>           | I <sub>LFXO</sub>    | ESR = 70 kOhm, $C_L$ = 7 pF,<br>GAIN <sup>4</sup> = 2, AGC <sup>4</sup> = 1 | —   | 273    | _   | nA   |
| Start- up time                                           | t <sub>LFXO</sub>    | ESR = 70 kOhm, $C_L$ = 7 pF,<br>GAIN <sup>4</sup> = 2                       | —   | 308    | _   | ms   |

Note:

1. Total load capacitance as seen by the crystal.

2. The effective load capacitance seen by the crystal will be C<sub>LFXO\_T</sub> /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.

3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register.

4. In CMU\_LFXOCTRL register.

## 4.1.9.2 High-Frequency Crystal Oscillator (HFXO)

| Parameter                                                | Symbol               | Test Condition                                 | Min | Тур  | Max  | Unit |
|----------------------------------------------------------|----------------------|------------------------------------------------|-----|------|------|------|
| Crystal frequency                                        | f <sub>HFXO</sub>    |                                                | 4   | —    | 48   | MHz  |
| Supported crystal equivalent                             | ESR <sub>HFXO</sub>  | 48 MHz crystal                                 | _   | _    | 50   | Ω    |
| series resistance (ESR)                                  |                      | 24 MHz crystal                                 | _   | —    | 150  | Ω    |
|                                                          |                      | 4 MHz crystal                                  | —   | —    | 180  | Ω    |
| Supported range of crystal load capacitance <sup>1</sup> | C <sub>HFXO_CL</sub> |                                                | TBD | _    | TBD  | pF   |
| Nominal on-chip tuning cap range <sup>2</sup>            | C <sub>HFXO_T</sub>  | On each of HFXTAL_N and HFXTAL_P pins          | 8.7 | _    | 51.7 | pF   |
| On-chip tuning capacitance step                          | SS <sub>HFXO</sub>   |                                                | _   | 0.08 |      | pF   |
| Startup time                                             | t <sub>HFXO</sub>    | 48 MHz crystal, ESR = 50 Ohm, $C_L$ = 8 pF     | _   | 350  |      | μs   |
|                                                          |                      | 24 MHz crystal, ESR = 150 Ohm, $C_L$ = 6 pF    |     | 700  | —    | μs   |
|                                                          |                      | 4 MHz crystal, ESR = 180 Ohm,<br>$C_L$ = 18 pF | _   | 3    | _    | ms   |
| Current consumption after                                | I <sub>HFXO</sub>    | 48 MHz crystal                                 | —   | 880  | _    | μA   |
| startup                                                  |                      | 24 MHz crystal                                 |     | 420  | _    | μA   |
|                                                          |                      | 4 MHz crystal                                  | _   | 80   |      | μA   |

### Table 4.12. High-Frequency Crystal Oscillator (HFXO)

## Note:

1. Total load capacitance as seen by the crystal.

2. The effective load capacitance seen by the crystal will be C<sub>HFXO\_T</sub> /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal.

## 4.1.13 Analog to Digital Converter (ADC)

Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated.

## Table 4.20. Analog to Digital Converter (ADC)

| Parameter                                                                        | Symbol                             | Test Condition                                                           | Min                 | Тур | Max                | Unit |
|----------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|---------------------|-----|--------------------|------|
| Resolution                                                                       | VRESOLUTION                        |                                                                          | 6                   | _   | 12                 | Bits |
| Input voltage range <sup>5</sup>                                                 | V <sub>ADCIN</sub>                 | Single ended                                                             | —                   | —   | V <sub>FS</sub>    | V    |
|                                                                                  |                                    | Differential                                                             | -V <sub>FS</sub> /2 |     | V <sub>FS</sub> /2 | V    |
| Input range of external refer-<br>ence voltage, single ended<br>and differential | Vadcrefin_p                        |                                                                          | 1                   | —   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>2</sup>                                              | PSRR <sub>ADC</sub>                | At DC                                                                    | —                   | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                         | CMRR <sub>ADC</sub>                | At DC                                                                    | _                   | 80  | _                  | dB   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | I <sub>ADC_CONTI-</sub><br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>    | _                   | 270 | TBD                | μA   |
| MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                                          |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup>   | _                   | 125 | _                  | μA   |
|                                                                                  |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>3</sup> | _                   | 80  | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | IADC_NORMAL_LP                     | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | —                   | 45  | _                  | μA   |
| MUPMODE <sup>4</sup> = NORMAL                                                    |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>     | _                   | 8   | _                  | μA   |
| Current from all supplies, using internal reference buffer.                      | IADC_STAND-<br>BY_LP               | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>  | _                   | 105 | -                  | μA   |
| AWARMUPMODE <sup>4</sup> = KEEP-<br>INSTANDBY or KEEPIN-<br>SLOWACC              |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup>   | _                   | 70  | _                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | I <sub>ADC_CONTI-</sub><br>NOUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>    |                     | 325 | -                  | μA   |
| MUPMODE <sup>4</sup> = KEEPADC-<br>WARM                                          |                                    | 250 ksps / 4 MHz ADCCLK, BIA-SPROG = 6, GPBIASACC = 0 $^3$               | _                   | 175 | _                  | μA   |
|                                                                                  |                                    | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>3</sup> | _                   | 125 | -                  | μA   |
| Current from all supplies, us-<br>ing internal reference buffer.                 | IADC_NORMAL_HP                     | 35 ksps / 16 MHz ADCCLK, BIA-SPROG = 0, GPBIASACC = 0 $^3$               | _                   | 85  | _                  | μA   |
| MUPMODE <sup>4</sup> = NORMAL                                                    |                                    | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>     | _                   | 16  | _                  | μA   |
| Current from all supplies, using internal reference buffer.                      | I <sub>ADC_STAND</sub> -<br>BY_HP  | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>  | _                   | 160 | -                  | μA   |
| AWARMUPMODE <sup>4</sup> = KEEP-<br>INSTANDBY or KEEPIN-<br>SLOWACC              |                                    | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup>   | _                   | 125 | -                  | μA   |
| Current from HFPERCLK                                                            | IADC_CLK                           | HFPERCLK = 16 MHz                                                        | _                   | 166 | _                  | μA   |

## 4.1.15 Digital to Analog Converter (VDAC)

DRIVESTRENGTH = 2 unless otherwise specified. Primary VDAC output.

| Table 4.22. | Digital to | Analog Converter | (VDAC) |
|-------------|------------|------------------|--------|
|-------------|------------|------------------|--------|

| Parameter                                                               | Symbol                  | Test Condition                                                                                                                                                                 | Min                | Тур  | Max               | Unit   |
|-------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|-------------------|--------|
| Output voltage                                                          | V <sub>DACOUT</sub>     | Single-Ended                                                                                                                                                                   | 0                  | _    | V <sub>VREF</sub> | V      |
|                                                                         |                         | Differential <sup>2</sup>                                                                                                                                                      | -V <sub>VREF</sub> | —    | V <sub>VREF</sub> | V      |
| Current consumption includ-<br>ing references (2 channels) <sup>1</sup> | I <sub>DAC</sub>        | 500 ksps, 12-bit, DRIVES-<br>TRENGTH = 2, REFSEL = 4                                                                                                                           | _                  | 396  | _                 | μΑ     |
|                                                                         |                         | 44.1 ksps, 12-bit, DRIVES-<br>TRENGTH = 1, REFSEL = 4                                                                                                                          | —                  | 72   | —                 | μA     |
|                                                                         |                         | 200 Hz refresh rate, 12-bit Sam-<br>ple-Off mode in EM2, DRIVES-<br>TRENGTH = 2, BGRREQTIME =<br>1, EM2REFENTIME = 9, REFSEL<br>= 4, SETTLETIME = 0x0A, WAR-<br>MUPTIME = 0x02 | _                  | 2    | _                 | μA     |
| Current from HFPERCLK <sup>4</sup>                                      | IDAC_CLK                |                                                                                                                                                                                | _                  | 5.8  |                   | µA/MHz |
| Sample rate                                                             | SR <sub>DAC</sub>       |                                                                                                                                                                                | —                  | —    | 500               | ksps   |
| DAC clock frequency                                                     | f <sub>DAC</sub>        |                                                                                                                                                                                | —                  | —    | 1                 | MHz    |
| Conversion time                                                         | t <sub>DACCONV</sub>    | f <sub>DAC</sub> = 1MHz                                                                                                                                                        | 2                  | _    | _                 | μs     |
| Settling time                                                           | t <sub>DACSETTLE</sub>  | 50% fs step settling to 5 LSB                                                                                                                                                  |                    | 2.5  |                   | μs     |
| Startup time                                                            | t <sub>DACSTARTUP</sub> | Enable to 90% fs output, settling to 10 LSB                                                                                                                                    | —                  | —    | 12                | μs     |
| Output impedance                                                        | R <sub>OUT</sub>        | $\label{eq:output} \begin{split} &DRIVESTRENGTH = 2,\ 0.4\ V \leq \\ &V_{OUT} \leq V_{OPA} - 0.4\ V,\ -8\ mA < \\ &I_{OUT} < 8\ mA,\ Full \ supply \ range \end{split}$        | _                  | 2    | _                 | Ω      |
|                                                                         |                         | DRIVESTRENGTH = 0 or 1, 0.4 V<br>$\leq V_{OUT} \leq V_{OPA} - 0.4 V$ , -400 µA <<br>$I_{OUT} < 400$ µA, Full supply range                                                      | _                  | 2    | _                 | Ω      |
|                                                                         |                         | $\begin{array}{l} DRIVESTRENGTH = 2,\ 0.1\ V \leq \\ V_{OUT} \leq V_{OPA} - 0.1\ V,\ -2\ mA < \\ I_{OUT} < 2\ mA, \ Full \ supply \ range \end{array}$                         |                    | 2    | _                 | Ω      |
|                                                                         |                         | DRIVESTRENGTH = 0 or 1, 0.1 V<br>$\leq V_{OUT} \leq V_{OPA} - 0.1 V$ , -100 µA <<br>$I_{OUT} < 100$ µA, Full supply range                                                      | _                  | 2    | _                 | Ω      |
| Power supply rejection ratio <sup>6</sup>                               | PSRR                    | Vout = 50% fs. DC                                                                                                                                                              |                    | 65.5 | _                 | dB     |

| Parameter                                               | Symbol                   | Test Condition                                                                                         | Min | Тур  | Мах | Unit |
|---------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC</sub>      | 500 ksps, single-ended, internal 1.25V reference                                                       | —   | 60.4 | _   | dB   |
| KNOISE band limited to 250                              |                          | 500 ksps, single-ended, internal 2.5V reference                                                        | —   | 61.6 |     | dB   |
|                                                         |                          | 500 ksps, single-ended, 3.3V<br>VDD reference                                                          | —   | 64.0 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal<br>1.25V reference                                                    |     | 63.3 |     | dB   |
|                                                         |                          | 500 ksps, differential, internal<br>2.5V reference                                                     | _   | 64.4 | _   | dB   |
|                                                         |                          | 500 ksps, differential, 3.3V VDD reference                                                             | _   | 65.8 |     | dB   |
| Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC_BAND</sub> | 500 ksps, single-ended, internal 1.25V reference                                                       | —   | 65.3 | _   | dB   |
| Noise band limited to 22 kHz                            |                          | 500 ksps, single-ended, internal<br>2.5V reference                                                     | —   | 66.7 | _   | dB   |
|                                                         |                          | 500 ksps, differential, 3.3V VDD reference                                                             | —   | 68.5 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal 1.25V reference                                                       | —   | 67.8 | _   | dB   |
|                                                         |                          | 500 ksps, differential, internal<br>2.5V reference                                                     | —   | 69.0 | _   | dB   |
|                                                         |                          | 500 ksps, single-ended, 3.3V<br>VDD reference                                                          | —   | 70.0 |     | dB   |
| Total harmonic distortion                               | THD                      |                                                                                                        | —   | 70.2 | _   | dB   |
| Differential non-linearity <sup>3</sup>                 | DNL <sub>DAC</sub>       |                                                                                                        | TBD | _    | TBD | LSB  |
| Intergral non-linearity                                 | INL <sub>DAC</sub>       |                                                                                                        | TBD | _    | TBD | LSB  |
| Offset error <sup>5</sup>                               | V <sub>OFFSET</sub>      | T = 25 °C                                                                                              | TBD | _    | TBD | mV   |
|                                                         |                          | Across operating temperature range                                                                     | TBD | —    | TBD | mV   |
| Gain error <sup>5</sup>                                 | V <sub>GAIN</sub>        | T = 25 °C, Low-noise internal ref-<br>erence (REFSEL = 1V25LN or<br>2V5LN)                             | TBD | _    | TBD | %    |
|                                                         |                          | Across operating temperature<br>range, Low-noise internal refer-<br>ence (REFSEL = 1V25LN or<br>2V5LN) | TBD |      | TBD | %    |
| External load capactiance,<br>OUTSCALE=0                | C <sub>LOAD</sub>        |                                                                                                        | —   | _    | 75  | pF   |

| Parameter                                                                                                                                                                                                               | Symbol            | Test Condition | Min | Тур | Max | Unit |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----|-----|-----|------|--|--|
| Note:                                                                                                                                                                                                                   |                   |                |     |     |     |      |  |  |
| <ol> <li>Supply current specifications are for VDAC circuitry operating with static output only and do not include current required to drive<br/>the load.</li> </ol>                                                   |                   |                |     |     |     |      |  |  |
| <ol><li>In differential mode, the output is defined as the difference between two single-ended outputs. Absolute voltage on each output is<br/>limited to the single-ended range.</li></ol>                             |                   |                |     |     |     |      |  |  |
| 3. Entire range is monotonic                                                                                                                                                                                            | and has no missir | ng codes.      |     |     |     |      |  |  |
| 4. Current from HFPERCLK is dependent on HFPERCLK frequency. This current contributes to the total supply current used when<br>the clock to the DAC module is enabled in the CMU.                                       |                   |                |     |     |     |      |  |  |
| 5. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. |                   |                |     |     |     |      |  |  |
| 6. PSRR calculated as 20 * log <sub>10</sub> ( $\Delta$ VDD / $\Delta$ V <sub>OUT</sub> ), VDAC output at 90% of full scale                                                                                             |                   |                |     |     |     |      |  |  |

## 4.1.21.3 I2C Fast-mode Plus (Fm+)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Мах  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0    | _   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU_DAT</sub> |                | 50   | _   | —    | ns   |
| SDA hold time                                    | t <sub>HD_DAT</sub> |                | 100  | _   | —    | ns   |
| Repeated START condition set-up time             | t <sub>SU_STA</sub> |                | 0.26 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD_STA</sub> |                | 0.26 | _   | —    | μs   |
| STOP condition set-up time                       | t <sub>SU_STO</sub> |                | 0.26 | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | —   | —    | μs   |

## Table 4.30. I2C Fast-mode Plus (Fm+)<sup>1</sup>

### Note:

1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register.

2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual.



Figure 4.3. EM0 Active Mode Typical Supply Current vs. Temperature

| Pin Name | Pin(s)   | Description                                                                         | Pin Name | Pin(s) | Description                                                                                                                                                                                                 |
|----------|----------|-------------------------------------------------------------------------------------|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PB4      | 10       | GPIO                                                                                | PB5      | 11     | GPIO                                                                                                                                                                                                        |
| PB6      | 12       | GPIO                                                                                | PC0      | 13     | GPIO (5V)                                                                                                                                                                                                   |
| PC1      | 14       | GPIO (5V)                                                                           | PC2      | 15     | GPIO (5V)                                                                                                                                                                                                   |
| PC3      | 16       | GPIO (5V)                                                                           | PC4      | 17     | GPIO                                                                                                                                                                                                        |
| PC5      | 18       | GPIO                                                                                | PB7      | 19     | GPIO                                                                                                                                                                                                        |
| PB8      | 20       | GPIO                                                                                | PA8      | 21     | GPIO                                                                                                                                                                                                        |
| PA9      | 22       | GPIO                                                                                | PA10     | 23     | GPIO                                                                                                                                                                                                        |
| PA12     | 24       | GPIO                                                                                | PA13     | 25     | GPIO (5V)                                                                                                                                                                                                   |
| PA14     | 26       | GPIO                                                                                | RESETn   | 27     | Reset input, active low. To apply an ex-<br>ternal reset source to this pin, it is re-<br>quired to only drive this pin low during<br>reset, and let the internal pull-up ensure<br>that reset is released. |
| PB11     | 28       | GPIO                                                                                | PB12     | 29     | GPIO                                                                                                                                                                                                        |
| AVDD     | 30<br>34 | Analog power supply.                                                                | PB13     | 31     | GPIO                                                                                                                                                                                                        |
| PB14     | 32       | GPIO                                                                                | PD0      | 35     | GPIO (5V)                                                                                                                                                                                                   |
| PD1      | 36       | GPIO                                                                                | PD2      | 37     | GPIO (5V)                                                                                                                                                                                                   |
| PD3      | 38       | GPIO                                                                                | PD4      | 39     | GPIO                                                                                                                                                                                                        |
| PD5      | 40       | GPIO                                                                                | PD6      | 41     | GPIO                                                                                                                                                                                                        |
| PD7      | 42       | GPIO                                                                                | PD8      | 43     | GPIO                                                                                                                                                                                                        |
| PC6      | 44       | GPIO                                                                                | PC7      | 45     | GPIO                                                                                                                                                                                                        |
| VREGSW   | 47       | DCDC regulator switching node                                                       | VREGVDD  | 48     | Voltage regulator VDD input                                                                                                                                                                                 |
| DVDD     | 49       | Digital power supply.                                                               | DECOUPLE | 50     | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin.                                                                                                    |
| PE4      | 52       | GPIO                                                                                | PE5      | 53     | GPIO                                                                                                                                                                                                        |
| PE6      | 54       | GPIO                                                                                | PE7      | 55     | GPIO                                                                                                                                                                                                        |
| PC8      | 56       | GPIO                                                                                | PC9      | 57     | GPIO                                                                                                                                                                                                        |
| PC10     | 58       | GPIO (5V)                                                                           | PC11     | 59     | GPIO (5V)                                                                                                                                                                                                   |
| PC12     | 60       | GPIO (5V)                                                                           | PC13     | 61     | GPIO (5V)                                                                                                                                                                                                   |
| PC14     | 62       | GPIO (5V)                                                                           | PC15     | 63     | GPIO (5V)                                                                                                                                                                                                   |
| PF0      | 64       | GPIO (5V)                                                                           | PF1      | 65     | GPIO (5V)                                                                                                                                                                                                   |
| PF2      | 66       | GPIO                                                                                | PF3      | 67     | GPIO                                                                                                                                                                                                        |
| PF4      | 68       | GPIO                                                                                | PF5      | 69     | GPIO                                                                                                                                                                                                        |
| PE8      | 71       | GPIO                                                                                | PE9      | 72     | GPIO                                                                                                                                                                                                        |
| PE10     | 73       | GPIO                                                                                | PE11     | 74     | GPIO                                                                                                                                                                                                        |
| BODEN    | 75       | Brown-Out Detector Enable. This pin<br>may be left disconnected or tied to<br>AVDD. | PE12     | 76     | GPIO                                                                                                                                                                                                        |
| PE13     | 77       | GPIO                                                                                | PE14     | 78     | GPIO                                                                                                                                                                                                        |

| Pin Name              | Pin(s)                                                    | Description | Pin Name | Pin(s) | Description |  |  |  |  |  |  |  |  |
|-----------------------|-----------------------------------------------------------|-------------|----------|--------|-------------|--|--|--|--|--|--|--|--|
| PE15                  | PE15 79 GPIO PA15 80 GPIO                                 |             |          |        |             |  |  |  |  |  |  |  |  |
| Note:<br>1. GPIO with | Note:<br>1. GPIO with 5V tolerance are indicated by (5V). |             |          |        |             |  |  |  |  |  |  |  |  |

| GPIO Name | Pin Alternate Functionality / Description                  |                                                                                    |                                                                           |                                                      |  |  |  |  |  |  |  |
|-----------|------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--|
|           | Analog                                                     | Timers                                                                             | Communication                                                             | Other                                                |  |  |  |  |  |  |  |
| PD5       | BUSADC0Y BUSADC0X<br>OPA2_OUT                              | WTIM0_CDTI1 #4<br>WTIM1_CC3 #1                                                     | US1_RTS #1 U0_CTS #5<br>LEU0_RX #0 I2C1_SCL<br>#3                         |                                                      |  |  |  |  |  |  |  |
| PD6       | BUSADC0Y BUSADC0X<br>ADC0_EXTP<br>VDAC0_EXT OPA1_P         | TIM1_CC0 #4<br>WTIM0_CDTI2 #4<br>WTIM1_CC0 #2 LE-<br>TIM0_OUT0 #0<br>PCNT0_S0IN #3 | US0_RTS #5 US1_RX #2<br>US2_CTS #5 US3_CTS<br>#2 U0_RTS #5 I2C0_SDA<br>#1 | CMU_CLK2 #2 LES_AL-<br>TEX0 PRS_CH5 #2<br>ACMP0_O #2 |  |  |  |  |  |  |  |
| PD7       | BUSADC0Y BUSADC0X<br>ADC0_EXTN OPA1_N                      | TIM1_CC1 #4<br>WTIM1_CC1 #2 LE-<br>TIM0_OUT1 #0<br>PCNT0_S1IN #3                   | US1_TX #2 US3_CLK #1<br>U0_TX #6 I2C0_SCL #1                              | CMU_CLK0 #2 LES_AL-<br>TEX1 ACMP1_O #2               |  |  |  |  |  |  |  |
| PD8       | BU_VIN                                                     | WTIM1_CC2 #2                                                                       | US2_RTS #5                                                                | CMU_CLK1 #1                                          |  |  |  |  |  |  |  |
| PC6       | BUSACMP0Y BU-<br>SACMP0X OPA3_P<br>LCD_SEG32               | WTIM1_CC3 #2                                                                       | US0_RTS #2 US1_CTS<br>#3 I2C0_SDA #2                                      | LES_CH6                                              |  |  |  |  |  |  |  |
| PC7       | BUSACMP0Y BU-<br>SACMP0X OPA3_N<br>LCD_SEG33               | WTIM1_CC0 #3                                                                       | US0_CTS #2 US1_RTS<br>#3 I2C0_SCL #2                                      | LES_CH7                                              |  |  |  |  |  |  |  |
| PE4       | BUSDY BUSCX<br>LCD_COM0                                    | WTIM0_CC0 #0<br>WTIM1_CC1 #4                                                       | US0_CS #1 US1_CS #5<br>US3_CS #1 U0_RX #6<br>I2C0_SDA #7                  |                                                      |  |  |  |  |  |  |  |
| PE5       | BUSCY BUSDX<br>LCD_COM1                                    | WTIM0_CC1 #0<br>WTIM1_CC2 #4                                                       | US0_CLK #1 US1_CLK<br>#6 US3_CTS #1<br>I2C0_SCL #7                        |                                                      |  |  |  |  |  |  |  |
| PE6       | BUSDY BUSCX<br>LCD_COM2                                    | WTIM0_CC2 #0<br>WTIM1_CC3 #4                                                       | US0_RX #1 US3_TX #1                                                       | PRS_CH6 #2                                           |  |  |  |  |  |  |  |
| PE7       | BUSCY BUSDX<br>LCD_COM3                                    | WTIM1_CC0 #5                                                                       | US0_TX #1 US3_RX #1                                                       | PRS_CH7 #2                                           |  |  |  |  |  |  |  |
| PC8       | BUSACMP1Y BU-<br>SACMP1X LCD_SEG34                         |                                                                                    | US0_CS #2                                                                 | LES_CH8 PRS_CH4 #0                                   |  |  |  |  |  |  |  |
| PC9       | BUSACMP1Y BU-<br>SACMP1X LCD_SEG35                         |                                                                                    | US0_CLK #2                                                                | LES_CH9 PRS_CH5 #0<br>GPIO_EM4WU2                    |  |  |  |  |  |  |  |
| PC10      | BUSACMP1Y BU-<br>SACMP1X                                   |                                                                                    | US0_RX #2                                                                 | LES_CH10                                             |  |  |  |  |  |  |  |
| PC11      | BUSACMP1Y BU-<br>SACMP1X                                   |                                                                                    | US0_TX #2 I2C1_SDA #4                                                     | LES_CH11                                             |  |  |  |  |  |  |  |
| PC12      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #0 BU-<br>SACMP1Y BUSACMP1X | TIM1_CC3 #0                                                                        | US0_RTS #3 US1_CTS<br>#4 US2_CTS #4 U0_RTS<br>#3                          | CMU_CLK0 #1<br>LES_CH12                              |  |  |  |  |  |  |  |
| PC13      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #1 BU-<br>SACMP1Y BUSACMP1X | TIM0_CDTI0 #1<br>TIM1_CC0 #0 TIM1_CC2<br>#4 PCNT0_S0IN #0                          | US0_CTS #3 US1_RTS<br>#4 US2_RTS #4 U0_CTS<br>#3                          | LES_CH13                                             |  |  |  |  |  |  |  |
| PC14      | VDAC0_OUT1ALT /<br>OPA1_OUTALT #2 BU-<br>SACMP1Y BUSACMP1X | TIM0_CDTI1 #1<br>TIM1_CC1 #0 TIM1_CC3<br>#4 LETIM0_OUT0 #5<br>PCNT0_S1IN #0        | US0_CS #3 US1_CS #3<br>US2_RTS #3 US3_CS #2<br>U0_TX #3 LEU0_TX #5        | LES_CH14 PRS_CH0 #2                                  |  |  |  |  |  |  |  |

| Alternate     | LOC                                     | ATION                       |                                                                                                                                                            |
|---------------|-----------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                                   | 4 - 7                       | Description                                                                                                                                                |
| U0_TX         | 2: PA3<br>3: PC14                       | 4: PC4<br>5: PF1<br>6: PD7  | UART0 Transmit output. Also used as receive input in half duplex communication.                                                                            |
| US0_CLK       | 0: PE12<br>1: PE5<br>2: PC9<br>3: PC15  | 4: PB13<br>5: PA12          | USART0 clock input / output.                                                                                                                               |
| US0_CS        | 0: PE13<br>1: PE4<br>2: PC8<br>3: PC14  | 4: PB14<br>5: PA13          | USART0 chip select input / output.                                                                                                                         |
| US0_CTS       | 0: PE14<br>2: PC7<br>3: PC13            | 4: PB6<br>5: PB11           | USART0 Clear To Send hardware flow control input.                                                                                                          |
| US0_RTS       | 0: PE15<br>2: PC6<br>3: PC12            | 4: PB5<br>5: PD6            | USART0 Request To Send hardware flow control output.                                                                                                       |
| US0_RX        | 0: PE11<br>1: PE6<br>2: PC10<br>3: PE12 | 4: PB8<br>5: PC1            | USART0 Asynchronous Receive.<br>USART0 Synchronous mode Master Input / Slave Output (MISO).                                                                |
| US0_TX        | 0: PE10<br>1: PE7<br>2: PC11<br>3: PE13 | 4: PB7<br>5: PC0            | USART0 Asynchronous Transmit. Also used as receive input in half duplex communica-<br>tion.<br>USART0 Synchronous mode Master Output / Slave Input (MOSI). |
| US1_CLK       | 0: PB7<br>1: PD2<br>2: PF0<br>3: PC15   | 4: PC3<br>5: PB11<br>6: PE5 | USART1 clock input / output.                                                                                                                               |
| US1_CS        | 0: PB8<br>1: PD3<br>2: PF1<br>3: PC14   | 4: PC0<br>5: PE4            | USART1 chip select input / output.                                                                                                                         |
| US1_CTS       | 1: PD4<br>2: PF3<br>3: PC6              | 4: PC12<br>5: PB13          | USART1 Clear To Send hardware flow control input.                                                                                                          |
| US1_RTS       | 1: PD5<br>2: PF4<br>3: PC7              | 4: PC13<br>5: PB14          | USART1 Request To Send hardware flow control output.                                                                                                       |
| US1_RX        | 0: PC1<br>1: PD1<br>2: PD6              | 4: PC2<br>5: PA0<br>6: PA2  | USART1 Asynchronous Receive.<br>USART1 Synchronous mode Master Input / Slave Output (MISO).                                                                |
| US1_TX        | 0: PC0<br>1: PD0<br>2: PD7              | 4: PC1<br>5: PF2<br>6: PA14 | USART1 Asynchronous Transmit. Also used as receive input in half duplex communica-<br>tion.<br>USART1 Synchronous mode Master Output / Slave Input (MOSI). |

## EFM32TG11 Family Data Sheet Pin Definitions

| Port    | Bus   | CH31     | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СН9 | CH8 | CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | СНО |
|---------|-------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| OP      | A3_   | 00       | Г    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| APORT1Y | BUSAY |          |      | PB13 |      | PB11 |      |      |      |      |      | PB5  |      | PB3  |      |      |      | PA15 |      | PA13 |      |      |      | PA9 |     |     |     | PA5 |     | PA3 |     | PA1 |     |
| APORT2Y | BUSBY |          | PB14 |      | PB12 |      |      |      |      |      | PB6  |      | PB4  |      |      |      |      |      | PA14 |      |      |      | PA10 |     |     |     | PA6 |     | PA4 |     | PA2 |     | PA0 |
| APORT3Y | BUSCY |          |      |      |      |      |      |      |      |      |      | PF5  |      | PF3  |      | PF1  |      | PE15 |      | PE13 |      | PE11 |      | PE9 |     | PE7 |     | PE5 |     |     |     |     |     |
| APORT4Y | BUSDY |          |      |      |      |      |      |      |      |      |      |      | PF4  |      | PF2  |      | PF0  |      | PE14 |      | PE12 |      | PE10 |     | PE8 |     | PE6 |     | PE4 |     |     |     |     |
| OP      | A3_   | <u>P</u> |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| APORT1X | BUSAX |          | PB14 |      | PB12 |      |      |      |      |      | PB6  |      | PB4  |      |      |      |      |      | PA14 |      |      |      | PA10 |     |     |     | PA6 |     | PA4 |     | PA2 |     | PA0 |
| APORT2X | BUSBX |          |      | PB13 |      | PB11 |      |      |      |      |      | PB5  |      | PB3  |      |      |      | PA15 |      | PA13 |      |      |      | PA9 |     |     |     | PA5 |     | PA3 |     | PA1 |     |
| APORT3X | BUSCX |          |      |      |      |      |      |      |      |      |      |      | PF4  |      | PF2  |      | PF0  |      | PE14 |      | PE12 |      | PE10 |     | PE8 |     | PE6 |     | PE4 |     |     |     |     |
| APORT4X | BUSDX |          |      |      |      |      |      |      |      |      |      | PF5  |      | PF3  |      | PF1  |      | PE15 |      | PE13 |      | PE11 |      | PE9 |     | PE7 |     | PE5 |     |     |     |     |     |
| VD      | AC    | 0_0      | JT0  | / 0  | PA0  | _οι  | JT   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| APORT1Y | BUSAY |          |      | PB13 |      | PB11 |      |      |      |      |      | PB5  |      | PB3  |      |      |      | PA15 |      | PA13 |      |      |      | PA9 |     |     |     | PA5 |     | PA3 |     | PA1 |     |
| APORT2Y | BUSBY |          | PB14 |      | PB12 |      |      |      |      |      | PB6  |      | PB4  |      |      |      |      |      | PA14 |      |      |      | PA10 |     |     |     | PA6 |     | PA4 |     | PA2 |     | PA0 |
| APORT3Y | BUSCY |          |      |      |      |      |      |      |      |      |      | PF5  |      | PF3  |      | PF1  |      | PE15 |      | PE13 |      | PE11 |      | PE9 |     | PE7 |     | PE5 |     |     |     |     |     |
| APORT4Y | BUSDY |          |      |      |      |      |      |      |      |      |      |      | PF4  |      | PF2  |      | PF0  |      | PE14 |      | PE12 |      | PE10 |     | PE8 |     | PE6 |     | PE4 |     |     |     |     |

## EFM32TG11 Family Data Sheet Pin Definitions

| Port           | Bus                   | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | CH8 | CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | СНО |
|----------------|-----------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| VD             | /DAC0_OUT1 / OPA1_OUT |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| APORT1Y        | BUSAY                 |      |      | PB13 |      | PB11 |      |      |      |      |      | PB5  |      | PB3  |      |      |      | PA15 |      | PA13 |      |      |      | PA9 |     |     |     | PA5 |     | PA3 |     | PA1 |     |
| APORT2Y        | BUSBY                 |      | PB14 |      | PB12 |      |      |      |      |      | PB6  |      | PB4  |      |      |      |      |      | PA14 |      |      |      | PA10 |     |     |     | PA6 |     | PA4 |     | PA2 |     | PA0 |
| <b>APORT3Y</b> | BUSCY                 |      |      |      |      |      |      |      |      |      |      | PF5  |      | PF3  |      | PF1  |      | PE15 |      | PE13 |      | PE11 |      | PE9 |     | PE7 |     | PE5 |     |     |     |     |     |
| APORT4Y        | BUSDY                 |      |      |      |      |      |      |      |      |      |      |      | PF4  |      | PF2  |      | PFO  |      | PE14 |      | PE12 |      | PE10 |     | PE8 |     | PE6 |     | PE4 |     |     |     |     |

| Dimension | Min       | Тур       | Мах  |  |  |  |  |  |  |  |  |
|-----------|-----------|-----------|------|--|--|--|--|--|--|--|--|
| A         | _         | _         | 1.20 |  |  |  |  |  |  |  |  |
| A1        | 0.05      | —         | 0.15 |  |  |  |  |  |  |  |  |
| A2        | 0.95      | 1.00      | 1.05 |  |  |  |  |  |  |  |  |
| b         | 0.17      | 0.20      | 0.27 |  |  |  |  |  |  |  |  |
| с         | 0.09      | —         | 0.20 |  |  |  |  |  |  |  |  |
| D         |           | 14.00 BSC |      |  |  |  |  |  |  |  |  |
| D1        |           | 12.00 BSC |      |  |  |  |  |  |  |  |  |
| е         | 0.50 BSC  |           |      |  |  |  |  |  |  |  |  |
| E         | 14.00 BSC |           |      |  |  |  |  |  |  |  |  |
| E1        |           | 12.00 BSC |      |  |  |  |  |  |  |  |  |
| L         | 0.45      | 0.60      | 0.75 |  |  |  |  |  |  |  |  |
| L1        |           | 1.00 REF  |      |  |  |  |  |  |  |  |  |
| θ         | 0         | 3.5       | 7    |  |  |  |  |  |  |  |  |
| ааа       |           | 0.20      |      |  |  |  |  |  |  |  |  |
| bbb       |           | 0.20      |      |  |  |  |  |  |  |  |  |
| ссс       |           | 0.08      |      |  |  |  |  |  |  |  |  |
| ddd       | 0.08      |           |      |  |  |  |  |  |  |  |  |
| еее       |           | 0.05      |      |  |  |  |  |  |  |  |  |
| Note:     |           |           |      |  |  |  |  |  |  |  |  |

### Table 6.1. TQFP80 Package Dimensions

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This package outline conforms to JEDEC MS-026, variant ADD.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



Figure 7.3. QFN80 Package Marking

The package marking consists of:

- PPPPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code. The first letter is the device revision.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.

# 8. TQFP64 Package Specifications

### 8.1 TQFP64 Package Dimensions



Figure 8.1. TQFP64 Package Drawing