



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                       |
|---------------------------------|--------------------------------------------------------------|
| Core Processor                  | PowerPC e500v2                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                               |
| Speed                           | 800MHz                                                       |
| Co-Processors/DSP               | Communications; QUICC Engine, Security; SEC                  |
| RAM Controllers                 | DDR2, DDR3, SDRAM                                            |
| Graphics Acceleration           | No                                                           |
| Display & Interface Controllers | -                                                            |
| Ethernet                        | 10/100Mbps (8), 1Gbps (4)                                    |
| SATA                            | -                                                            |
| USB                             | USB 2.0 (1)                                                  |
| Voltage - I/O                   | 1.0V, 1.5V, 1.8V, 2.5V, 3.3V                                 |
| Operating Temperature           | 0°C ~ 105°C (TA)                                             |
| Security Features               | Cryptography, Random Number Generator                        |
| Package / Case                  | 783-BBGA, FCBGA                                              |
| Supplier Device Package         | 783-FCPBGA (29x29)                                           |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8569evjankgb |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Pin A | ssignments and Reset States4                       |
|---|-------|----------------------------------------------------|
|   | 1.1   | Ball Layout Diagrams4                              |
|   | 1.2   | Pinout List                                        |
| 2 | Elect | rical Characteristics                              |
|   | 2.1   | Overall DC Electrical Characteristics              |
|   | 2.2   | Power Characteristics                              |
|   | 2.3   | Input Clocks                                       |
|   | 2.4   | DDR2 and DDR3 SDRAM Controller45                   |
|   | 2.5   | DUART                                              |
|   | 2.6   | Ethernet Interface                                 |
|   | 2.7   | Ethernet Management Interface                      |
|   | 2.8   | HDLC, BISYNC, Transparent, and Synchronous UART    |
|   |       | Interfaces                                         |
|   | 2.9   | High-Speed SerDes Interfaces (HSSI)                |
|   | 2.10  | PCI Express                                        |
|   | 2.11  | Serial RapidIO (SRIO)90                            |
|   | 2.12  | l <sup>2</sup> C                                   |
|   | 2.13  | GPIO                                               |
|   | 2.14  | JTAG Controller                                    |
|   | 2.15  | Enhanced Local Bus Controller101                   |
|   | 2.16  | Enhanced Secure Digital Host Controller (eSDHC)108 |

|   | 2.17  | Timers                                                |
|---|-------|-------------------------------------------------------|
|   | 2.18  | Programmable Interrupt Controller (PIC) 111           |
|   | 2.19  | SPI Interface 112                                     |
|   | 2.20  | TDM/SI                                                |
|   | 2.21  | USB Interface 116                                     |
|   | 2.22  | UTOPIA/POS Interface 117                              |
| 3 | Therr | mal                                                   |
|   | 3.1   | Thermal Characteristics 119                           |
|   | 3.2   | Recommended Thermal Model 119                         |
|   | 3.3   | Thermal Management Information 120                    |
| 4 | Pack  | age Description                                       |
|   | 4.1   | Package Parameters for the MPC8569E 122               |
|   | 4.2   | Mechanical Dimensions of the FC-PBGA with Full Lid123 |
| 5 | Orde  | ring Information                                      |
|   | 5.1   | Part Numbers Fully Addressed by This Document 124     |
|   | 5.2   | Part Marking 125                                      |
|   | 5.3   | Part Numbering 125                                    |
| 6 | Produ | uct Documentation 125                                 |
| 7 | Docu  | ment Revision History 126                             |

NP



Pinout List

| Table 1. | MPC8569E | Pinout L | isting | (continued) |
|----------|----------|----------|--------|-------------|
|----------|----------|----------|--------|-------------|

| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply       | Note |
|---------------------|--------------------|----------|--------------------|------|
| QE_PC25             | P3                 | I/O      | LV <sub>DD</sub> 1 |      |
| QE_PC26             | W8                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC27             | W9                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC28             | AF13               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC29             | V7                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC30             | AA14               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PC31             | AA13               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD0              | AH6                | I/O      | OV <sub>DD</sub>   | 11   |
| QE_PD1              | AF6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD2              | AG6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD3              | AF5                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD4              | AE4                | I/O      | OV <sub>DD</sub>   | 22   |
| QE_PD5              | AD4                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD6              | AB6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD7              | AD7                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD8              | AC6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD9              | AD6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD10             | AB5                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD11             | AC4                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD12             | AE5                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD13             | AE6                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD14             | AC7                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD15             | AB7                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD16             | AB8                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD17             | AA9                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD18             | Y8                 | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD19             | AA8                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD20             | AA12               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD21             | Y11                | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD22             | AA11               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD23             | AB11               | I/O      | OV <sub>DD</sub>   | _    |
| QE_PD24             | AA7                | I/O      | OV <sub>DD</sub>   | —    |
| QE_PD25             | AB10               | I/O      | OV <sub>DD</sub>   | —    |
| QE_PD26             | Y9                 | I/O      | OV <sub>DD</sub>   | —    |
| QE_PD27             | AA10               | I/O      | OV <sub>DD</sub>   |      |



Pinout List

| Table 1 | . MPC8569E | Pinout L | isting | (continued) |
|---------|------------|----------|--------|-------------|
|---------|------------|----------|--------|-------------|

| Signal <sup>1</sup>    | Package Pin Number | Pin Type                                                                 | Power Supply     | Note |
|------------------------|--------------------|--------------------------------------------------------------------------|------------------|------|
| SENSEVDD               | P14                | Core supply sense                                                        | V <sub>DD</sub>  | 13   |
| XV <sub>DD</sub>       | AA23               | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| XV <sub>DD</sub>       | AB21               | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | Ι    |
| XV <sub>DD</sub>       | AC24               | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | Ι    |
| XV <sub>DD</sub>       | R23                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| XV <sub>DD</sub>       | U23                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| XV <sub>DD</sub>       | V21                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| XV <sub>DD</sub>       | W24                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| XV <sub>DD</sub>       | Y22                | 1.0-V/1.1-V SerDes<br>I/O power supply                                   | XV <sub>DD</sub> | _    |
| AV <sub>DD</sub> _CORE | L1                 | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the core<br>PLL               | _                | 12   |
| AV <sub>DD</sub> DDR   | M28                | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the DDR<br>PLL                | _                | 12   |
| AV <sub>DD</sub> _LBIU | AH24               | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the eLBC<br>PLL               | _                | 12   |
| AV <sub>DD</sub> _PLAT | N28                | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the platform<br>PLL           | —                | 12   |
| AV <sub>DD</sub> _QE   | К1                 | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the QUICC<br>Engine block PLL | _                | 12   |
| AV <sub>DD</sub> _SRDS | U26                | 1.0-V/1.1-V AV <sub>DD</sub><br>supply for the SerDes<br>PLL             | _                | 12   |
| GND                    | AA2                | —                                                                        | —                | _    |
| GND                    | AB15               |                                                                          | _                | _    |
| GND                    | AB17               |                                                                          | _                | _    |
| GND                    | AB19               | —                                                                        | —                | —    |
| GND                    | AC9                | —                                                                        | —                | —    |
| GND                    | AD5                | —                                                                        | —                | —    |
| GND                    | AE26               | —                                                                        | —                | —    |



| Signal <sup>1</sup> | Package Pin Number | Pin Type | Power Supply | Note     |  |
|---------------------|--------------------|----------|--------------|----------|--|
| GND                 | AF11               |          |              | <u> </u> |  |
| GND                 | AF2                |          |              |          |  |
| GND                 | AG15               |          |              | _        |  |
| GND                 | AG17               | _        | _            | _        |  |
| GND                 | AG19               | _        | _            | _        |  |
| GND                 | AG21               | _        | _            | _        |  |
| GND                 | AG24               |          | _            |          |  |
| GND                 | AG7                | _        | _            | _        |  |
| GND                 | AH23               |          | _            |          |  |
| GND                 | AH25               | _        | —            | _        |  |
| GND                 | B13                |          | _            |          |  |
| GND                 | B17                |          | —            |          |  |
| GND                 | B20                |          | —            |          |  |
| GND                 | B23                |          | _            |          |  |
| GND                 | B27                |          | _            |          |  |
| GND                 | B3                 |          | _            |          |  |
| GND                 | B6                 |          | _            |          |  |
| GND                 | В9                 | _        | —            |          |  |
| GND                 | C4                 |          |              | _        |  |
| GND                 | D11                |          |              |          |  |
| GND                 | D16                | _        | —            |          |  |
| GND                 | D19                | _        | —            |          |  |
| GND                 | D2                 | _        |              | _        |  |
| GND                 | D25                | _        |              |          |  |
| GND                 | D28                | _        | —            | _        |  |
| GND                 | D5                 | _        | —            |          |  |
| GND                 | E13                | _        | —            | _        |  |
| GND                 | F17                | _        | —            |          |  |
| GND                 | F20                | _        | —            |          |  |
| GND                 | F23                | _        | —            |          |  |
| GND                 | F27                | _        | —            | _        |  |
| GND                 | F3                 | _        | —            | _        |  |
| GND                 | F6                 |          | —            |          |  |
| GND                 | F9                 | _        | —            |          |  |
| GND                 | H1                 |          | —            | _        |  |

## Table 1. MPC8569E Pinout Listing (continued)



The following figure shows the undershoot and overshoot voltages at the interfaces of the MPC8569E.





The core voltage must always be provided at nominal 1.0 or 1.1 V. See Table 3 for actual recommended core voltage. Voltage to the processor interface I/Os is provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage. (B,M,L,O)V<sub>DD</sub> based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR2 and DDR3 SDRAM interface uses differential receivers referenced by the externally supplied  $Dn_MVREF$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL\_1.8 electrical signaling standard for DDR2 or 1.5-V electrical signaling for DDR3. The DDR DQS receivers cannot be operated in single-ended fashion. The complement signal must be properly driven and cannot be grounded.



| Power Mode | Core<br>Frequency<br>(MHz) | Platform<br>Frequency<br>(MHz) | DDR Data<br>Rate<br>Frequency<br>(MHz) | QUICC<br>Engine<br>Block<br>Frequency<br>(MHz) | V <sub>DD</sub><br>Core<br>(V) | Junction<br>Temperature<br>(°C) | Power <sup>5</sup> | Notes |
|------------|----------------------------|--------------------------------|----------------------------------------|------------------------------------------------|--------------------------------|---------------------------------|--------------------|-------|
| Typical    | 1333                       | 533                            | 800                                    | 667                                            | 1.1                            | 65                              | 5.7 W              | 1, 2  |
| Thermal    |                            |                                |                                        |                                                |                                | 105                             | 7.9 W              | 1, 3  |
| Maximum    |                            |                                |                                        |                                                |                                |                                 | 8.6 W              | 1, 4  |

#### Table 8. MPC8569E Power Dissipation (continued)

#### Note:

1. These values do not include power dissipation for I/O supplies.

- 2. Typical power is an average value measured while running the Dhrystone benchmark, using the *nominal* process and *recommended* core voltage (V<sub>DD</sub>) at 65 °C junction temperature (see Table 3).
- 3. Thermal power is the maximum power measured while running the Dhrystone benchmark, using the *worst case* process and *recommended* core voltage (V<sub>DD</sub>) at maximum operating junction temperature (see Table 3).
- 4. Maximum power is the maximum power measured while running a test which includes an entirely L1-cache-resident, contrived sequence of instructions that keeps the execution unit maximally busy and a typical workload on platform interfaces, using the *worst case* process and *nominal* core voltage (V<sub>DD</sub>) at maximum operating junction temperature (see Table 3).
- 5. This table includes power numbers for the V<sub>DD</sub>, AV<sub>DD</sub>, and ScoreVDD rails.

## 2.3 Input Clocks

The following table provides the system clock (SYSCLK) DC specifications.

#### **Table 9. SYSCLK DC Electrical Characteristics**

At recommended operating conditions with  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ 

| Parameter                                               | Symbol          | Min | Typical | Мах  | Unit | Notes |
|---------------------------------------------------------|-----------------|-----|---------|------|------|-------|
| Input high voltage                                      | V <sub>IH</sub> | 2.0 | _       | —    | V    | 1     |
| Input low voltage                                       | V <sub>IL</sub> | —   | _       | 0.8  | V    | 1     |
| Input capacitance                                       | C <sub>IN</sub> | —   | 10.5    | 11.5 | pf   | —     |
| Input current ( $V_{IN}$ = 0 V or $V_{IN}$ = $V_{DD}$ ) | I <sub>IN</sub> | —   | _       | ±50  | μA   | 2     |

### Note:

1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the respective min and max OV<sub>IN</sub> values found in Table 3.

2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 3.



### **Ethernet Interface**

The following figure shows an example of a 4-wire AC-coupled SGMII serial link connection.



The following figure shows the SGMII transmitter DC measurement circuit.



Figure 28. SGMII Transmitter DC Measurement Circuit



**Ethernet Interface** 

## 2.6.4.2.2 SGMII Transmit AC Timing Specifications

The following table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

### Table 38. SGMII Transmit AC Timing Specifications

At recommended operating conditions with  $XV_{DD}$  = 1.0 V  $\pm$  3% and 1.1 V  $\pm$  3%.

| Parameter             | Symbol          | Min    | Тур | Мах    | Unit   | Notes |
|-----------------------|-----------------|--------|-----|--------|--------|-------|
| Deterministic jitter  | JD              | _      | —   | 0.17   | UI p-p | _     |
| Total jitter          | JT              | —      | —   | 0.35   | UI p-p | 2     |
| Unit interval         | UI              | 799.92 | 800 | 800.08 | ps     | 1     |
| AC coupling capacitor | C <sub>TX</sub> | 10     | —   | 200    | nF     | 3     |

Notes:

1. Each UI is 800 ps  $\pm$  100 ppm.

2. See Figure 30 for single frequency sinusoidal jitter limits.

3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs.

## 2.6.4.2.3 SGMII AC Measurement Details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TX*n* and  $\overline{SD}_TXn$ ) or at the receiver inputs (SD\_RX*n* and  $\overline{SD}_RXn$ ), as depicted in the following figure, respectively.



Figure 29. SGMII AC Test/Measurement Load



Table 41. QUICC Engine Block IEEE 1588 AC Timing Specifications (continued)

| Parameter                    | Symbol                   | Min                                | Тур | Мах | Unit | Notes |
|------------------------------|--------------------------|------------------------------------|-----|-----|------|-------|
| QE_1588_TRIG_IN pulse width  | t <sub>T1588</sub> TRIGH | 2 × t <sub>T1588CLK</sub> _<br>MAX | —   | —   | ns   | 2     |
| QE_PTP_SOF_TX_IN pulse width | t <sub>T1588</sub> TRIGH | $T_{TX\_CLK} \times 2$             | _   | _   | ns   | 4     |
| QE_PTP_SOF_RX_IN pulse width | t <sub>T1588TRIGH</sub>  | $T_{RX\_CLK} \times 2$             | _   | _   | ns   | 4     |

#### Notes:

1. T<sub>RX\_CLK</sub> is the max clock period of the QUICC Engine block's receiving clock selected by TMR\_CTRL[CKSEL]. See the *QUICC Engine Block with Protocol Interworking Reference Manual,* for a description of TMR\_CTRL registers.

- 2. It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the QUICC Engine Block with Protocol Interworking Reference Manual, for a description of TMR\_CTRL registers.
- The maximum value of t<sub>T1588CLK</sub> is not only defined by the value of t<sub>RX\_CLK</sub>, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> are 2800, 280, and 56 ns, respectively.
- The minimum value of t<sub>TX/RXCLK</sub> is defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the value of t<sub>TX/RXCLK</sub> are 800, 80, and 16 ns, respectively.
- 5. System/board must be designed to ensure the input requirement to the device is achieved. Proper device operation is guaranteed for inputs meeting this requirement by design, simulation, characterization, or functional testing.

The following figure shows the data and command output AC timing diagram.



<sup>1</sup>QUICC Engine block IEEE 1588 Output AC timing: The output delay is counted starting at the rising edge if t<sub>T11588CLKOUT</sub> is non-inverting. Otherwise, it is counted starting at the falling edge.

### Figure 31. QUICC Engine Block IEEE 1588 Output AC Timing

The following figure shows the data and command input AC timing diagram.



Figure 32. QUICC Engine Block IEEE 1588 Input AC Timing



## 2.7.1.1 MII Management AC Electrical Specifications

The following table provides the MII management AC timing specifications.

#### **Table 43. MII Management AC Timing Specifications**

At recommended operating conditions with  $LV_{DD} = 3.3 V \pm 5\%$ .

| Parameter                  | Symbol <sup>1</sup> | Min                            | Тур | Мах                            | Unit | Notes   |
|----------------------------|---------------------|--------------------------------|-----|--------------------------------|------|---------|
| MDC frequency              | f <sub>MDC</sub>    | _                              | 2.5 | —                              | MHz  | 2       |
| MDC period                 | t <sub>MDC</sub>    | —                              | 400 | —                              | ns   | _       |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                             | _   | —                              | ns   |         |
| MDC to MDIO valid          | t <sub>MDKHDV</sub> | 2×(t <sub>plb_clk</sub> *8)    | _   | —                              | ns   | 4       |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | $(16 \times t_{plb\_clk}) - 3$ | _   | $(16 \times t_{plb\_clk}) + 3$ | ns   | 3, 4, 5 |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 10                             | _   | —                              | ns   | _       |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                              | _   | —                              | ns   | _       |
| MDC rise time              | t <sub>MDCR</sub>   | —                              | _   | 10                             | ns   | _       |
| MDC fall time              | t <sub>MDCF</sub>   | —                              | —   | 10                             | ns   | —       |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

- 2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the Mgmt Clock CE\_MDC).
- 3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 400 MHz, the min/max delay is 40 ns ± 3 ns.
- 4. t<sub>plb clk</sub> is the QUICC Engine block clock/2.

5. MDC to MDIO Data valid t<sub>MDKHDV</sub> is a function of clock period and max delay time (t<sub>MDKHDX</sub>).

(Min setup = cycle time - max delay

The following figure shows the MII management AC timing diagram.



Figure 34. MII Management Interface Timing Diagram







## 2.9.2.4 AC Requirements for SerDes Reference Clocks

The following table lists AC requirements for the PCI Express, SGMII, and Serial RapidIO SerDes reference clocks to be guaranteed by the customer's application design.

### Table 48. SD\_REF\_CLK and SD\_REF\_CLK Input Clock Requirements

| Parameter                                                                                                        | Symbol                                 | Min  | Тур     | Max | Unit | Notes |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|-----|------|-------|
| SD_REF_CLK/SD_REF_CLK frequency range                                                                            | t <sub>CLK_REF</sub>                   | _    | 100/125 | _   | MHz  | 1     |
| SD_REF_CLK/SD_REF_CLK clock frequency tolerance                                                                  | <sup>t</sup> CLK_TOL                   | -350 | _       | 350 | ppm  | _     |
| SD_REF_CLK/SD_REF_CLK reference clock duty<br>cycle                                                              | <sup>t</sup> CLK_DUTY                  | 40   | 50      | 60  | %    | 7     |
| SD_REF_CLK/SD_REF_CLK max deterministic<br>peak-peak jitter at 10 <sup>-6</sup> BER                              | <sup>t</sup> CLK_DJ                    | —    | _       | 42  | ps   | 7     |
| SD_REF_CLK/SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (peak-to-peak jitter at refClk input) | <sup>t</sup> CLK_TJ                    | —    | —       | 86  | ps   | 2, 7  |
| SD_REF_CLK/SD_REF_CLK rising/falling edge rate                                                                   | <sup>t</sup> CLKRR/ <sup>t</sup> CLKFR | 1    | —       | 4   | V/ns | 3, 7  |

At recommended operating conditions with ScoreVDD =  $1.0 \text{ V} \pm 3\%$ . and  $1.1 \text{ V} \pm 3\%$ 



## 2.10.2.1 PCI Express DC Physical Layer Transmitter Specifications

This section discusses the PCI Express DC physical layer transmitter specifications for 2.5 Gb/s.

The following table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters. The parameters are specified at the component pins.

## Table 49. PCI Express (2.5Gb/s) Differential Transmitter (TX) Output DC Specifications

At recommended operating conditions with XV\_{DD} = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                         | Symbol                   | Min | Тур                                      | Max  | Unit | Comments                                                                                                                                                           |
|---------------------------------------------------|--------------------------|-----|------------------------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential peak-to-peak<br>output voltage       | V <sub>TX-DIFFp-p</sub>  | 800 | 1000 <sup>2</sup> /<br>1100 <sup>3</sup> | 1200 | mV   | $V_{TX-DIFFp-p} = 2 \times  V_{TX-D+} - V_{TX-D-} $ See note 1.                                                                                                    |
| De-emphasized differential output voltage (ratio) | V <sub>TX-DE-RATIO</sub> | 3.0 | 3.5                                      | 4.0  | dB   | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. |
| DC differential TX impedance                      | Z <sub>TX-DIFF-DC</sub>  | 80  | 100                                      | 120  | Ω    | TX DC Differential mode Low Impedance                                                                                                                              |
| Transmitter DC impedance                          | Z <sub>TX-DC</sub>       | 40  | 50                                       | 60   | Ω    | Required TX D+ as well as D- DC Impedance during all states                                                                                                        |

Note:

1. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 46 and measured over any 250 consecutive TX UIs.

2. Typ-V<sub>TX-DIFFp-p</sub> with  $XV_{DD} = 1.0 V$ 

3. Typ-V<sub>TX-DIFFp-p</sub> with  $XV_{DD} = 1.1 V$ 

## 2.10.2.2 PCI Express DC Physical Layer Receiver Specifications

This section discusses the PCI Express DC physical layer receiver specifications for 2.5 Gb/s

The following table defines the DC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins.

### Table 50. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input DC Specifications

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                     | Symbol                  | Min | Тур | Max  | Unit | Comments                                                         |
|-----------------------------------------------|-------------------------|-----|-----|------|------|------------------------------------------------------------------|
| Differential input<br>peak-to-peak<br>voltage | V <sub>RX-DIFFp-p</sub> | 175 | _   | 1200 | mV   | $V_{RX-DIFFp-p} = 2 \times  V_{RX-D+} - V_{RX-D} $ . See note 1. |
| DC differential input impedance               | Z <sub>RX-DIFF-DC</sub> | 80  | 100 | 120  | Ω    | RX DC Differential mode impedance. See Note 2.                   |



The following table defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

### Table 52. PCI Express (2.5 Gb/s) Differential Receiver (RX) Input AC Specifications

At recommended operating conditions with ScoreVDD = 1.0 V  $\pm$  3%. and 1.1 V  $\pm$  3%

| Parameter                                                                                    | Symbol                                       | Min    | Тур    | Мах    | Unit | Comments                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------|----------------------------------------------|--------|--------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Unit interval                                                                                | UI                                           | 399.88 | 400.00 | 400.12 | ps   | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for spread spectrum clock dictated variations. See Note 1.                                                                                                                                                                                                                                                         |
| Minimum<br>receiver eye<br>width                                                             | T <sub>RX-EYE</sub>                          | 0.4    | _      | _      | UI   | The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See Notes 2 and 3.                                                                                                                                                                                         |
| Maximum time<br>between the<br>jitter median<br>and maximum<br>deviation from<br>the median. | T <sub>RX-EYE-MEDIA</sub><br>N-to-MAX-JITTER |        | _      | 0.3    | UI   | Jitter is defined as the measurement variation of the crossing points ( $V_{RX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3, and 4. |

#### Notes:

- 1. No test load is necessarily associated with this value.
- Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 46 must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.



I<sup>2</sup>C

## Table 57. I<sup>2</sup>C DC Electrical Characteristics (continued)

For recommended operating conditions, see Table 3

| Parameter                                                                                                  | Symbol              | Min | Мах | Unit | Notes |
|------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|
| Pulse width of spikes that must be suppressed by the input filter                                          | t <sub>i2KHKL</sub> | 0   | 50  | ns   | 3     |
| Input current each I/O pin (input voltage is between $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max) ) | I                   | -10 | 10  | μA   | 4     |
| Capacitance for each I/O pin                                                                               | Cl                  | _   | 10  | pF   | —     |

### Notes:

- 1. The min  $V_{IL} \text{and max} \; V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.
- 2. Output voltage (open drain or open collector) condition = 3 mA sink current.
- 3. See the MPC8569E PowerQUICC III Integrated Processor Family Reference Manual for information about the digital filter used.
- 4. I/O pins obstruct the SDA and SCL lines if  $\ensuremath{\mathsf{OV}_{\text{DD}}}$  is switched off.

## 2.12.2 I<sup>2</sup>C AC Electrical Specifications

The following table provides the AC timing parameters for the  $I^2C$  interface.

## Table 58. I<sup>2</sup>C AC Timing Specifications

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  5%

| Parameter                                                                                    | Symbol <sup>1</sup> | Min | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------|---------------------|-----|-----|------|-------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0   | 400 | kHz  | 2     |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3 | —   | μS   | —     |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6 | —   | μS   | —     |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6 | —   | μS   | —     |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | —   | μS   | —     |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100 | —   | ns   | —     |
| Data input hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices             | t <sub>i2DXKL</sub> | 0   |     | μs   | 3     |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | —   | 0.9 | μS   | 4     |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6 | _   | μS   | _     |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3 | —   | μS   | —     |



#### **Enhanced Local Bus Controller**

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0,  $\frac{1}{4}$ ,  $\frac{1}{2}$ , 1, 1 +  $\frac{1}{4}$ , 1 +  $\frac{1}{2}$ , 2, 3 cycles), so the final delay is  $t_{acs} + t_{LBKHOV}$ .

The following figure shows how the AC timing diagram applies to GPCM. The same principle applies to UPM and FCM.



<sup>1</sup> t<sub>addr</sub> is programmable and determined by LCRR[EADC] and ORx[EAD].

<sup>2</sup> t<sub>arcs</sub>, t<sub>awcs</sub>, t<sub>aoe</sub>, t<sub>rc</sub>, t<sub>oen</sub>, t<sub>awe</sub>, t<sub>wc</sub>, t<sub>wen</sub> are determined by ORx. Refer to reference manual.

### Figure 58. GPCM Output Timing Diagram (PLL Enabled)

## 2.15.2.3 Enhanced Local Bus AC Timing Specifications for PLL Bypass Mode

All output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data.

All input timings except LUPWAIT/LFRB are relative to the rising edge of LCLKs. LUPWAIT/LFRB are relative to the falling edge of LCLKs.





The following figure shows the AC timing diagram for PLL bypass mode.

Figure 59. Enhanced Local Bus Signals (PLL Bypass Mode)

The above figure applies to all three controllers that eLBC supports: GPCM, UPM, and FCM.

For input signals, the AC timing data is used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the signal timing. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0,  $\frac{1}{4}$ ,  $\frac{1}{2}$ , 1, 1 +  $\frac{1}{4}$ , 1 +  $\frac{1}{2}$ , 2, 3 cycles), so the final delay is  $t_{acs} + t_{LBKHOV}$ .



## 2.18.2 PIC AC Timing Specifications

The following table provides the PIC input and output AC timing specifications.

### Table 73. PIC Input AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                      | Symbol             | Min | Max | Unit   | Notes |
|--------------------------------|--------------------|-----|-----|--------|-------|
| PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   |     | SYSCLK | 1     |

Note:

1. PIC inputs and outputs are asynchronous to any visible clock. PIC outputs must be synchronized before use by any external synchronous logic. PIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge-triggered mode.

## 2.19 SPI Interface

This section describes the SPI DC and AC electrical specifications of the MPC8569E.

## 2.19.1 SPI DC Electrical Characteristics

The following table provides the SPI DC electrical characteristics.

### Table 74. SPI DC Electrical Characteristics

For recommended operating conditions, see Table 3

| Parameter                                                                      | Symbol          | Min | Max | Unit | Notes |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|-------|
| Input high voltage                                                             | V <sub>IH</sub> | 2.0 | _   | V    | 1     |
| Input low voltage                                                              | V <sub>IL</sub> | —   | 0.8 | V    | 1     |
| Input current (OV <sub>IN</sub> = 0 V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | —   | ±40 | μA   | 2     |
| Output high voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ )                        | V <sub>OH</sub> | 2.4 | _   | V    | —     |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OH</sub> = 2 mA)            | V <sub>OL</sub> | —   | 0.4 | V    | —     |

#### Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.

2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

## 2.19.2 SPI AC Timing Specifications

The following table and provide the SPI input and output AC timing specifications.

### Table 75. SPI AC Timing Specifications

For recommended operating conditions, see Table 3

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|------------------------------------------------------|---------------------|-----|-----|------|------|
| SPI outputs valid—Master mode (internal clock) delay | t <sub>NIKHOV</sub> | _   | 6   | ns   | 2    |
| SPI outputs hold—Master mode (internal clock) delay  | t <sub>NIKHOX</sub> | 0.5 | _   | ns   | 2    |
| SPI outputs valid—Slave mode (external clock) delay  | t <sub>NEKHOV</sub> |     | 9   | ns   | 2    |
| SPI outputs hold—Slave mode (external clock) delay   | t <sub>NEKHOX</sub> | 2   | _   | ns   | 2    |



| Characteristic                                | Symbol <sup>2</sup> | Min | Мах | Unit |
|-----------------------------------------------|---------------------|-----|-----|------|
| TDM/SI outputs—External clock delay           | t <sub>SEKHOV</sub> | 2   | 11  | ns   |
| TDM/SI outputs—External clock High Impedance  | t <sub>SEKHOX</sub> | 2   | 10  | ns   |
| TDM/SI inputs—External clock input setup time | t <sub>SEIVKH</sub> | 5   | —   | ns   |
| TDM/SI inputs—External clock input hold time  | t <sub>SEIXKH</sub> | 2   | —   | ns   |

## Table 77. TDM/SI AC Timing Specifications<sup>1</sup>

Notes:

1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>SEKHOX</sub> symbolizes the TDM/SI outputs external timing (SE) for the time t<sub>TDM/SI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
</sub>

The following figure provides the AC test load for the TDM/SI.





The below figure represents the AC timing from Table 77. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. The following figure shows the TDM/SI timing with external clock.



Note: The clock edge is selectable on TDM/SI.

### Figure 68. TDM/SI AC Timing (External Clock) Diagram



## 4.2 Mechanical Dimensions of the FC-PBGA with Full Lid

The following figure shows the mechanical dimensions and bottom surface nomenclature for the MPC8569E FC-PBGA package with full lid.



### Notes:

<sup>1</sup>All dimensions are in millimeters.

<sup>2</sup>Dimensions and tolerances per ASME Y14.5M-1994.

<sup>3</sup>Maximum solder ball diameter measured parallel to datum A.

<sup>4</sup>Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

<sup>5</sup>Parallelism measurement shall exclude any effect of mark on top surface of package.

<sup>6</sup>All dimensions are symmetric across the package center lines unless dimensioned otherwise.

 $^7 29.2 \ \text{mm}$  maximum package assembly (lid and laminate) x and y.

### Figure 75. MPC8569E FC-PBGA Package with Full Lid



Part Numbers Fully Addressed by This Document

# 5 Ordering Information

Contact your local Freescale sales office or regional marketing team for ordering information.

Ordering information for the parts fully covered by this specification document is provided in Section 5.1, "Part Numbers Fully Addressed by This Document."

## 5.1 Part Numbers Fully Addressed by This Document

The following table shows the device nomenclature.

| MPC                               | nnnn               | E                       | С                                              | Vx                                                                                                        | AA                                             | x                                         | G                                         | R                                                                                                                  |
|-----------------------------------|--------------------|-------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Prod-<br>uct<br>Code <sup>1</sup> | Part<br>Identifier | Security<br>Engine      | Temperature<br>Range                           | Package <sup>2</sup>                                                                                      | Processor<br>Frequency <sup>3</sup>            | DDR<br>Frequency <sup>4</sup>             | QE<br>Frequency                           | Revision Level                                                                                                     |
| MPC<br>PPC                        | 8569               | E = included            | Blank = 0° to<br>105°C<br>C = -40° to<br>105°C | VT = FC-PBGA,<br>Pb free, C5<br>spheres<br>VJ = FC-PBGA,<br>Pb free C4<br>bumps and pb<br>free C5 spheres | AN = 800 MHz<br>AQ = 1067 MHz<br>AU = 1333 MHz | K = 600 MHz<br>L = 667 MHz<br>N = 800 MHz | G = 400 MHz<br>J = 533 MHz<br>L = 667 MHz | Blank = Rev. 1.0 (SVR<br>= 0x8088_0010<br>A = Rev. 2.0 (SVR<br>= 0x8088_0020<br>B = Rev. 2.1 (SVR<br>= 0x8088_0021 |
|                                   |                    | Blank = not<br>included |                                                |                                                                                                           |                                                |                                           |                                           | A = Rev. 2.0 (SVR<br>= 0x8080_0020<br>B = Rev. 2.1 (SVR<br>= 0x8080_0021                                           |

Notes:

1. MPC stands for "qualified." PPC stands for pre-production samples.

2. See Section 4, "Package Description," for more information on available package types.

3. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

4. See Table 85 for the corresponding maximum platform frequency.

5. C5 spheres are used by customer to attach to pcb. C4 bumps are bumps used on die of the device to connect between die and package substrate.