



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                   |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | Coldfire V2                                                           |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 150MHz                                                                |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, SPI, UART/USART          |
| Peripherals                | DMA, WDT                                                              |
| Number of I/O              | 97                                                                    |
| Program Memory Size        | -                                                                     |
| Program Memory Type        | ROMIess                                                               |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 64K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.4V ~ 1.6V                                                           |
| Data Converters            | -                                                                     |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 256-LBGA                                                              |
| Supplier Device Package    | 256-MAPBGA (17x17)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5235cvm150 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Signal Descriptions**

| Signal Name                                                               | GPIO                                                                                    | Alternate 1                                                                       | Alternate 2                                                                 | Dir. <sup>1</sup>                | MCF5232<br>160<br>QFP | MCF5232<br>196<br>MAPBGA | MCF5233<br>256<br>MAPBGA | MCF5234<br>256<br>MAPBGA | MCF5235<br>256<br>MAPBGA |  |  |
|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------|-----------------------|--------------------------|--------------------------|--------------------------|--------------------------|--|--|
| ECRS                                                                      | _                                                                                       | —                                                                                 | —                                                                           | I                                | _                     | _                        | _                        | F4                       | F4                       |  |  |
| ERXCLK                                                                    | _                                                                                       | —                                                                                 | —                                                                           | I                                | _                     | _                        | _                        | E3                       | E3                       |  |  |
| ERXDV                                                                     |                                                                                         | —                                                                                 | —                                                                           | I                                | _                     |                          |                          | E4                       | E4                       |  |  |
| ERXD[3:0]                                                                 | _                                                                                       | _                                                                                 | —                                                                           | I                                | _                     | _                        | _                        | D3, D4, C3,<br>C4        | D3, D4, C3,<br>C4        |  |  |
| ERXER                                                                     | _                                                                                       | —                                                                                 | —                                                                           | I                                | _                     | _                        | _                        | D5                       | D5                       |  |  |
| ETXCLK                                                                    | _                                                                                       | —                                                                                 | —                                                                           | I                                | _                     | _                        | _                        | C5                       | C5                       |  |  |
| ETXEN                                                                     | _                                                                                       | —                                                                                 | —                                                                           | 0                                | _                     | _                        | _                        | D6                       | D6                       |  |  |
| ETXER                                                                     | _                                                                                       | _                                                                                 |                                                                             | 0                                | _                     | _                        | _                        | C6                       | C6                       |  |  |
| ETXD[3:0]                                                                 | _                                                                                       | _                                                                                 | —                                                                           | 0                                | _                     | _                        | _                        | B6, B5, A5,<br>B7        | B6, B5, A5,<br>B7        |  |  |
|                                                                           |                                                                                         |                                                                                   | F                                                                           | eatur                            | e Control             |                          |                          |                          |                          |  |  |
| eTPU/EthENB                                                               |                                                                                         | —                                                                                 | _                                                                           | Ι                                | _                     | _                        | _                        | —                        | M4                       |  |  |
|                                                                           | I <sup>2</sup> C                                                                        |                                                                                   |                                                                             |                                  |                       |                          |                          |                          |                          |  |  |
| I2C_SDA                                                                   | PFECI2C1                                                                                | CAN0RX                                                                            | _                                                                           | I/O                              | _                     | J12                      | L15                      | L15                      | L15                      |  |  |
| I2C_SCL                                                                   | PFECI2C0                                                                                | CAN0TX                                                                            |                                                                             | I/O                              | _                     | J11                      | L14                      | L14                      | L14                      |  |  |
|                                                                           |                                                                                         | I                                                                                 |                                                                             | D                                | MA                    |                          |                          | 1                        |                          |  |  |
| DACK[2:0] and<br>Please<br>TS and DT2OL<br>TSIZ0 and DT0<br>TEA and DT1II | DREQ[2:0] do r<br>e refer to the fol<br>JT for DACK2,<br>OUT for DACK<br>N for DREQ1, a | not have a dec<br>lowing pins fo<br>TSIZ1and DT<br>0, IRQ2 and I<br>and TIP and I | dicated bond p<br>or muxing:<br>1OUT for DA<br>DT2IN for DR<br>DT0IN for DR | pads.<br>.CK1,<br>.EQ2,<br>.EQ0. | _                     | _                        | _                        | —                        | —                        |  |  |
|                                                                           |                                                                                         |                                                                                   |                                                                             | Q                                | SPI                   |                          |                          |                          |                          |  |  |
| QSPI_CS1                                                                  | PQSPI4                                                                                  | SD_CKE                                                                            | —                                                                           | 0                                | 139                   | B7                       | B10                      | B10                      | B10                      |  |  |
| QSPI_CS0                                                                  | PQSPI3                                                                                  | —                                                                                 | —                                                                           | 0                                | 147                   | A6                       | D9                       | D9                       | D9                       |  |  |
| QSPI_CLK                                                                  | PQSPI2                                                                                  | I2C_SCL                                                                           | —                                                                           | 0                                | 148                   | C5                       | B8                       | B8                       | B8                       |  |  |
| QSPI_DIN                                                                  | PQSPI1                                                                                  | I2C_SDA                                                                           | _                                                                           | I                                | 149                   | B5                       | C8                       | C8                       | C8                       |  |  |
| QSPI_DOUT                                                                 | PQSPI0                                                                                  | —                                                                                 | _                                                                           | 0                                | 150                   | A5                       | D8                       | D8                       | D8                       |  |  |
|                                                                           | UARTs                                                                                   |                                                                                   |                                                                             |                                  |                       |                          |                          |                          |                          |  |  |
| U2TXD                                                                     | PUARTH1                                                                                 | CAN1TX                                                                            | —                                                                           | 0                                | —                     | A8                       | D11                      | D11                      | D11                      |  |  |
| U2RXD                                                                     | PUARTH0                                                                                 | CAN1RX                                                                            | —                                                                           | Ι                                | —                     | A7                       | D10                      | D10                      | D10                      |  |  |
| U1CTS                                                                     | PUARTL7                                                                                 | U2CTS                                                                             | —                                                                           | Ι                                | —                     | B8                       | C11                      | C11                      | C11                      |  |  |
| U1RTS                                                                     | PUARTL6                                                                                 | U2RTS                                                                             | —                                                                           | 0                                | —                     | C8                       | B11                      | B11                      | B11                      |  |  |
| U1TXD                                                                     | PUARTL5                                                                                 | CAN0TX                                                                            | —                                                                           | 0                                | 135                   | D9                       | A12                      | A12                      | A12                      |  |  |

### Table 2. MCF523x Signal Information and Muxing (continued)

#### **Signal Descriptions**

| Signal Name | GPIO    | Alternate 1 | Alternate 2 | Dir. <sup>1</sup> | MCF5232<br>160<br>QFP | MCF5232<br>196<br>MAPBGA | MCF5233<br>256<br>MAPBGA | MCF5234<br>256<br>MAPBGA | MCF5235<br>256<br>MAPBGA |  |  |
|-------------|---------|-------------|-------------|-------------------|-----------------------|--------------------------|--------------------------|--------------------------|--------------------------|--|--|
| U1RXD       | PUARTL4 | CANORX      | —           | I                 | 136                   | D8                       | A11                      | A11                      | A11                      |  |  |
| UOCTS       | PUARTL3 | —           | —           | I                 | —                     | F3                       | G1                       | G1                       | G1                       |  |  |
| UORTS       | PUARTL2 | _           |             | 0                 | _                     | G3                       | H3                       | H3                       | H3                       |  |  |
| U0TXD       | PUARTL1 | —           | —           | 0                 | 14                    | F1                       | H2                       | H2                       | H2                       |  |  |
| UORXD       | PUARTL0 | —           | —           | I                 | 13                    | F2                       | G2                       | G2                       | G2                       |  |  |
| DMA Timers  |         |             |             |                   |                       |                          |                          |                          |                          |  |  |
| DT3IN       | PTIMER7 | U2CTS       | QSPI_CS2    | I                 | —                     | H14                      | J15                      | J15                      | J15                      |  |  |
| DT3OUT      | PTIMER6 | U2RTS       | QSPI_CS3    | 0                 | —                     | G14                      | J16                      | J16                      | J16                      |  |  |
| DT2IN       | PTIMER5 | DREQ2       | DT2OUT      | I                 | —                     | M9                       | P10                      | P10                      | P10                      |  |  |
| DT2OUT      | PTIMER4 | DACK2       | —           | 0                 | —                     | L9                       | R10                      | R10                      | R10                      |  |  |
| DT1IN       | PTIMER3 | DREQ1       | DT1OUT      | I                 | —                     | L6                       | P7                       | P7                       | P7                       |  |  |
| DT1OUT      | PTIMER2 | DACK1       | —           | 0                 | —                     | M6                       | R7                       | R7                       | R7                       |  |  |
| DT0IN       | PTIMER1 | DREQ0       | —           | I                 | _                     | E4                       | G4                       | G4                       | G4                       |  |  |
| DTOOUT      | PTIMER0 | DACK0       | —           | 0                 | —                     | F4                       | G3                       | G3                       | G3                       |  |  |
|             |         |             |             | BDM               | /JTAG <sup>2</sup>    |                          |                          |                          |                          |  |  |
| DSCLK       |         | TRST        | —           | I                 | 70                    | N9                       | N11                      | N11                      | N11                      |  |  |
| PSTCLK      | _       | TCLK        | —           | 0                 | 68                    | P9                       | T10                      | T10                      | T10                      |  |  |
| BKPT        | _       | TMS         | —           | I                 | 71                    | P10                      | P11                      | P11                      | P11                      |  |  |
| DSI         | _       | TDI         | —           | I                 | 73                    | M10                      | T11                      | T11                      | T11                      |  |  |
| DSO         | _       | TDO         | —           | 0                 | 72                    | N10                      | R11                      | R11                      | R11                      |  |  |
| JTAG_EN     | _       | —           | —           | I                 | 78                    | K9                       | N13                      | N13                      | N13                      |  |  |
| DDATA[3:0]  | —       | —           | —           | 0                 | —                     | M12, N12,<br>P12, L11    | N14, P14,<br>T13, R13    | N14, P14,<br>T13, R13    | N14, P14,<br>T13, R13    |  |  |
| PST[3:0]    |         | _           | —           | 0                 | 77:74                 | M11, N11,<br>P11, L10    | T12, R12,<br>P12, N12    | T12, R12,<br>P12, N12    | T12, R12,<br>P12, N12    |  |  |

Table 2. MCF523x Signal Information and Muxing (continued)

| Signal Name    | GPIO | Alternate 1 | Alternate 2 | Dir. <sup>1</sup> | MCF5232<br>160<br>QFP                                                                               | MCF5232<br>196<br>MAPBGA                                                         | MCF5233<br>256<br>MAPBGA                                                                                                       | MCF5234<br>256<br>MAPBGA                     | MCF5235<br>256<br>MAPBGA                |  |  |  |  |
|----------------|------|-------------|-------------|-------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------|--|--|--|--|
|                | Test |             |             |                   |                                                                                                     |                                                                                  |                                                                                                                                |                                              |                                         |  |  |  |  |
| TEST           | —    | _           | —           | Ι                 | 18                                                                                                  | F5                                                                               | J4                                                                                                                             | J4                                           | J4                                      |  |  |  |  |
| PLL_TEST       | _    | —           | —           | I                 | —                                                                                                   |                                                                                  | R14                                                                                                                            | R14                                          | R14                                     |  |  |  |  |
| Power Supplies |      |             |             |                   |                                                                                                     |                                                                                  |                                                                                                                                |                                              |                                         |  |  |  |  |
| VDDPLL         | —    | —           | —           | Ι                 | 87                                                                                                  | M13                                                                              | P15                                                                                                                            |                                              |                                         |  |  |  |  |
| VSSPLL         | _    | —           | —           | I                 | 84                                                                                                  | L14                                                                              | R15                                                                                                                            |                                              |                                         |  |  |  |  |
| OVDD           |      | _           | _           | I                 | 1, 9, 17, 32,<br>41, 55, 62,<br>69, 81, 90,<br>95, 105, 114,<br>128, 132,<br>138, 146               | E5, E7,<br>E10, F7, F9,<br>G6, G8, H7,<br>H8, H9, J6,<br>J8, J10, K5,<br>K6, K8  | E6:11, F5, F7:10, F12, G5, G6, G11,<br>G12, H5, H6, H11, H12, J5, J6, J11,<br>J12, K5, K6, K11, K12, L5, L7:10,<br>L12, M6:M11 |                                              |                                         |  |  |  |  |
| VSS            | _    | _           | _           | I                 | 8, 16, 25, 31,<br>40, 54, 61,<br>67, 80, 88,<br>94, 104, 113,<br>127, 131,<br>137, 145,<br>153, 160 | A1, A14,<br>E6, E9, F6,<br>F8, F10,<br>G7, G9, H6,<br>J5, J7, J9,<br>K7, P1, P14 | A1, A16,<br>G7:10, H7:<br>L11, M5,                                                                                             | E5, E12, F6,<br>10, J1, J7:10<br>M12, N16, T | F11, F16,<br>, K7:10, L6,<br>1, T6, T16 |  |  |  |  |
| VDD            | —    | _           | —           | I                 | 15, 53, 103,<br>144                                                                                 | D6, F11,<br>G4, L4                                                               | A                                                                                                                              | 8, G16, H1, T                                | Γ5                                      |  |  |  |  |

 Table 2. MCF523x Signal Information and Muxing (continued)

<sup>1</sup> Refers to pin's primary function. All pins which are configurable for GPIO have a pullup enabled in GPIO mode with the exception of PBUSCTL[7], PBUSCTL[4:0], PADDR, PBS, PSDRAM.

<sup>2</sup> If JTAG\_EN is asserted, these pins default to Alternate 1 (JTAG) functionality. The GPIO module is not responsible for assigning these pins.

# 5 Design Recommendations

### 5.1 Layout

- Use a 4-layer printed circuit board with the VDD and GND pins connected directly to the power and ground planes for the MCF523*x*.
- See application note AN1259, System Design and Layout Techniques for Noise Reduction in Processor-Based Systems.
- Match the PC layout trace width and routing to match trace length to operating frequency and board impedance. Add termination (series or therein) to the traces to dampen reflections. Increase the PCB impedance (if possible) keeping the trace lengths balanced and short. Then do cross-talk analysis to separate traces with significant parallelism or are otherwise "noisy". Use 6 mils trace and separation. Clocks get extra separation and more precise balancing.

Design Recommendations

### 5.2 Power Supply

• 33  $\mu$ F, 0.1  $\mu$ F, and 0.01  $\mu$ F across each power supply

### 5.2.1 Supply Voltage Sequencing and Separation Cautions

Figure 1 shows situations in sequencing the I/O  $V_{DD}$  (OV<sub>DD</sub>), PLL  $V_{DD}$  ( $V_{DDPLL}$ ), and Core  $V_{DD}$  ( $V_{DD}$ ). OV<sub>DD</sub> is specified relative to  $V_{DD}$ .



#### Figure 1. Supply Voltage Sequencing and Separation Cautions

### 5.2.1.1 Power Up Sequence

If  $OV_{DD}$  is powered up with  $V_{DD}$  at 0 V, then the sense circuits in the I/O pads cause all pad output drivers connected to the  $OV_{DD}$  to be in a high impedance state. There is no limit on how long after  $OV_{DD}$  powers up before  $V_{DD}$  must power up.  $V_{DD}$  should not lead the  $OV_{DD}$  or  $V_{DDPLL}$  by more than 0.4 V during power ramp-up, or there will be high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 1 µs to avoid turning on the internal ESD protection clamp diodes.

The recommended power up sequence is as follows:

- 1. Use 1 ms or slower rise time for all supplies.
- 2.  $V_{DD}$  and  $OV_{DD}/V_{DDPLL}$  should track up to 0.9 V, then separate for the completion of ramps with  $OV_{DD}$  going to the higher external voltages. One way to accomplish this is to use a low drop-out voltage regulator.

### 5.2.1.2 Power Down Sequence

If  $V_{DD}$  is powered down first, then sense circuits in the I/O pads cause all output drivers to be in a high impedance state. There is no limit on how long after  $V_{DD}$  powers down before  $OV_{DD}/V_{DDPLL}$  must power down.  $V_{DD}$  should not lag  $OV_{DD}$  or  $V_{DDPLL}$  going low by more than 0.4 V during power down or there will be undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies.

The recommended power down sequence is as follows:

- 1. Drop  $V_{DD}$  to 0 V.
- 2. Drop  $OV_{DD}/V_{DDPLL}$  supplies.

# 5.3 Decoupling

- Place the decoupling caps as close to the pins as possible, but they can be outside the footprint of the package.
- 0.1  $\mu$ F and 0.01  $\mu$ F at each supply input

# 5.4 Buffering

• Use bus buffers on all data/address lines for all off-board accesses and for all on-board accesses when excessive loading is expected. See Section 7, "Electrical Characteristics."

# 5.5 Pull-up Recommendations

• Use external pull-up resistors on unused inputs. See pin table.

# 5.6 Clocking Recommendations

- Use a multi-layer board with a separate ground plane.
- Place the crystal and all other associated components as close to the EXTAL and XTAL (oscillator pins) as possible.
- Do not run a high frequency trace around crystal circuit.
- Ensure that the ground for the bypass capacitors is connected to a solid ground trace.
- Tie the ground trace to the ground pin nearest EXTAL and XTAL. This prevents large loop currents in the vicinity of the crystal.
- Tie the ground pin to the most solid ground in the system.
- Do not connect the trace that connects the oscillator and the ground plane to any other circuit element. This tends to make the oscillator unstable.
- Tie XTAL to ground when an external oscillator is clocking the device.

# 5.7 Interface Recommendations

### 5.7.1 SDRAM Controller

### 5.7.1.1 SDRAM Controller Signals in Synchronous Mode

Table 3 shows the behavior of SDRAM signals in synchronous mode.

| Table 3. Synchronous | DRAM Signal | Connections |
|----------------------|-------------|-------------|
|----------------------|-------------|-------------|

| Signal     | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD_SRAS    | Synchronous row address strobe. Indicates a valid SDRAM row address is present and can be latched by the SDRAM. SD_SRAS should be connected to the corresponding SDRAM SD_SRAS. Do not confuse SD_SRAS with the DRAM controller's SD_CS[1:0], which should not be interfaced to the SDRAM SD_SRAS signals.                                                                                                                       |
| SD_SCAS    | Synchronous column address strobe. Indicates a valid column address is present and can be latched by the SDRAM. SD_SCAS should be connected to the corresponding signal labeled SD_SCAS on the SDRAM.                                                                                                                                                                                                                            |
| DRAMW      | DRAM read/write. Asserted for write operations and negated for read operations.                                                                                                                                                                                                                                                                                                                                                  |
| SD_CS[1:0] | Row address strobe. Select each memory block of SDRAMs connected to the MCF523x. One $\overline{SD}_{CS}$ signal selects one SDRAM block and connects to the corresponding $\overline{CS}$ signals.                                                                                                                                                                                                                              |
| SD_CKE     | Synchronous DRAM clock enable. Connected directly to the CKE (clock enable) signal of SDRAMs. Enables and disables the clock internal to SDRAM. When CKE is low, memory can enter a power-down mode where operations are suspended or they can enter self-refresh mode. SD_CKE functionality is controlled by DCR[COC]. For designs using external multiplexing, setting COC allows SD_CKE to provide command-bit functionality. |
| BS[3:0]    | Column address strobe. For synchronous operation, $\overline{\text{BS}}$ [3:0] function as byte enables to the SDRAMs. They connect to the DQM signals (or mask qualifiers) of the SDRAMs.                                                                                                                                                                                                                                       |
| CLKOUT     | Bus clock output. Connects to the CLK input of SDRAMs.                                                                                                                                                                                                                                                                                                                                                                           |

### 5.7.1.2 Address Multiplexing

See the SDRAM controller module chapter in the *MCF5235 Reference Manual* for details on address multiplexing.

### 5.7.2 Ethernet PHY Transceiver Connection

The FEC supports both an MII interface for 10/100 Mbps Ethernet and a seven-wire serial interface for 10 Mbps Ethernet. The interface mode is selected by R\_CNTRL[MII\_MODE]. In MII mode, the 802.3 standard defines and the FEC module supports 18 signals. These are shown in Table 4.

| Signal Description | MCF523 <i>x</i> Pin |
|--------------------|---------------------|
| Transmit clock     | ETXCLK              |
| Transmit enable    | ETXEN               |
| Transmit data      | ETXD[3:0]           |

#### Table 4. MII Mode

### 6.1 Pinout—196 MAPBGA

The following figure shows a pinout of the MCF5232CVMxxx package.

|   | 1       | 2       | 3       | 4      | 5             | 6        | 7        | 8                | 9                | 10           | 11      | 12      | 13     | 14     |   |
|---|---------|---------|---------|--------|---------------|----------|----------|------------------|------------------|--------------|---------|---------|--------|--------|---|
| A |         | TPUCH6  | TPUCH3  | TPUCH2 | QSPI_<br>DOUT | QSPI_CS0 | U2RXD    | U2TXD            | CS3              | CS6          | CS4     | A20     | A17    |        | A |
| В | TPUCH8  | TPUCH7  | TPUCH4  | TPUCH0 | QSPI_<br>DIN  | BS3      | QSPI_CS1 | U1CTS            | CS7              | CS1          | A23     | A19     | A16    | A15    | в |
| С | TPUCH10 | TPUCH9  | TPUCH5  | TPUCH1 | QSPI_CLK      | BS2      | BS0      | U1RTS            | CS2              | CS5          | A22     | A18     | A14    | A13    | с |
| D | TPUCH13 | TPUCH12 | TPUCH11 | NC     | NC            | VDD      | BS1      | U1RXD/<br>CAN0RX | U1TXD/<br>CAN0TX | CS0          | A21     | A12     | A11    | A10    | D |
| E | TPUCH14 | TPUCH15 | TCRCLK  | DT0IN  | OVDD          | VSS      | OVDD     | SD_CKE           | VSS              | OVDD         | A9      | A8      | A7     | A6     | E |
| F | U0TXD   | U0RXD   | UOCTS   | DTOOUT | TEST          |          | OVDD     | VSS              | OVDD             | VSS          | VDD     | A5      | A4     | A3     | F |
| G | D31     | D30     | UORTS   | VDD    | CLKMOD1       | OVDD     | VSS      | OVDD             | VSS              | LTPU<br>ODIS | A2      | A1      | A0     | DT3OUT | G |
| н | D29     | D28     | D27     | D26    | CLKMOD0       | VSS      | OVDD     | OVDD             | OVDD             | UTPU<br>ODIS | TA      | TIP     | TS     | DT3IN  | н |
| J | D25     | D24     | D23     | D22    | VSS           | OVDD     | VSS      | OVDD             | VSS              | OVDD         | I2C_SCL | I2C_SDA | R/W    | TEA    | J |
| к | D21     | D20     | D19     | D18    | OVDD          | OVDD     |          | OVDD             | JTAG_EN          | RCON         | SD_SRAS | SD_SCAS | SD_WE  | CLKOUT | к |
| L | D17     | D16     | D10     | VDD    | D3            | DT1IN    | IRQ5     | IRQ1             | DT2OUT           | PST0         | DDATA0  | SD_CS1  | SD_CS0 | VSSPLL | L |
| М | D15     | D13     | D9      | D6     | D2            | DT1OUT   | IRQ6     | IRQ2             | DT2IN            | TDI/DSI      | PST3    | DDATA3  | VDDPLL | EXTAL  | м |
| N | D14     | D12     | D8      | D5     | D1            | ŌĒ       | IRQ7     | IRQ3             | TRST/<br>DSCLK   | TDO/DSO      | PST2    | DDATA2  | RESET  | XTAL   | N |
| Ρ | VSS     | D11     | D7      | D4     | D0            | TSIZ1    | TSIZ0    | IRQ4             | TCLK/<br>PSTCLK  | TMS/<br>BKPT | PST1    | DDATA1  | RSTOUT | VSS    | Ρ |
|   | 1       | 2       | 3       | 4      | 5             | 6        | 7        | 8                | 9                | 10           | 11      | 12      | 13     | 14     |   |

Figure 2. MCF5232CVMxxx Pinout (196 MAPBGA)

Mechanicals/Pinouts and Part Numbers

|   | 1       | 2           | 3                  | 4                 | 5                  | 6                 | 7                           | 8             | 9            | 10               | 11               | 12               | 13           | 14                 | 15                 | 16     |   |
|---|---------|-------------|--------------------|-------------------|--------------------|-------------------|-----------------------------|---------------|--------------|------------------|------------------|------------------|--------------|--------------------|--------------------|--------|---|
| A | VSS     | TPUCH6      | TPUCH4             | TPUCH2            | TPUCH17/<br>ETXD1  | TPUCH1            | TPUCH0                      | VDD           | BS1          | BSO              | U1RXD/<br>CAN0RX | U1TXD/<br>CAN0TX | CS6          | CS4                | A21                | VSS    | A |
| В | TPUCH8  | TPUCH7      | TPUCH5             | TPUCH3            | TPUCH18/<br>ETXD2  | TPUCH19/<br>ETXD3 | TPUCH16/<br>ETXD0           | QSPI_<br>CLK  | BS2          | QSPI_<br>CS1     | U1RTS            | CS3              | CS1          | A23                | A20                | A19    | В |
| с | TPUCH10 | TPUCH9      | TPUCH25/<br>ERXD1  | TPUCH24/<br>ERXD0 | TPUCH22/<br>ETXCLK | TPUCH20/<br>ETXER | I2C_SDA/<br>U2RXD/<br>EMDIO | QSPI_<br>DIN  | BS3          | SD_CKE           | U1CTS            | CS7              | CS5          | A22                | A18                | A17    | с |
| D | TPUCH12 | TPUCH11     | TPUCH27/<br>ERXD3  | TPUCH26/<br>ERXD2 | TPUCH23/<br>ERXER  | TPUCH21/<br>ETXEN | I2C_SCL/<br>U2TXD/<br>EMDC  | QSPI_<br>DOUT | QSPI_<br>CS0 | U2RXD/<br>CAN1RX | U2TXD/<br>CAN1TX | CS2              | CS0          | A14                | A15                | A16    | D |
| E | TPUCH14 | TPUCH13     | TPUCH29/<br>ERXCLK | TPUCH2/<br>ERXDV  | VSS                | OVDD              | OVDD                        | OVDD          | OVDD         | OVDD             | OVDD             | VSS              | A10          | A11                | A12                | A13    | E |
| F | TCRCLK  | TPUCH15     | TPUCH31/<br>ECOL   | TPUCH30/<br>ECRS  | OVDD               | VSS               | OVDD                        | OVDD          | OVDD         | OVDD             | VSS              | OVDD             | A7           | A8                 | A9                 | VSS    | F |
| G | UOCTS   | U0RXD       | DT0OUT             | DT0IN             | OVDD               | OVDD              | VSS                         | VSS           | VSS          | VSS              | OVDD             | OVDD             | A4           | A5                 | A6                 | VDD    | G |
| н | VDD     | U0TXD       | UORTS              | NC                | OVDD               | OVDD              | VSS                         | VSS           | VSS          | VSS              | OVDD             | OVDD             | A0           | A1                 | A2                 | A3     | н |
| J | VSS     | CLK<br>MOD0 | CLK<br>MOD1        | TEST              | OVDD               | OVDD              | VSS                         | VSS           | VSS          | VSS              | OVDD             | OVDD             | utpu<br>Odis | LTPU<br>ODIS       | DT3IN              | DT3OUT | J |
| к | D28     | D29         | D30                | D31               | OVDD               | OVDD              | VSS                         | VSS           | VSS          | VSS              | OVDD             | OVDD             | TEA          | TA                 | TIP                | TS     | к |
| L | D24     | D25         | D26                | D27               | OVDD               | VSS               | OVDD                        | OVDD          | OVDD         | OVDD             | VSS              | OVDD             | SD_WE        | I2C_SCL/<br>CAN0TX | I2C_SDA/<br>CAN0RX | R/W    | L |
| М | D21     | D22         | D23                | eTPU/<br>EthENB   | VSS                | OVDD              | OVDD                        | OVDD          | OVDD         | OVDD             | OVDD             | VSS              | SD_CS0       | SD_<br>SRAS        | SD_<br>SCAS        | CLKOUT | М |
| N | D19     | D20         | D13                | D9                | NC                 | D3                | D0                          | TSIZ1         | IRQ5         | IRQ1             | TRST/<br>DSCLK   | PST0             | JTAG_<br>EN  | DDATA3             | SD_CS1             | VSS    | N |
| Ρ | D17     | D18         | D12                | D8                | D5                 | D2                | DT1IN                       | TSIZ0         | IRQ4         | DT2IN            | TMS/<br>BKPT     | PST1             | RCON         | DDATA2             | VDDPLL             | EXTAL  | Ρ |
| R | D16     | D15         | D11                | D7                | D4                 | D1                | DT10UT                      | IRQ7          | IRQ3         | DT2OUT           | TDO/<br>DSO      | PST2             | DDATA0       | PLL_<br>TEST       | VSSPLL             | XTAL   | R |
| т | VSS     | D14         | D10                | D6                | VDD                | VSS               | ŌE                          | IRQ6          | IRQ2         | TCLK/<br>PSTCLK  | TDI/DSI          | PST3             | DDATA1       | RSTOUT             | RESET              | VSS    | т |
|   | 1       | 2           | 3                  | 4                 | 5                  | 6                 | 7                           | 8             | 9            | 10               | 11               | 12               | 13           | 14                 | 15                 | 16     |   |

Figure 6. MCF5235CVMxxx Pinout (256 MAPBGA)

**Mechanicals/Pinouts and Part Numbers** 

### 6.2.2 Package Dimensions—256 MAPBGA

Figure 7 shows MCF5235CVMxxx, MCF5234CVMxxx, and MCF5233CVMxx package dimensions.



Figure 7. 256 MAPBGA Package Outline

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$\Gamma_{\rm J} = \Gamma_{\rm A} + (P_{\rm D} \times \Theta_{\rm JMA}) \quad (1)$$

Where:

$$\begin{split} T_A &= \text{Ambient Temperature, °C} \\ \Theta_{JMA} &= \text{Package Thermal Resistance, Junction-to-Ambient, °C/W} \\ P_D &= P_{INT} + P_{I/O} \\ P_{INT} &= I_{DD} \times V_{DD}, \text{Watts - Chip Internal Power} \\ P_{I/O} &= \text{Power Dissipation on Input and Output Pins} - User Determined} \end{split}$$

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{\rm D} = \mathbf{K} \div (\mathbf{T}_{\rm I} + 273^{\circ}C) \quad (2)$$

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A + 273 \text{ °C}) + \Theta_{JMA} \times P_D^2 \quad (3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

### 7.3 DC Electrical Specifications

Table 9. DC Electrical Specifications<sup>1</sup>

| Characteristic                                                                                              | Symbol             | Min                                  | Typical | Max                             | Unit |
|-------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------|---------|---------------------------------|------|
| Core Supply Voltage                                                                                         | V <sub>DD</sub>    | 1.4                                  | —       | 1.6                             | V    |
| Pad Supply Voltage                                                                                          | OV <sub>DD</sub>   | 3.0                                  |         | 3.6                             | V    |
| PLL Supply Voltage                                                                                          | V <sub>DDPLL</sub> | 3.0                                  | _       | 3.6                             | V    |
| Input High Voltage                                                                                          | V <sub>IH</sub>    | $0.7 \times \mathrm{OV}_\mathrm{DD}$ | _       | 3.65                            | V    |
| Input Low Voltage                                                                                           | V <sub>IL</sub>    | V <sub>SS</sub> – 0.3                | _       | $0.35\times\text{OV}_\text{DD}$ | V    |
| Input Hysteresis                                                                                            | V <sub>HYS</sub>   | $0.06\times \text{OV}_{\text{DD}}$   | _       | —                               | mV   |
| Input Leakage Current $V_{in} = V_{DD}$ or $V_{SS}$ , Input-only pins                                       | l <sub>in</sub>    | -1.0                                 | _       | 1.0                             | μA   |
| High Impedance (Off-State) Leakage Current $V_{in} = V_{DD}$ or $V_{SS}$ , All input/output and output pins | I <sub>OZ</sub>    | -1.0                                 | _       | 1.0                             | μA   |
| Output High Voltage (All input/output and all output pins)<br>$I_{OH} = -5.0 \text{ mA}$                    | V <sub>OH</sub>    | OV <sub>DD</sub> - 0.5               | _       | _                               | V    |
| Output Low Voltage (All input/output and all output pins) $I_{OL} = 5.0 \text{mA}$                          | V <sub>OL</sub>    | —                                    | _       | 0.5                             | V    |
| Weak Internal Pull Up Device Current, tested at $V_{IL}$ Max. <sup>2</sup>                                  | I <sub>APU</sub>   | -10                                  | _       | - 130                           | μA   |



Read/write bus timings listed in Table 12 are shown in Figure 11, Figure 12, and Figure 13.

Figure 11. Read/Write (Internally Terminated) SRAM Bus Timing



Figure 12 shows a bus cycle terminated by  $\overline{TA}$  showing timings listed in Table 12.

Figure 12. SRAM Read Bus Cycle Terminated by TA



Figure 13 shows an SRAM bus cycle terminated by  $\overline{\text{TEA}}$  showing timings listed in Table 12.



### Figure 16. GPIO Timing

# 7.8 Reset and Configuration Override Timing

# Table 15. Reset and Configuration Override Timing $(V_{DD} = 2.7 \text{ to } 3.6 \text{ V}, \text{ V}_{SS} = 0 \text{ V}, \text{ T}_{A} = \text{T}_{L} \text{ to } \text{T}_{H})^{1}$

| NUM | Characteristic                                          | Symbol             | Min | Max | Unit             |
|-----|---------------------------------------------------------|--------------------|-----|-----|------------------|
| R1  | RESET Input valid to CLKOUT High                        | t <sub>RVCH</sub>  | 9   | _   | ns               |
| R2  | CLKOUT High to RESET Input invalid                      | t <sub>CHRI</sub>  | 1.5 | _   | ns               |
| R3  | RESET Input valid Time <sup>2</sup>                     | t <sub>RIVT</sub>  | 5   | _   | t <sub>CYC</sub> |
| R4  | CLKOUT High to RSTOUT Valid                             | t <sub>CHROV</sub> | —   | 10  | ns               |
| R5  | RSTOUT valid to Config. Overrides valid                 | t <sub>ROVCV</sub> | 0   | —   | ns               |
| R6  | Configuration Override Setup Time to RSTOUT invalid     | t <sub>COS</sub>   | 20  | _   | t <sub>CYC</sub> |
| R7  | Configuration Override Hold Time after RSTOUT invalid   | t <sub>COH</sub>   | 0   | _   | ns               |
| R8  | RSTOUT invalid to Configuration Override High Impedance | t <sub>ROICZ</sub> | _   | 1   | t <sub>CYC</sub> |

<sup>1</sup> All AC timing is shown with respect to 50%  $V_{DD}$  levels unless otherwise noted.

<sup>2</sup> During low power STOP, the synchronizers for the RESET input are bypassed and RESET is asserted asynchronously to the system. Thus, RESET must be held a minimum of 100 ns.



Figure 17. RESET and Configuration Override Timing

Refer to the chip configuration module (CCM) chapter in the device's reference manual for more information.

# 7.10.2 MII Transmit Signal Timing (ETXD[3:0], ETXEN, ETXER, ETXCLK)

 Table 19 lists MII transmit channel timings.

The transmitter functions correctly up to a ETXCLK maximum frequency of 25 MHz +1%. The processor clock frequency must exceed twice the ETXCLK frequency.

| Num | Characteristic                            | Min | Мах | Unit          |
|-----|-------------------------------------------|-----|-----|---------------|
| M5  | ETXCLK to ETXD[3:0], ETXEN, ETXER invalid | 5   | _   | ns            |
| M6  | ETXCLK to ETXD[3:0], ETXEN, ETXER valid   |     | 25  | ns            |
| M7  | ETXCLK pulse width high                   | 35% | 65% | ETXCLK period |
| M8  | ETXCLK pulse width low                    | 35% | 65% | ETXCLK period |

| Table | 19. | MII | Transmit | Signal | Timing |
|-------|-----|-----|----------|--------|--------|
|-------|-----|-----|----------|--------|--------|

Figure 20 shows MII transmit signal timings listed in Table 19.



Figure 20. MII Transmit Signal Timing Diagram

### 7.10.3 MII Async Inputs Signal Timing (ECRS and ECOL)

Table 20 lists MII asynchronous inputs signal timing.

Table 20. MII Async Inputs Signal Timing

| Num | Characteristic                 | Min | Мах | Unit          |
|-----|--------------------------------|-----|-----|---------------|
| M9  | ECRS, ECOL minimum pulse width | 1.5 | _   | ETXCLK period |

Figure 21 shows MII asynchronous input timings listed in Table 20.



Figure 21. MII Async Inputs Timing Diagram

# 7.11 32-Bit Timer Module AC Timing Specifications

Table 22 lists timer module AC timings.

|  | Table 22. | Timer | Module | AC | Timing | S | pecifications |
|--|-----------|-------|--------|----|--------|---|---------------|
|--|-----------|-------|--------|----|--------|---|---------------|

| Name | Characteristic                            | 0–66    | Unit |                  |
|------|-------------------------------------------|---------|------|------------------|
| Name | Unaracteristic                            | Min Max |      |                  |
| T1   | DT0IN / DT1IN / DT2IN / DT3IN cycle time  | 3       | _    | t <sub>CYC</sub> |
| T2   | DT0IN / DT1IN / DT2IN / DT3IN pulse width | 1       |      | t <sub>CYC</sub> |

# 7.12 **QSPI Electrical Specifications**

Table 23 lists QSPI timings.

| Table 2 | 23. QS | PI Module | s AC Timi | ing Specificatio | ns |
|---------|--------|-----------|-----------|------------------|----|
| 140101  |        |           |           | mg opeemeaner    |    |

| Name | Characteristic                                    | Min | Max | Unit |
|------|---------------------------------------------------|-----|-----|------|
| QS1  | QSPI_CS[1:0] to QSPI_CLK                          | 1   | 510 | tcyc |
| QS2  | QSPI_CLK high to QSPI_DOUT valid.                 | _   | 10  | ns   |
| QS3  | QSPI_CLK high to QSPI_DOUT invalid. (Output hold) | 2   | _   | ns   |
| QS4  | QSPI_DIN to QSPI_CLK (Input setup)                | 9   | _   | ns   |
| QS5  | QSPI_DIN to QSPI_CLK (Input hold)                 | 9   | _   | ns   |

The values in Table 23 correspond to Figure 23.



Figure 23. QSPI Timing

#### JTAG and Boundary Scan Timing 7.13

Table 24. JTAG and Boundary Scan Timing

| Num               | Characteristics <sup>1</sup>                                    | Symbol              | Min     | Max | Unit               |
|-------------------|-----------------------------------------------------------------|---------------------|---------|-----|--------------------|
| J1                | TCLK Frequency of Operation                                     | f <sub>JCYC</sub>   | DC      | 1/4 | f <sub>sys/2</sub> |
| J2                | TCLK Cycle Period                                               | t <sub>JCYC</sub>   | 4       | —   | t <sub>CYC</sub>   |
| J3                | TCLK Clock Pulse Width                                          | t <sub>JCW</sub>    | 26      | —   | ns                 |
| J4                | TCLK Rise and Fall Times                                        | t <sub>JCRF</sub>   | 0       | 3   | ns                 |
| J5                | Boundary Scan Input Data Setup Time to TCLK Rise                | t <sub>BSDST</sub>  | 4       | —   | ns                 |
| J6                | Boundary Scan Input Data Hold Time after TCLK Rise              | t <sub>BSDHT</sub>  | 26      | —   | ns                 |
| J7                | TCLK Low to Boundary Scan Output Data Valid                     | t <sub>BSDV</sub>   | 0       | 33  | ns                 |
| J8                | TCLK Low to Boundary Scan Output High Z                         | t <sub>BSDZ</sub>   | 0       | 33  | ns                 |
| J9                | TMS, TDI Input Data Setup Time to TCLK Rise                     | t <sub>TAPBST</sub> | 4       | —   | ns                 |
| J10               | TMS, TDI Input Data Hold Time after TCLK Rise                   | t <sub>TAPBHT</sub> | 10      | —   | ns                 |
| J11               | TCLK Low to TDO Data Valid                                      | t <sub>TDODV</sub>  | 0       | 26  | ns                 |
| J12               | TCLK Low to TDO High Z                                          | t <sub>TDODZ</sub>  | 0       | 8   | ns                 |
| J13               | TRST Assert Time                                                | t <sub>TRSTAT</sub> | 100     | —   | ns                 |
| J14               | TRST Setup Time (Negation) to TCLK High                         | t <sub>TRSTST</sub> | 10      | —   | ns                 |
| <sup>1</sup> JTAG | EN is expected to be a static signal. Hence, specific timing is | not associated      | with it |     |                    |

JTAG\_EN is expected to be a static signal. Hence, specific timing is not associated with it.



Figure 24. Test Clock Input Timing









(J13)

#### Documentation



Figure 29. BDM Serial Port AC Timing

# 8 Documentation

Documentation regarding the MCF523x and their development support tools is available from a local Freescale distributor, a Freescale semiconductor sales office, the Freescale Literature Distribution Center, or through the Freescale web address at http://www.freescale.com/coldfire.

# 9 Document Revision History

The below table provides a revision history for this document.

| Rev. No. | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Preliminary release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1        | Updated Signal List table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.1      | • Removed duplicate information in the module description sections. The information is all in the Signals Description Table.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.2      | <ul> <li>Corrected Figure 8 pin 81. VDD instead of VSS</li> <li>Changed instances of Motorola to Freescale</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1.3      | <ul> <li>Removed detailed signal description section. This information can be found in the MCF5235RM Chapter 2.</li> <li>Removed detailed feature list. This information can be found in the MCF5235RM Chapter 1.</li> <li>Corrected Figure 2 pin F10. VSS instead of VDD. Change made in Table 2 as well.</li> <li>Corrected Figure 8 pin 81. OVDD instead of VDD. Change made in Table 2 as well.</li> <li>Cleaned up many inconsistencies within the pinout figure signal names</li> <li>Corrected document IDs in Documentation Table</li> </ul> |
| 1.4      | <ul> <li>Added values for 'Maximum operating junction temperature' in Table 8.</li> <li>Added typical values for 'Core operating supply current (master mode)' in Table 9.</li> <li>Added typical values for 'Pad operating supply current (master mode)' in Table 9.</li> <li>Removed unnecessary PLL specifications, #6-9, in Table 10.</li> </ul>                                                                                                                                                                                                 |

#### **Document Revision History**

| Rev. No. | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.5      | <ul> <li>Removed Overview, Features, Modes of Operation, and Address Multiplexing sections. This information can be found in the MCF5235 Reference Manual.</li> <li>Removed list of documentation table in Section 8, "Documentation.". An up-to-date list is always available on our web site.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.6      | Table 9: Changed core supply voltage (V <sub>DD</sub> ) from 1.35-1.65 to 1.4-1.6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1.7      | Table 10: Changed max f <sub>ICO</sub> frequency from "75 MHz" to "150 MHz".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1.8      | <ul> <li>Added Section 5.2.1, "Supply Voltage Sequencing and Separation Cautions."</li> <li>Updated 196MAPBGA package dimensions, Figure 3.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2        | <ul> <li>Table 2: Changed SD_CKE pin location from 139 to "—" for the 160QFP device. Changed QSPI_CS1 pin location from "—" to 139 for the 160QFP device.</li> <li>Figure 8: Changed pin 139 label from "SD_CKE/QSPI_CS1" to "QSPI_CS1/SD_CKE".</li> <li>Removed second sentence from Section 7.10.1, "MII Receive Signal Timing (ERXD[3:0], ERXDV, ERXER, and ERXCLK)," and Section 7.10.2, "MII Transmit Signal Timing (ETXD[3:0], ETXEN, ETXER, ETXCLK)," regarding no minimum frequency requirement for TXCLK.</li> <li>Removed third and fourth paragraphs from Section 7.10.2, "MII Transmit Signal Timing (ETXD[3:0], ETXD[3:0], ETXEN, ETXER, ETXCLK)," as this feature is not supported on this device.</li> </ul> |
| 3        | <ul> <li>Section 5.2.1, "Supply Voltage Sequencing and Separation Cautions" changed PLLV<sub>DD</sub> to V<sub>DDPLL</sub> to match rest of document.</li> <li>Section 5.2.1, "Supply Voltage Sequencing and Separation Cautions" Changed V<sub>DDPLL</sub> voltage level from 1.5V to 3.3V throughout section.</li> <li>Section 5.2.1.1, "Power Up Sequence" first bullet, changed "Use 1 µs" to "Use 1 ms".</li> <li>Corrected position of spec D5 in Figure 14.</li> <li>Table 14: Added DACKn and DREQn to footnote.</li> <li>Table 9, added PLL supply voltage row</li> </ul>                                                                                                                                          |
| 4        | Added part number MCF5235CVF150 in Table 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### Table 26. MCF5235EC Revision History (continued)