Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl27z32vlh4 | | |----------------------------|----------------------------------------------------------------------|--| | Supplier Device Package | 64-LQFP (10x10) | | | Package / Case | 64-LQFP | | | Mounting Type | Surface Mount | | | Operating Temperature | -40°C ~ 105°C (TA) | | | Oscillator Type | External, Internal | | | Data Converters | A/D 19x16b SAR | | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | | RAM Size | 8K x 8 | | | EEPROM Size | - | | | Program Memory Type | FLASH | | | Program Memory Size | 32KB (32K x 8) | | | Number of I/O | 51 | | | Peripherals | DMA, I²S, PWM, WDT | | | Connectivity | I <sup>2</sup> C, FlexIO, SPI, UART/USART, USB | | | Speed | 48MHz | | | Core Size | 32-Bit Single-Core | | | Core Processor | ARM® Cortex®-M0+ | | | Product Status | Active | | | Details | | | Figure 1. System diagram The crossbar switch connects bus masters and slaves using a crossbar switch structure. This structure allows up to four bus masters to access different bus slaves simultaneously, while providing arbitration among the bus masters when they access the same slave. # 2.1 System features The following sections describe the high-level system features. The Flash Option (FOPT) register in the Flash Memory module (FTFA\_FOPT) allows the user to customize the operation of the MCU at boot time. The register contains read-only bits that are loaded from the NVM's option byte in the flash configuration field. Below is boot flow chart for this device. Figure 2. Boot flow chart The blank chip is default to boot from ROM and remaps the vector table to ROM base address, otherwise, it remaps to flash address. # 2.1.6 Clock options This chip provides a wide range of sources to generate the internal clocks. These sources include internal resistor capacitor (IRC) oscillators, external oscillators, external clock sources, and ceramic resonators. These sources can be configured to provide the required performance and optimize the power consumption. The IRC oscillators include the high-speed internal resister capacitor (HIRC) oscillator, the low-speed internal resister capacitor (LIRC) oscillator, and the low power oscillator (LPO). The HIRC oscillator generates a 48 MHz clock and synchronizes with the USB clock in full speed mode to achieve the required accuracy. The LIRC oscillator generates an 8 MHz or 2 MHz clock, and default to 8 MHz system clock on reset. The LIRC oscillator cannot be used in any VLLS modes. The LPO generates a 1 kHz clock and cannot be used in VLLS0 mode. Table 4. Module clocks (continued) | Module | Bus interface clock | Internal clocks | I/O interface clocks | | | | | | |--------------------------|---------------------|-----------------|----------------------|--|--|--|--|--| | I <sup>2</sup> C1 | System Clock | _ | I2C1_SCL | | | | | | | LPUARTO, LPUART1 | Bus clock | LPUART0 clock | _ | | | | | | | | | LPUART1 clock | | | | | | | | UART2 | Bus clock | _ | _ | | | | | | | FlexIO | Bus clock | FlexIO clock | _ | | | | | | | Human-machine interfaces | | | | | | | | | | GPIO | Platform clock | _ | _ | | | | | | # 2.1.7 Security Security state can be enabled via programming flash configuration field (0x40e). After enabling device security, the SWD port cannot access the memory resources of the MCU, and ROM boot loader is also limited to access flash and not allowed to read out flash information via ROM boot loader commands. | Access interface | Secure state | Unsecure operation | |-------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | SWD port | | The debugger can write to the Flash<br>Mass Erase in Progress field of the<br>MDM-AP Control register to trigger a<br>mass erase (Erase All Blocks)<br>command | | ROM boot loader Interface<br>(UART/I2C/SPI/USB) | Limit access to the flash, cannot read out flash content | Send "FlashEraseAllUnsecureh" command or attempt to unlock flash security using the backdoor key | This device features 80-bit unique identification number, which is programmed in factory and loaded to SIM register after power-on reset. # 2.1.8 Power management The Power Management Controller (PMC) expands upon ARM's operational modes of Run, Sleep, and Deep Sleep, to provide multiple configurable modes. These modes can be used to optimize current consumption for a wide range of applications. The WFI or WFE instruction invokes a Wait or a Stop mode, depending on the current configuration. For more information on ARM's operational modes, See the ARM® Cortex User Guide. #### Overview - Single or continuous conversion - Configurable sample time and conversion speed/power - Selectable clock source up to four - Operation in low-power modes for lower noise - Asynchronous clock source for lower noise operation with option to output the clock - Selectable hardware conversion trigger - Automatic compare with interrupt for less-than, greater-than or equal-to, within range, or out-of-range, programmable value - Temperature sensor - Hardware average function up to 32x - Selectable voltage reference: external or alternate - Self-Calibration mode # 2.2.4.1 Temperature sensor This device contains one temperature sensor internally connected to the input channel of AD26, see Table 56 for details of the linearity factor. The sensor must be calibrated to gain good accuracy, so as to provide good linearity, see also AN3031. We recommend to use internal reference voltage as ADC reference with long sample time. ## 2.2.5 **VREF** The Voltage Reference (VREF) can supply an accurate voltage output (1.2V typically) trimmed in 0.5 mV steps. It can be used in applications to provide a reference voltage to external devices or used internally as a reference to analog peripherals such as the ADC or CMP. The VREF supports the following programmable buffer modes: - Bandgap on only, used for stabilization and startup - High power buffer mode - Low-power buffer mode - · Buffer disabled The VREF voltage output signal, bonded on VREFH for 48 QFN, 64 LQFP and 64 MAPBGA packages and on PTE30 for 32 QFN and 36 XFBGA packages, can be used by both internal and external peripherals in low and high power buffer mode. A 100 nF capacitor must always be connected between this pin and VSSA if the VREF is used. This capacitor must be as close to VREFO pin as possible. #### Overview - 16-bit prescaler with compensation that can correct errors between 0.12 ppm and 3906 ppm - Register write protection with register lock mechanism - 1 Hz square wave or second pulse output with optional interrupt #### 2.2.8 PIT The Periodic Interrupt Timer (PIT) is used to generate periodic interrupt to the CPU. It has two independent channels and each channel has a 32-bit counter. Both channels can be chained together to form a 64-bit counter. Channel 0 can be used to periodically trigger DMA channel 0, and channel 1 can be used to periodically trigger DMA channel 1. Either channel can be programmed as an ADC trigger source, or TPM trigger source. Channel 0 can be programmed to trigger DAC. The PIT module has the following features: - Each 32-bit timers is able to generate DMA trigger - Each 32-bit timers is able to generate timeout interrupts - Two timers can be cascaded to form a 64-bit timer - Each timer can be programmed as ADC/TPM trigger source - Timer 0 is able to trigger DAC # 2.2.9 **LPTMR** The low-power timer (LPTMR) can be configured to operate as a time counter with optional prescaler, or as a pulse counter with optional glitch filter, across all power modes, including the low-leakage modes. It can also continue operating through most system reset events, allowing it to be used as a time of day counter. The LPTMR module has the following features: - 16-bit time counter or pulse counter with compare - Optional interrupt can generate asynchronous wakeup from any low-power mode - Hardware trigger output - Counter supports free-running mode or reset on compare - Configurable clock source for prescaler/glitch filter - Configurable input source for pulse counter #### Overview - 1/16 bit-time noise detection - DMA interface # 2.2.12 **LPUART** This product contains two Low-Power UART modules, both of their clock sources are selectable from IRC48M, IRC8M/2M or external crystal clock, and can work in Stop and VLPS modes. They also support 4× to 32× data oversampling rate to meet different applications. The LPUART module has the following features: - Programmable baud rates (13-bit modulo divider) with configurable oversampling ratio from 4× to 32× - Transmit and receive baud rate can operate asynchronous to the bus clock and can be configured independently of the bus clock frequency, support operation in Stop mode - Interrupt, DMA or polled operation - Hardware parity generation and checking - Programmable 8-bit, 9-bit or 10-bit character length - Programmable 1-bit or 2-bit stop bits - Three receiver wakeup methods - Idle line wakeup - Address mark wakeup - Receive data match - Automatic address matching to reduce ISR overhead: - · Address mark matching - Idle line address matching - Address match start, address match end - Optional 13-bit break character generation / 11-bit break character detection - Configurable idle length detection supporting 1, 2, 4, 8, 16, 32, 64 or 128 idle characters - Selectable transmitter output and receiver input polarity # 2.2.13 SPI This device contains two SPI modules. SPI modules support 8-bit and 16-bit modes. FIFO function is available only on SPI1 module. The SPI modules have the following features: # **NOTE** The 48 QFN and 64 MAPBGA packages for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. | 64<br>LQFP | 36<br>XFB<br>GA | 32<br>QFN | 48<br>QFN | 64<br>MAP<br>BGA | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-----------------|-----------|-----------|------------------|----------|----------------------------|----------------------------|------------------------|-----------|----------------|----------------|-----------------|-----------------|------| | - | C1 | ı | ı | 1 | PTE17 | ADC0_DM1/<br>ADC0_SE5a | ADC0_DM1/<br>ADC0_SE5a | PTE17 | SPI0_SCK | UART2_RX | TPM_<br>CLKIN1 | LPTMR0_<br>ALT3 | FXIO0_D1 | | | _ | D1 | _ | ı | _ | PTE18 | ADC0_DP2/<br>ADC0_SE2 | ADC0_DP2/<br>ADC0_SE2 | PTE18 | SPI0_MOSI | | I2CO_SDA | SPI0_MISO | FXIO0_D2 | | | _ | F2 | 9 | _ | _ | VREF0 | VREF0_B | VREF0_B | | | | | | | | | _ | 1 | ı | 1 | C5 | NC | NC | NC | | | | | | | | | 1 | A1 | 1 | ı | A1 | PTE0 | DISABLED | | PTE0/<br>CLKOUT32<br>K | SPI1_MISO | LPUART1_<br>TX | RTC_<br>CLKOUT | CMP0_OUT | I2C1_SDA | | | 2 | 1 | _ | I | B1 | PTE1 | DISABLED | | PTE1 | SPI1_MOSI | LPUART1_<br>RX | | SPI1_MISO | I2C1_SCL | | | 3 | _ | _ | 1 | _ | VDD | VDD | VDD | | | | | | | | | 4 | C4 | 2 | 2 | C4 | VSS | VSS | VSS | | | | | | | | | 5 | B1 | 3 | 3 | E1 | USB0_DP | USB0_DP | USB0_DP | | | | | | | | | 6 | D2 | 4 | 4 | D1 | USB0_DM | USB0_DM | USB0_DM | | | | | | | | | 7 | C3 | 5 | 5 | E2 | USB_VDD | USB_VDD | USB_VDD | | | | | | | | | 8 | C2 | 6 | 6 | D2 | PTE16 | ADC0_DP1/<br>ADC0_SE1 | ADC0_DP1/<br>ADC0_SE1 | PTE16 | SPI0_PCS0 | UART2_TX | TPM_<br>CLKIN0 | | FXIO0_D0 | | | 9 | E3 | ı | 7 | G1 | PTE20 | ADC0_DP0/<br>ADC0_SE0 | ADC0_DP0/<br>ADC0_SE0 | PTE20 | | TPM1_CH0 | LPUARTO_<br>TX | | FXIO0_D4 | | | 10 | E2 | ı | 8 | F1 | PTE21 | ADC0_DM0/<br>ADC0_SE4a | ADC0_DM0/<br>ADC0_SE4a | PTE21 | | TPM1_CH1 | LPUARTO_<br>RX | | FXIO0_D5 | | | 11 | E1 | ı | ı | G2 | PTE22 | ADC0_DP3/<br>ADC0_SE3 | ADC0_DP3/<br>ADC0_SE3 | PTE22 | | TPM2_CH0 | UART2_TX | | FXIO0_D6 | | | 12 | F1 | I | ı | F2 | PTE23 | ADC0_DM3/<br>ADC0_SE7a | ADC0_DM3/<br>ADC0_SE7a | PTE23 | | TPM2_CH1 | UART2_RX | | FXIO0_D7 | | | 13 | D3 | 7 | 9 | F4 | VDDA | VDDA | VDDA | | | | | | | | | 14 | D3 | 7 | 10 | G4 | VREFH | VREFH | VREFH | | | | | | | | | 14 | - | - | 10 | G4 | VREFO | VREFO_A | VREFO_A | | | | | | | | | 15 | D4 | 8 | 11 | G3 | VREFL | VREFL | VREFL | | | | | | | | | 16 | D4 | 8 | 12 | F3 | VSSA | VSSA | VSSA | | | | | | | | | 17 | I | - | 13 | H1 | PTE29 | CMP0_IN5/<br>ADC0_SE4b | CMP0_IN5/<br>ADC0_SE4b | PTE29 | | TPM0_CH2 | TPM_<br>CLKIN0 | | | | | 18 | F2 | 9 | 14 | H2 | PTE30 | ADC0_<br>SE23/<br>CMP0_IN4 | ADCO_<br>SE23/<br>CMPO_IN4 | PTE30 | | TPM0_CH3 | TPM_<br>CLKIN1 | LPUART1_<br>TX | LPTMR0_<br>ALT1 | | | 19 | _ | _ | _ | Н3 | PTE31 | DISABLED | | PTE31 | | TPM0_CH4 | | | | | | 64<br>LQFP | 36<br>XFB<br>GA | 32<br>QFN | 48<br>QFN | 64<br>Map<br>Bga | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|-----------------|-----------|-----------|------------------|-------------------|-----------|-----------|-------------------|-----------|----------------------|----------|-----------|----------|------| | 50 | A5 | 26 | 38 | A8 | PTC5/<br>LLWU_P9 | DISABLED | | PTC5/<br>LLWU_P9 | SPI0_SCK | LPTMR0_<br>ALT2 | | | CMP0_OUT | | | 51 | B4 | 27 | 39 | A7 | PTC6/<br>LLWU_P10 | CMP0_IN0 | CMP0_IN0 | PTC6/<br>LLWU_P10 | SPI0_MOSI | EXTRG_IN | | SPI0_MISO | | | | 52 | A4 | 28 | 40 | B6 | PTC7 | CMP0_IN1 | CMP0_IN1 | PTC7 | SPI0_MISO | audioUSB_<br>SOF_OUT | | SPI0_MOSI | | | | 53 | _ | _ | _ | A6 | PTC8 | CMP0_IN2 | CMP0_IN2 | PTC8 | I2C0_SCL | TPM0_CH4 | | | | | | 54 | _ | _ | _ | B5 | PTC9 | CMP0_IN3 | CMP0_IN3 | PTC9 | I2C0_SDA | TPM0_CH5 | | | | | | 55 | - | _ | _ | В4 | PTC10 | DISABLED | | PTC10 | I2C1_SCL | | | | | | | 56 | - | - | _ | A5 | PTC11 | DISABLED | | PTC11 | I2C1_SDA | | | | | | | 57 | _ | _ | 41 | C3 | PTD0 | DISABLED | | PTD0 | SPI0_PCS0 | | TPM0_CH0 | | FXIO0_D0 | | | 58 | _ | _ | 42 | A4 | PTD1 | ADC0_SE5b | ADC0_SE5b | PTD1 | SPI0_SCK | | TPM0_CH1 | | FXIO0_D1 | | | 59 | _ | _ | 43 | C2 | PTD2 | DISABLED | | PTD2 | SPI0_MOSI | UART2_RX | TPM0_CH2 | SPI0_MISO | FXIO0_D2 | | | 60 | _ | _ | 44 | В3 | PTD3 | DISABLED | | PTD3 | SPI0_MISO | UART2_TX | TPM0_CH3 | SPI0_MOSI | FXIO0_D3 | | | 61 | A3 | 29 | 45 | A3 | PTD4/<br>LLWU_P14 | DISABLED | | PTD4/<br>LLWU_P14 | SPI1_PCS0 | UART2_RX | TPM0_CH4 | | FXIO0_D4 | | | 62 | B3 | 30 | 46 | C1 | PTD5 | ADC0_SE6b | ADC0_SE6b | PTD5 | SPI1_SCK | UART2_TX | TPM0_CH5 | | FXIO0_D5 | | | 63 | B2 | 31 | 47 | B2 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI1_MOSI | LPUARTO_<br>RX | I2C1_SDA | SPI1_MISO | FXIO0_D6 | | | 64 | A2 | 32 | 48 | A2 | PTD7 | DISABLED | | PTD7 | SPI1_MISO | LPUARTO_<br>TX | I2C1_SCL | SPI1_MOSI | FXIO0_D7 | | # 4.2 Pin properties The following table lists the pin properties. | 64 LQFP | 36<br>XFBGA | 32 QFN | 48 QFN | 64 MAPBGA | Pin name | Driver strength | Default status after POR | Pullup/ pulldown setting after POR | Slew rate after POR | Passive pin filter after POR | Open drain | Pin interrupt | |---------|-------------|--------|--------|-----------|----------|-----------------|--------------------------|------------------------------------|---------------------|------------------------------|------------|---------------| | _ | C1 | _ | _ | | PTE17 | ND | HI-Z | _ | FS | N | N | Y | | _ | D1 | _ | _ | _ | PTE18 | ND | Hi-Z | _ | FS | N | N | Υ | #### NOTE The 48 QFN package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. Figure 7. 48 QFN Pinout diagram (transparent top view) The figure below shows the 64 MAPBGA pinouts. #### **NOTE** The 64 MAPBGA package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit freescale.com/KPYW for more details. Figure 8. 64 MAPBGA Pinout diagram (transparent top view) The figure below shows the 64 LQFP pinouts: Figure 9. 64 LQFP Pinout diagram (top view) The figure below shows the 36 XFBGA pinouts: Figure 12. 64-pin LQFP package dimensions 2 Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|-------| | | clock disable, 2 MHz core / 0.5 MHz flash, V <sub>DD</sub> = 3.0 V<br>• at 25 °C | _ | 91 | 136.5 | μА | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current— 2 MHz LIRC mode, While(1) loop in flash all peripheral clock disable, 125 kHz core / 31.25 kHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 34 | 51 | μΑ | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current— 8 MHz LIRC mode, While(1) loop in flash all peripheral clock disable, 4 MHz core / 1 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 212 | 318 | μΑ | | | I <sub>DD_VLPR</sub> | Very-low-power run mode current—8 MHz LIRC mode, While(1) loop in flash all peripheral clock enable, 4 MHz core / 1 MHz flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 302 | 392.6 | μΑ | | | I <sub>DD_WAIT</sub> | Wait mode current—core disabled, 48 MHz system/24 MHz bus, flash disabled (flash doze enabled), all peripheral clocks disabled, MCG_Lite under HIRC mode, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 1.81 | 2.12 | mA | | | I <sub>DD_WAIT</sub> | Wait mode current—core disabled, 24 MHz system/12 MHz bus, flash disabled (flash doze enabled), all peripheral clocks disabled, MCG_Lite under HIRC mode, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 1.27 | 1.46 | mA | | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current, core disabled, 4 MHz system/ 1 MHz bus and flash, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 156 | 193.2 | μA | | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current, core disabled, 2 MHz system/ 0.5 MHz bus and flash, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 63 | 100.8 | μА | | | I <sub>DD_VLPW</sub> | Very-low-power wait mode current, core disabled, 125 kHz system/ 31.25 kHz bus and flash, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 32 | 48 | μА | | | I <sub>DD_PSTOP2</sub> | Partial Stop 2, core and system clock disabled, 12 MHz bus and flash, V <sub>DD</sub> = 3.0 V • at 25 °C | _ | 1.68 | 2.05 | mA | | | I <sub>DD_PSTOP2</sub> | Partial Stop 2, core and system clock disabled, flash doze enabled, 12 MHz bus, V <sub>DD</sub> = 3.0 V • at 25 °C | | | | | | Table 39. Power consumption operating behaviors (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------------------|------|-------|-------|------|-------| | I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current, all peripheral disable, at 3.0 V • at 25 °C and below | _ | 1.43 | 1.58 | μΑ | | | | • at 50 °C | _ | 2.06 | 2.52 | | | | | • at 70 °C | _ | 3.51 | 5.20 | | | | | • at 85 °C | _ | 5.91 | 7.60 | | | | | • at 105 °C | _ | 13.36 | 17.08 | | | | I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current with RTC current, at 3.0 V • at 25 °C and below | _ | 1.83 | 1.98 | μА | 3 | | | • at 50 °C | _ | 2.47 | 2.93 | | | | | • at 70 °C | _ | 3.96 | 5.65 | | | | | • at 85 °C | _ | 6.44 | 8.13 | | | | | • at 105 °C | _ | 13.84 | 17.56 | | | | I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current with RTC current, at 1.8 V | _ | 1.68 | 1.83 | μA | 3 | | | at 25 °C and below | _ | 2.27 | 2.73 | | | | | • at 50 °C | _ | 3.66 | 5.35 | | | | | • at 70 °C | _ | 5.97 | 7.66 | | | | | • at 85 °C | | 12.92 | 16.64 | | | | | • at 105 °C | | 12.32 | 10.04 | | | | I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current all peripheral disabled at 3.0 V • at 25 °C and below | _ | 0.84 | 1.06 | | | | | • at 50°C | _ | 1.19 | 1.33 | | | | | • at 70°C | _ | 2.03 | 2.62 | μΑ | | | | • at 85°C | _ | 3.54 | 4.13 | | | | | • at 105 °C | _ | 8.53 | 9.98 | | | | I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current RTC enabled at 3.0 V | | 1.00 | 1.40 | | 3 | | | at 25 °C and below | _ | 1.26 | 1.48 | | | | | • at 50°C | _ | 1.61 | 1.75 | _ | | | | • at 70°C | _ | 2.5 | 3.09 | μA | | | | • at 85°C | - | 4.07 | 4.66 | | | | | • at 105 °C | _ | 9 | 10.45 | | | | I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current RTC enabled at 1.8 V | | | | | 3 | | | • at 25 °C and below | - | 1.08 | 1.30 | | | | | | - | 1.42 | 1.56 | | | # NXP Table 55. 16-bit ADC operating conditions (continued) | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |-------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|--------|-------------------|---------|------|-------| | f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 13-bit mode | 1.0 | _ | 18.0 | MHz | 4 | | f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode | 2.0 | _ | 12.0 | MHz | 4 | | C <sub>rate</sub> | ADC conversion rate | ≤ 13-bit modes No ADC hardware averaging Continuous conversions enabled, subsequent conversion time | 20.000 | _ | 818.330 | ksps | 5 | | C <sub>rate</sub> | ADC conversion rate | No ADC hardware averaging Continuous conversions enabled, subsequent conversion time | 37.037 | _ | 461.467 | ksps | 5 | - 1. Typical values assume $V_{DDA} = 3.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 1.0 \text{ MHz}$ , unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. DC potential difference. - 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 $\Omega$ analog source resistance. The $R_{AS}/C_{AS}$ time constant should be kept to < 1 ns. - 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear. - 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool. Figure 24. ADC input impedance equivalency diagram Figure 25. Typical ENOB vs. ADC\_CLK for 16-bit differential mode Figure 26. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode # 5.3.6.1.3 Voltage reference electrical specifications Table 57. VREF full-range operating requirements | Symbol | Description | Min. | Max. | Unit | Notes | |-----------|----------------|------|------|------|-------| | $V_{DDA}$ | Supply voltage | | 3.6 | ٧ | | | Table 62. | SPI master mode timing | on slew rate enabled | pads (continued) | |-----------|------------------------|----------------------|------------------| |-----------|------------------------|----------------------|------------------| | Num. | Symbol | Description | Min. | Max. | Unit | Note | |------|-----------------|--------------------------------|--------------------------|-------------------------------|------|------| | 5 | twspsck | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | 1024 x<br>t <sub>periph</sub> | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 96 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 0 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 52 | ns | | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>periph</sub> - 25 | ns | _ | | | t <sub>Fl</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 36 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | - 1. For SPI0 $f_{periph}$ is the bus clock ( $f_{BUS}$ ). For SPI1 $f_{periph}$ is the system clock ( $f_{SYS}$ ). - 2. $t_{periph} = 1/f_{periph}$ - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 29. SPI master mode timing (CPHA = 0) #### **Electrical characteristics** Figure 32. SPI slave mode timing (CPHA = 1) # 5.5.3 Inter-Integrated Circuit Interface (I2C) timing Table 65. I2C timing | Characteristic | Symbol | Symbol Standard Mode | | Fast Mode | | Unit | |----------------------------------------------------------------------------------------------|-----------------------|----------------------|-------------------|------------------------------------|------------------|------| | | | Minimum | Maximum | Minimum | Maximum | | | SCL Clock Frequency | f <sub>SCL</sub> | 0 | 100 | 0 | 400 <sup>1</sup> | kHz | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4 | _ | 0.6 | _ | μs | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | 1.25 | _ | μs | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4 | _ | 0.6 | _ | μs | | Set-up time for a repeated START condition | t <sub>SU</sub> ; STA | 4.7 | _ | 0.6 | _ | μs | | Data hold time for I <sup>2</sup> C bus devices | t <sub>HD</sub> ; DAT | 0 <sup>2</sup> | 3.45 <sup>3</sup> | 04 | 0.9 <sup>2</sup> | μs | | Data set-up time | t <sub>SU</sub> ; DAT | 250 <sup>5</sup> | _ | 100 <sup>3</sup> , <sup>6</sup> | _ | ns | | Rise time of SDA and SCL signals | t <sub>r</sub> | _ | 1000 | 20 +0.1C <sub>b</sub> <sup>7</sup> | 300 | ns | | Fall time of SDA and SCL signals | t <sub>f</sub> | _ | 300 | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300 | ns | | Set-up time for STOP condition | t <sub>SU</sub> ; STO | 4 | _ | 0.6 | _ | μs | | Bus free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | 0 | 50 | ns | <sup>1.</sup> The maximum SCL Clock Frequency in Fast mode with maximum bus loading can be achieved only when using the high drive pins across the full voltage range and when using the normal drive pins and VDD ≥ 2.7 V. If the USB module is not used, leave the USB data pins (USB0\_DP, USB0\_DM) floating. Connect USB\_VDD to ground through a $10 \text{ k}\Omega$ resistor if the USB module is not used. # 6.1.5 Crystal oscillator When using an external crystal or ceramic resonator as the frequency reference for the MCU clock system, refer to the following table and diagrams. The feedback resistor, RF, is incorporated internally with the low power oscillators. An external feedback is required when using high gain (HGO=1) mode. The series resistor, RS, is required in high gain (HGO=1) mode when the crystal or resonator frequency is below 2MHz. Otherwise, the low power oscillator (HGO=0) must not have any series resistance; and the high frequency, high gain oscillator with a frequency above 2MHz does not require any series resistance. Internal load capacitors (Cx, Cy) are provided in the low frequency (32.786kHz) mode. Use the SCxP bits in the OSC0\_CR register to adjust the load capacitance for the crystal. Typically, values of 10pf to 16pF are sufficient for 32.768kHz crystals that have a 12.5pF CL specification. The internal load capacitor selection must not be used for high frequency crystals and resonators. Table 67. External crystal/resonator connections | Oscillator mode | Oscillator mode | |--------------------------------------|----------------------| | Low frequency (32.768kHz), low power | Diagram 1 | | Low frequency (32.768kHz), high gain | Diagram 2, Diagram 4 | | High frequency (1-32MHz), low power | Diagram 3 | | High frequency (1-32MHz), high gain | Diagram 4 | Figure 40. Crystal connection – Diagram 1 - Freescale Freedom Development Platform: http://www.freescale.com/freedom - Tower System Development Platform: http://www.freescale.com/tower #### IDEs for Kinetis MCUs - Kinetis Design Studio IDE: http://www.freescale.com/kds - Partner IDEs: http://www.freescale.com/kide ### **Development Tools** - PEG Graphics Software: http://www.freescale.com/peg - Processor Expert Software and Embedded Components: http://www.freescale.com/processorexpert) #### Run-time Software - Kinetis SDK: http://www.freescale.com/ksdk - Kinetis Bootloader: http://www.freescale.com/kboot - ARM mbed Development Platform: http://www.freescale.com/mbed - MQX RTOS: http://www.freescale.com/mqx For all other partner-developed software and tools, visit http://www.freescale.com/partners. # 7 Part identification # 7.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. # 7.2 Format Part numbers for this device have the following format: Q KL## A FFF R T PP CC N