



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 16825                                                          |
| Number of Logic Elements/Cells | 215360                                                         |
| Total RAM Bits                 | 13455360                                                       |
| Number of I/O                  | 285                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 0.95V ~ 1.05V                                                  |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                             |
| Package / Case                 | 484-FBGA, FCBGA                                                |
| Supplier Device Package        | 484-FCBGA (19x19)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc7a200t-l1sbg484i |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Table 1: Absolute Maximum Ratings<sup>(1)</sup> (Cont'd)

| Symbol           | Description                                                    | Min | Max  | Units |
|------------------|----------------------------------------------------------------|-----|------|-------|
| Temperature      |                                                                |     |      |       |
| T <sub>STG</sub> | Storage temperature (ambient)                                  | -65 | 150  | °C    |
| т                | Maximum soldering temperature for Pb/Sn component bodies (6)   | -   | +220 | °C    |
| ISOL             | Maximum soldering temperature for Pb-free component bodies (6) | -   | +260 | °C    |
| Tj               | Maximum junction temperature <sup>(6)</sup>                    | 1   | +125 | °C    |

#### Notes:

- 2. The lower absolute voltage specification always applies.
- 3. For I/O operation, refer to UG471: 7 Series FPGAs SelectIO Resources User Guide.
- 4. The maximum limit applied to DC signals.
- 5. For maximum undershoot and overshoot AC specifications, see Table 4.
- 6. For soldering guidelines and thermal considerations, see UG475: 7 Series FPGA Packaging and Pinout Specification.

### Table 2: Recommended Operating Conditions<sup>(1)(2)</sup>

| Symbol                                 | Description                                                                                          | Min   | Тур  | Max                     | Units    |
|----------------------------------------|------------------------------------------------------------------------------------------------------|-------|------|-------------------------|----------|
| FPGA Logic                             | · · · · · ·                                                                                          |       |      |                         | <u>.</u> |
| M                                      | Internal supply voltage                                                                              | 0.95  | 1.00 | 1.05                    | V        |
| V <sub>CCINT</sub>                     | For -2L (0.9V) devices: internal supply voltage                                                      | 0.87  | 0.90 | 0.93                    | V        |
| V <sub>CCAUX</sub>                     | Auxiliary supply voltage                                                                             | 1.71  | 1.80 | 1.89                    | V        |
| V <sub>CCBRAM</sub>                    | Block RAM supply voltage                                                                             | 0.95  | 1.00 | 1.05                    | V        |
| V <sub>CCO</sub> <sup>(3)(4)</sup>     | Supply voltage for 3.3V HR I/O banks                                                                 | 1.14  | -    | 3.465                   | V        |
| V (5)                                  | I/O input voltage                                                                                    | -0.20 | -    | V <sub>CCO</sub> + 0.20 | V        |
| V <sub>IN</sub> <sup>(5)</sup>         | I/O input voltage for V <sub>REF</sub> and differential I/O standards                                | -0.20 | -    | 2.625                   | V        |
| I <sub>IN</sub> <sup>(6)</sup>         | Maximum current through any pin in a powered or unpowered bank when forward biasing the clamp diode. | -     | -    | 10                      | mA       |
| V <sub>CCBATT</sub> <sup>(7)</sup>     | Battery voltage                                                                                      | 1.0   | -    | 1.89                    | V        |
| GTP Transceiv                          | ver                                                                                                  |       |      |                         | 1        |
| V <sub>MGTAVCC</sub> <sup>(8)(9)</sup> | Analog supply voltage for the GTP transmitter and receiver circuits                                  | 0.97  | 1.0  | 1.03                    | V        |
| V <sub>MGTAVTT</sub> <sup>(8)(9)</sup> | Analog supply voltage for the GTP transmitter and receiver termination circuits                      | 1.17  | 1.2  | 1.23                    | V        |
| XADC                                   |                                                                                                      |       |      |                         |          |
| V <sub>CCADC</sub>                     | XADC supply relative to GNDADC                                                                       | 1.71  | 1.80 | 1.89                    | V        |
| V <sub>REFP</sub>                      | Externally supplied reference voltage                                                                | 1.20  | 1.25 | 1.30                    | V        |

<sup>1.</sup> Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.

# Power-On/Off Power Supply Sequencing

The recommended power-on sequence is V<sub>CCINT</sub>, V<sub>CCBRAM</sub>, V<sub>CCAUX</sub>, and V<sub>CCO</sub> to achieve minimum current draw and ensure that the I/Os are 3-stated at power-on. The recommended power-off sequence is the reverse of the power-on sequence. If V<sub>CCINT</sub> and V<sub>CCBRAM</sub> have the same recommended voltage levels then both can be powered by the same supply and ramped simultaneously. If V<sub>CCAUX</sub> and V<sub>CCO</sub> have the same recommended voltage levels then both can be powered by the same powered by the same supply and ramped simultaneously.

For V<sub>CCO</sub> voltages of 3.3V in HR I/O banks and configuration bank 0:

- The voltage difference between V<sub>CCO</sub> and V<sub>CCAUX</sub> must not exceed 2.625V for longer than T<sub>VCCO2VCCAUX</sub> for each power-on/off cycle to maintain device reliability levels.
- The T<sub>VCCO2VCCAUX</sub> time can be allocated in any percentage between the power-on and power-off ramps.

The recommended power-on sequence to achieve minimum current draw for the GTP transceivers is  $V_{CCINT}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ ,  $V_{CCINT}$ ,  $V_{MGTAVCT}$ . There is no recommended sequencing for  $V_{MGTVCCAUX}$ . Both  $V_{MGTAVCC}$  and  $V_{CCINT}$  can be ramped simultaneously. The recommended power-off sequence is the reverse of the power-on sequence to achieve minimum current draw.

If these recommended sequences are not met, current drawn from V<sub>MGTAVTT</sub> can be higher than specifications during power-up and power-down.

- When V<sub>MGTAVTT</sub> is powered before V<sub>MGTAVCC</sub> and V<sub>MGTAVTT</sub> V<sub>MGTAVCC</sub> > 150 mV and V<sub>MGTAVCC</sub> < 0.7V, the V<sub>MGTAVTT</sub> current draw can increase by 460 mA per transceiver during V<sub>MGTAVCC</sub> ramp up. The duration of the current draw can be up to 0.3 x T<sub>MGTAVCC</sub> (ramp time from GND to 90% of V<sub>MGTAVCC</sub>). The reverse is true for power-down.
- When V<sub>MGTAVTT</sub> is powered before V<sub>CCINT</sub> and V<sub>MGTAVTT</sub> V<sub>CCINT</sub> > 150 mV and V<sub>CCINT</sub> < 0.7V, the V<sub>MGTAVTT</sub> current draw can increase by 50 mA per transceiver during V<sub>CCINT</sub> ramp up. The duration of the current draw can be up to 0.3 x T<sub>VCCINT</sub> (ramp time from GND to 90% of V<sub>CCINT</sub>). The reverse is true for power-down.

# LVDS DC Specifications (LVDS\_25)

See <u>UG471</u>: 7 Series FPGAs SelectIO Resources User Guide for more information on the LVDS\_25 standard in the HR I/O banks.

| Table | 11: | LVDS_ | _25 | DC | Specifications |
|-------|-----|-------|-----|----|----------------|
|-------|-----|-------|-----|----|----------------|

| Symbol             | DC Parameter                                                                                                | Conditions                                               | Min   | Тур   | Max   | Units |
|--------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------|-------|-------|-------|
| V <sub>CCO</sub>   | Supply Voltage                                                                                              |                                                          | 2.375 | 2.500 | 2.625 | V     |
| V <sub>OH</sub>    | Output High Voltage for Q and $\overline{Q}$                                                                | $R_T = 100 \ \Omega$ across Q and $\overline{Q}$ signals | -     | -     | 1.675 | V     |
| V <sub>OL</sub>    | Output Low Voltage for Q and $\overline{Q}$                                                                 | $R_T = 100 \Omega$ across Q and $\overline{Q}$ signals   | 0.700 | -     | -     | V     |
| V <sub>ODIFF</sub> | Differential Output Voltage $(Q - \overline{Q})$ ,<br>Q = High $(\overline{Q} - Q)$ , $\overline{Q}$ = High | $R_T = 100 \ \Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 600   | mV    |
| V <sub>OCM</sub>   | Output Common-Mode Voltage                                                                                  | $R_T = 100 \ \Omega$ across Q and $\overline{Q}$ signals | 1.000 | 1.250 | 1.425 | V     |
| V <sub>IDIFF</sub> | Differential Input Voltage (Q – $\overline{Q}$ ), Q = High ( $\overline{Q}$ – Q), $\overline{Q}$ = High     |                                                          | 100   | 350   | 600   | mV    |
| V <sub>ICM</sub>   | Input Common-Mode Voltage                                                                                   |                                                          | 0.300 | 1.200 | 1.425 | V     |

# **AC Switching Characteristics**

All values represented in this data sheet are based on the speed specifications in v1.07 from the 14.4/2012.4 device pack for ISE® Design Suite14.4 and Vivado® Design Suite 2012.4 for the -3, -2, -2L (1.0V), and -1 speed grades and v1.05 from the 14.4/2012.4 device pack for the -2L (0.9V) speed grade.

Switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

## Advance Product Specification

These specifications are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.

## Preliminary Product Specification

These specifications are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.

## Production Product Specification

These specifications are released once enough production silicon of a particular device family member has been characterized to provide full correlation between specifications and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades.

# **Testing of AC Switching Characteristics**

Internal timing parameters are derived from measuring internal test patterns. All AC switching characteristics are representative of worst-case supply voltage and junction temperature conditions.

For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer and back-annotate to the simulation net list. Unless otherwise noted, values apply to all Artix-7 FPGAs.

# **Speed Grade Designations**

Since individual family members are produced at different times, the migration from one category to another depends completely on the status of the fabrication process for each device. Table 12 correlates the current status of each Artix-7 device on a per speed grade basis.

### Table 12: Artix-7 Device Speed Grade Designations

| Device   |            | Speed Grade Designations |                        |
|----------|------------|--------------------------|------------------------|
| Device   | Advance    | Preliminary              | Production             |
| XC7A100T | -2L (0.9V) |                          | -3, -2, -2L (1.0V), -1 |
| XC7A200T | -2L (0.9V) |                          | -3, -2, -2L (1.0V), -1 |

# **Production Silicon and ISE Software Status**

In some cases, a particular family member (and speed grade) is released to production before a speed specification is released with the correct label (Advance, Preliminary, Production). Any labeling discrepancies are corrected in subsequent speed specification releases.

Table 13 lists the production released Artix-7 device, speed grade, and the minimum corresponding supported speed specification version and ISE software revisions. The ISE software and speed specifications listed are the minimum releases required for production. All subsequent releases of software and speed specifications are valid.

#### Table 13: Artix-7 Device Production Software and Speed Specification Release

| Device   |                    | 1.0V                                                              |                     |  |  |  |  |
|----------|--------------------|-------------------------------------------------------------------|---------------------|--|--|--|--|
|          | -3                 | -3 -2/-2L -1                                                      |                     |  |  |  |  |
| XC7A100T | ISE 14.4 and Vivad | ISE 14.4 and Vivado 2012.4 with the 14.4/2012.4 device pack v1.07 |                     |  |  |  |  |
| XC7A200T | ISE 14.4 and Vivad | o 2012.4 with the 14.4/2012.4                                     | 4 device pack v1.07 |  |  |  |  |

Notes:

1. Blank entries indicate a device and/or speed grade in advance or preliminary status.

# Table 16: 3.3V IOB High Range (HR) Switching Characteristics (Cont'd)

|                   |      | T <sub>IC</sub> | DPI   |      |      | т <sub>ю</sub> | OP    |      |      | T <sub>IC</sub> | TP    |      |       |
|-------------------|------|-----------------|-------|------|------|----------------|-------|------|------|-----------------|-------|------|-------|
| I/O Standard      |      | Speed           | Grade |      |      | Speed          | Grade |      |      | Speed           | Grade |      | Units |
| VO Stanuaru       |      | 1.0V            |       | 0.9V |      | 1.0V           |       | 0.9V |      | 1.0V            |       | 0.9V | Units |
|                   | -3   | -2/-2L          | -1    | -2L  | -3   | -2/-2L         | -1    | -2L  | -3   | -2/-2L          | -1    | -2L  |       |
| HSTL_II_F         | 0.65 | 0.73            | 0.80  | 0.85 | 1.12 | 1.24           | 1.49  | 1.71 | 1.69 | 1.90            | 2.32  | 2.36 | ns    |
| HSTL_I_18_F       | 0.67 | 0.75            | 0.82  | 0.87 | 1.13 | 1.26           | 1.51  | 1.72 | 1.70 | 1.92            | 2.34  | 2.37 | ns    |
| HSTL_II_18_F      | 0.66 | 0.75            | 0.81  | 0.87 | 1.12 | 1.24           | 1.49  | 1.71 | 1.69 | 1.90            | 2.32  | 2.36 | ns    |
| DIFF_HSTL_I_F     | 0.68 | 0.76            | 0.83  | 0.85 | 1.18 | 1.30           | 1.56  | 1.77 | 1.75 | 1.96            | 2.39  | 2.42 | ns    |
| DIFF_HSTL_II_F    | 0.68 | 0.76            | 0.83  | 0.85 | 1.21 | 1.33           | 1.59  | 1.77 | 1.78 | 1.99            | 2.42  | 2.42 | ns    |
| DIFF_HSTL_I_18_F  | 0.71 | 0.79            | 0.86  | 0.87 | 1.21 | 1.33           | 1.59  | 1.77 | 1.78 | 1.99            | 2.42  | 2.42 | ns    |
| DIFF_HSTL_II_18_F | 0.70 | 0.78            | 0.85  | 0.87 | 1.21 | 1.33           | 1.59  | 1.77 | 1.78 | 1.99            | 2.42  | 2.42 | ns    |
| LVCMOS33_S4       | 1.26 | 1.34            | 1.41  | 1.62 | 3.80 | 3.93           | 4.18  | 4.41 | 4.37 | 4.59            | 5.01  | 5.06 | ns    |
| LVCMOS33_S8       | 1.26 | 1.34            | 1.41  | 1.62 | 3.52 | 3.65           | 3.90  | 4.13 | 4.09 | 4.31            | 4.73  | 4.78 | ns    |
| LVCMOS33_S12      | 1.26 | 1.34            | 1.41  | 1.62 | 3.09 | 3.21           | 3.46  | 3.69 | 3.65 | 3.87            | 4.29  | 4.34 | ns    |
| LVCMOS33_S16      | 1.26 | 1.34            | 1.41  | 1.62 | 3.40 | 3.52           | 3.77  | 4.00 | 3.97 | 4.18            | 4.60  | 4.65 | ns    |
| LVCMOS33_F4       | 1.26 | 1.34            | 1.41  | 1.62 | 3.26 | 3.38           | 3.64  | 3.86 | 3.83 | 4.04            | 4.46  | 4.51 | ns    |
| LVCMOS33_F8       | 1.26 | 1.34            | 1.41  | 1.62 | 2.74 | 2.87           | 3.12  | 3.35 | 3.31 | 3.52            | 3.95  | 4.00 | ns    |
| LVCMOS33_F12      | 1.26 | 1.34            | 1.41  | 1.62 | 2.55 | 2.68           | 2.93  | 3.16 | 3.12 | 3.34            | 3.76  | 3.81 | ns    |
| LVCMOS33_F16      | 1.26 | 1.34            | 1.41  | 1.62 | 2.55 | 2.68           | 2.93  | 3.16 | 3.12 | 3.34            | 3.76  | 3.81 | ns    |
| LVCMOS25_S4       | 1.12 | 1.20            | 1.27  | 1.43 | 3.13 | 3.26           | 3.51  | 3.72 | 3.70 | 3.91            | 4.34  | 4.37 | ns    |
| LVCMOS25_S8       | 1.12 | 1.20            | 1.27  | 1.43 | 2.88 | 3.01           | 3.26  | 3.49 | 3.45 | 3.67            | 4.09  | 4.14 | ns    |
| LVCMOS25_S12      | 1.12 | 1.20            | 1.27  | 1.43 | 2.48 | 2.60           | 2.85  | 3.08 | 3.05 | 3.26            | 3.68  | 3.73 | ns    |
| LVCMOS25_S16      | 1.12 | 1.20            | 1.27  | 1.43 | 2.82 | 2.94           | 3.20  | 3.43 | 3.39 | 3.60            | 4.03  | 4.08 | ns    |
| LVCMOS25_F4       | 1.12 | 1.20            | 1.27  | 1.43 | 2.74 | 2.87           | 3.12  | 3.35 | 3.31 | 3.52            | 3.95  | 4.00 | ns    |
| LVCMOS25_F8       | 1.12 | 1.20            | 1.27  | 1.43 | 2.18 | 2.30           | 2.56  | 2.79 | 2.75 | 2.96            | 3.39  | 3.44 | ns    |
| LVCMOS25_F12      | 1.12 | 1.20            | 1.27  | 1.43 | 2.16 | 2.29           | 2.54  | 2.77 | 2.73 | 2.95            | 3.37  | 3.42 | ns    |
| LVCMOS25_F16      | 1.12 | 1.20            | 1.27  | 1.43 | 2.01 | 2.13           | 2.39  | 2.61 | 2.58 | 2.79            | 3.21  | 3.26 | ns    |
| LVCMOS18_S4       | 0.74 | 0.83            | 0.89  | 0.94 | 1.62 | 1.74           | 1.99  | 2.19 | 2.19 | 2.40            | 2.82  | 2.84 | ns    |
| LVCMOS18_S8       | 0.74 | 0.83            | 0.89  | 0.94 | 2.18 | 2.30           | 2.56  | 2.79 | 2.75 | 2.96            | 3.39  | 3.44 | ns    |
| LVCMOS18_S12      | 0.74 | 0.83            | 0.89  | 0.94 | 2.18 | 2.30           | 2.56  | 2.79 | 2.75 | 2.96            | 3.39  | 3.44 | ns    |
| LVCMOS18_S16      | 0.74 | 0.83            | 0.89  | 0.94 | 1.52 | 1.65           | 1.90  | 2.13 | 2.09 | 2.31            | 2.73  | 2.78 | ns    |
| LVCMOS18_S24      | 0.74 | 0.83            | 0.89  | 0.94 | 1.60 | 1.72           | 1.98  | 2.21 | 2.17 | 2.38            | 2.81  | 2.86 | ns    |
| LVCMOS18_F4       | 0.74 | 0.83            | 0.89  | 0.94 | 1.45 | 1.57           | 1.82  | 2.05 | 2.01 | 2.23            | 2.65  | 2.70 | ns    |
| LVCMOS18_F8       | 0.74 | 0.83            | 0.89  | 0.94 | 1.68 | 1.80           | 2.06  | 2.29 | 2.25 | 2.46            | 2.89  | 2.94 | ns    |
| LVCMOS18_F12      | 0.74 | 0.83            | 0.89  | 0.94 | 1.68 | 1.80           | 2.06  | 2.29 | 2.25 | 2.46            | 2.89  | 2.94 | ns    |
| LVCMOS18_F16      | 0.74 | 0.83            | 0.89  | 0.94 | 1.40 | 1.52           | 1.77  | 2.00 | 1.97 | 2.18            | 2.60  | 2.65 | ns    |
| LVCMOS18_F24      | 0.74 | 0.83            | 0.89  | 0.94 | 1.34 | 1.46           | 1.71  | 1.94 | 1.90 | 2.12            | 2.54  | 2.59 | ns    |
| LVCMOS15_S4       | 0.77 | 0.86            | 0.93  | 0.98 | 2.05 | 2.18           | 2.43  | 2.50 | 2.62 | 2.84            | 3.26  | 3.15 | ns    |
| LVCMOS15_S8       | 0.77 | 0.86            | 0.93  | 0.98 | 2.09 | 2.21           | 2.46  | 2.69 | 2.65 | 2.87            | 3.29  | 3.34 | ns    |
| LVCMOS15_S12      | 0.77 | 0.86            | 0.93  | 0.98 | 1.59 | 1.71           | 1.96  | 2.19 | 2.15 | 2.37            | 2.79  | 2.84 | ns    |
| LVCMOS15_S16      | 0.77 | 0.86            | 0.93  | 0.98 | 1.59 | 1.71           | 1.96  | 2.19 | 2.15 | 2.37            | 2.79  | 2.84 | ns    |

# **Output Serializer/Deserializer Switching Characteristics**

# Table 21: OSERDES Switching Characteristics

|                                                             |                                               |            | Speed      | Grade      |            |    |
|-------------------------------------------------------------|-----------------------------------------------|------------|------------|------------|------------|----|
| Symbol                                                      | Description                                   |            | 1.0V       | 0.9V       | Units      |    |
|                                                             |                                               | -3         | -2/-2L     | -1         | -2L        |    |
| Setup/Hold                                                  |                                               |            |            |            |            |    |
| T <sub>OSDCK_D</sub> /T <sub>OSCKD_D</sub>                  | D input setup/hold with respect to CLKDIV     | 0.42/0.03  | 0.45/0.03  | 0.63/0.03  | 0.44/-0.25 | ns |
| T <sub>OSDCK_T</sub> /T <sub>OSCKD_T</sub> <sup>(1)</sup>   | T input setup/hold with respect to CLK        | 0.69/0.13  | 0.73/-0.13 | 0.88/-0.13 | 0.60/-0.25 | ns |
| T <sub>OSDCK_T2</sub> /T <sub>OSCKD_T2</sub> <sup>(1)</sup> | T input setup/hold with respect to CLKDIV     | 0.31/-0.13 | 0.34/-0.13 | 0.39/-0.13 | 0.46/-0.25 | ns |
| T <sub>OSCCK_OCE</sub> /T <sub>OSCKC_OCE</sub>              | OCE input setup/hold with respect to CLK      | 0.32/0.58  | 0.34/0.58  | 0.51/0.58  | 0.21/-0.15 | ns |
| T <sub>OSCCK_S</sub>                                        | SR (reset) input setup with respect to CLKDIV | 0.47       | 0.52       | 0.85       | 0.70       | ns |
| T <sub>OSCCK_TCE</sub> /T <sub>OSCKC_TCE</sub>              | TCE input setup/hold with respect to CLK      | 0.32/0.01  | 0.34/0.01  | 0.51/0.01  | 0.22/-0.15 | ns |
| Sequential Delays                                           |                                               |            |            |            |            |    |
| T <sub>OSCKO_OQ</sub>                                       | Clock to out from CLK to OQ                   | 0.40       | 0.42       | 0.48       | 0.54       | ns |
| Т <sub>ОSCKO_TQ</sub>                                       | Clock to out from CLK to TQ                   | 0.47       | 0.49       | 0.56       | 0.63       | ns |
| Combinatorial                                               |                                               |            | 1          |            |            |    |
| T <sub>OSDO_TTQ</sub>                                       | T input to TQ Out                             | 0.83       | 0.92       | 1.11       | 1.18       | ns |

Notes:

1.  $T_{OSDCK_{T2}}$  and  $T_{OSCKD_{T2}}$  are reported as  $T_{OSDCK_{T}}/T_{OSCKD_{T}}$  in TRACE report.

# CLB Distributed RAM Switching Characteristics (SLICEM Only)

# Table 25: CLB Distributed RAM Switching Characteristics

| Symbol                                             | Description                                                |           | 1.0V      |           | 0.9V      | Units   |
|----------------------------------------------------|------------------------------------------------------------|-----------|-----------|-----------|-----------|---------|
|                                                    |                                                            | -3        | -2/-2L    | -1        | -2L       |         |
| Sequential Delays                                  |                                                            |           |           |           |           |         |
| Т <sub>SHCKO</sub>                                 | Clock to A – B outputs                                     | 0.98      | 1.09      | 1.32      | 1.54      | ns, Max |
| T <sub>SHCKO_1</sub>                               | Clock to AMUX – BMUX outputs                               | 1.37      | 1.53      | 1.86      | 2.18      | ns, Max |
| Setup and Hold Time                                | s Before/After Clock CLK                                   |           |           |           |           |         |
| T <sub>DS_LRAM</sub> /T <sub>DH_LRAM</sub>         | A – D inputs to CLK                                        | 0.54/0.28 | 0.60/0.30 | 0.72/0.35 | 0.96/0.40 | ns, Min |
| T <sub>AS_LRAM</sub> /T <sub>AH_LRAM</sub>         | Address An inputs to clock                                 | 0.27/0.55 | 0.30/0.60 | 0.37/0.70 | 0.43/0.71 | ns, Min |
|                                                    | Address An inputs through MUXs and/or carry logic to clock | 0.69/0.18 | 0.77/0.21 | 0.94/0.26 | 1.11/0.29 | ns, Min |
| T <sub>WS_LRAM</sub> /T <sub>WH_LRAM</sub>         | WE input to clock                                          | 0.38/0.10 | 0.43/0.12 | 0.53/0.17 | 0.62/0.13 | ns, Min |
| T <sub>CECK_LRAM</sub> /<br>T <sub>CKCE_LRAM</sub> | CE input to CLK                                            | 0.39/0.10 | 0.44/0.11 | 0.53/0.17 | 0.63/0.12 | ns, Min |
| Clock CLK                                          | ·                                                          |           |           |           |           |         |
| T <sub>MPW_LRAM</sub>                              | Minimum pulse width                                        | 1.05      | 1.13      | 1.25      | 0.82      | ns, Min |
| T <sub>MCP</sub>                                   | Minimum clock period                                       | 2.10      | 2.26      | 2.50      | 1.64      | ns, Min |

#### Notes:

- 1. A Zero "0" Hold Time listing indicates no hold time or a negative hold time.
- 2. T<sub>SHCKO</sub> also represents the CLK to XMUX output. Refer to TRACE report for the CLK to XMUX path.

# CLB Shift Register Switching Characteristics (SLICEM Only)

## Table 26: CLB Shift Register Switching Characteristics

|                                                        |                                     |           | Speed Grade |           |           |         |  |  |
|--------------------------------------------------------|-------------------------------------|-----------|-------------|-----------|-----------|---------|--|--|
| Symbol                                                 | Description                         |           | 1.0V        |           | 0.9V      | Units   |  |  |
|                                                        |                                     | -3        | -2/-2L      | -1        | -2L       |         |  |  |
| Sequential Delays                                      |                                     |           |             |           |           |         |  |  |
| T <sub>REG</sub>                                       | Clock to A – D outputs              | 1.19      | 1.33        | 1.61      | 1.89      | ns, Max |  |  |
| T <sub>REG_MUX</sub>                                   | Clock to AMUX – DMUX output         | 1.58      | 1.77        | 2.15      | 2.53      | ns, Max |  |  |
| T <sub>REG_M31</sub>                                   | Clock to DMUX output via M31 output | 1.12      | 1.23        | 1.46      | 1.68      | ns, Max |  |  |
| Setup and Hold Tir                                     | nes Before/After Clock CLK          | I         |             | 1         | 1         |         |  |  |
| T <sub>WS_SHFREG</sub> /<br>T <sub>WH_SHFREG</sub>     | WE input                            | 0.37/0.10 | 0.41/0.12   | 0.51/0.17 | 0.59/0.13 | ns, Min |  |  |
| T <sub>CECK_SHFREG</sub> /<br>T <sub>CKCE_SHFREG</sub> | CE input to CLK                     | 0.37/0.10 | 0.42/0.11   | 0.52/0.17 | 0.60/0.12 | ns, Min |  |  |
| T <sub>DS_SHFREG</sub> /<br>T <sub>DH_SHFREG</sub>     | A – D inputs to CLK                 | 0.33/0.34 | 0.37/0.37   | 0.44/0.43 | 0.54/0.47 | ns, Min |  |  |
| Clock CLK                                              |                                     | L         | 1           | 1         |           |         |  |  |
| T <sub>MPW_SHFREG</sub>                                | Minimum pulse width                 | 0.77      | 0.86        | 0.98      | 1.04      | ns, Min |  |  |

#### Notes:

1. A Zero "0" Hold Time listing indicates no hold time or a negative hold time.

## Table 27: Block RAM and FIFO Switching Characteristics (Cont'd)

| Symbol                                             | Description                                                                                                                                       |            | 1.0V       |            | 0.9V       | Units   |  |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|---------|--|
|                                                    |                                                                                                                                                   | -3 -2/-2L  |            | -1         | -2L        | -       |  |
| T <sub>RCCK_RSTRAM</sub> /T <sub>RCKC_RSTRAM</sub> | Synchronous RSTRAM input                                                                                                                          | 0.32/0.42  | 0.34/0.43  | 0.36/0.46  | 0.40/0.47  | ns, Min |  |
| T <sub>RCCK_WEA</sub> /T <sub>RCKC_WEA</sub>       | Write enable (WE) input (block RAM only)                                                                                                          | 0.44/0.18  | 0.48/0.19  | 0.54/0.20  | 0.64/0.23  | ns, Min |  |
| T <sub>RCCK_WREN</sub> /T <sub>RCKC_WREN</sub>     | WREN FIFO inputs                                                                                                                                  | 0.46/0.30  | 0.46/0.35  | 0.47/0.43  | 0.77/0.44  | ns, Min |  |
| T <sub>RCCK_RDEN</sub> /T <sub>RCKC_RDEN</sub>     | RDEN FIFO inputs                                                                                                                                  | 0.42/0.30  | 0.43/0.35  | 0.43/0.43  | 0.71/0.44  | ns, Min |  |
| Reset Delays                                       |                                                                                                                                                   |            |            |            |            |         |  |
| T <sub>RCO_FLAGS</sub>                             | Reset RST to FIFO flags/pointers <sup>(10)</sup>                                                                                                  | 0.90       | 0.98       | 1.10       | 1.25       | ns, Max |  |
| T <sub>RREC_RST</sub> /T <sub>RREM_RST</sub>       | FIFO reset recovery and removal timing <sup>(11)</sup>                                                                                            | 1.87/-0.81 | 2.07/-0.81 | 2.37/-0.81 | 2.44/-0.71 | ns, Max |  |
| Maximum Frequency                                  |                                                                                                                                                   |            |            | P          | Г          |         |  |
| F <sub>MAX_BRAM_WF_NC</sub>                        | Block RAM (write first and no change modes) when not in SDP RF mode                                                                               | 509.68     | 460.83     | 388.20     | 315.66     | MHz     |  |
| F <sub>MAX_BRAM_RF_PERFORMANCE</sub>               | Block RAM (read first, performance<br>mode) when in SDP RF mode but no<br>address overlap between port A and<br>port B                            | 509.68     | 460.83     | 388.20     | 315.66     | MHz     |  |
| F <sub>MAX_BRAM_RF_DELAYED_WRITE</sub>             | Block RAM (read first, delayed write<br>mode) when in SDP RF mode and<br>there is possibility of overlap between<br>port A and port B addresses   | 447.63     | 404.53     | 339.67     | 268.96     | MHz     |  |
| F <sub>MAX_CAS_WF_NC</sub>                         | Block RAM cascade (write first, no change mode) when cascade but not in RF mode                                                                   | 467.07     | 418.59     | 345.78     | 273.30     | MHz     |  |
| F <sub>MAX_CAS_RF_PERFORMANCE</sub>                | Block RAM cascade (read first,<br>performance mode) when in cascade<br>with RF mode and no possibility of<br>address overlap/one port is disabled | 467.07     | 418.59     | 345.78     | 273.30     | MHz     |  |
| F <sub>MAX_CAS_RF_DELAYED_WRITE</sub>              | When in cascade RF mode and there is<br>a possibility of address overlap<br>between port A and port B                                             | 405.35     | 362.19     | 297.35     | 226.60     | MHz     |  |
| F <sub>MAX_FIFO</sub>                              | FIFO in all modes without ECC                                                                                                                     | 509.68     | 460.83     | 388.20     | 315.66     | MHz     |  |
| F <sub>MAX_ECC</sub>                               | Block RAM and FIFO in ECC configuration                                                                                                           | 410.34     | 365.10     | 297.53     | 215.38     | MHz     |  |

#### Notes:

- 1. TRACE will report all of these parameters as T<sub>RCKO DO</sub>.
- 2. T<sub>RCKO\_DOR</sub> includes T<sub>RCKO\_DOW</sub>, T<sub>RCKO\_DOPR</sub>, and T<sub>RCKO\_DOPW</sub> as well as the B port equivalent timing parameters.
- 3. These parameters also apply to synchronous FIFO with DO\_REG = 0.
- 4.  $T_{RCKO_{DO}}$  includes  $T_{RCKO_{DOP}}$  as well as the B port equivalent timing parameters.
- 5. These parameters also apply to multirate (asynchronous) and synchronous FIFO with DO\_REG = 1.
- 6. T<sub>RCKO\_FLAGS</sub> includes the following parameters: T<sub>RCKO\_AEMPTY</sub>, T<sub>RCKO\_AFULL</sub>, T<sub>RCKO\_EMPTY</sub>, T<sub>RCKO\_FULL</sub>, T<sub>RCKO\_RDERR</sub>, T<sub>RCKO\_WRERR</sub>.
- 7. T<sub>RCKO\_POINTERS</sub> includes both T<sub>RCKO\_RDCOUNT</sub> and T<sub>RCKO\_WRCOUNT</sub>.
- 8. The ADDR setup and hold must be met when EN is asserted (even when WE is deasserted). Otherwise, block RAM data corruption is possible.
- 9. These parameters include both A and B inputs as well as the parity inputs of A and B.
- 10. T<sub>RCO FLAGS</sub> includes the following flags: AEMPTY, AFULL, EMPTY, FULL, RDERR, WRERR, RDCOUNT, and WRCOUNT.
- 11. RDEN and WREN must be held Low prior to and during reset. The FIFO reset must be asserted for at least five positive clock edges of the slowest clock (WRCLK or RDCLK).

### Table 28: DSP48E1 Switching Characteristics (Cont'd)

|                                                     |                                                                |        | Speed  | Grade  |        |       |
|-----------------------------------------------------|----------------------------------------------------------------|--------|--------|--------|--------|-------|
| Symbol                                              | Description                                                    |        | 1.0V   |        | 0.9V   | Units |
|                                                     |                                                                | -3     | -2/-2L | -1     | -2L    |       |
| Clock to Outs from Pipeline Register Clock to       | Output Pins                                                    |        |        |        |        |       |
| T <sub>DSPCKO_P_MREG</sub>                          | CLK MREG to P output                                           | 1.68   | 1.93   | 2.31   | 2.73   | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_MREG</sub>               | CLK MREG to CARRYCASCOUT<br>output                             | 1.92   | 2.21   | 2.64   | 3.12   | ns    |
| T <sub>DSPCKO_P_ADREG_MULT</sub>                    | CLK ADREG to P output using multiplier                         | 2.72   | 3.10   | 3.69   | 4.60   | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_ADREG_MULT</sub>         | CLK ADREG to CARRYCASCOUT output using multiplier              | 2.96   | 3.38   | 4.02   | 4.99   | ns    |
| Clock to Outs from Input Register Clock to O        | utput Pins                                                     |        |        |        |        |       |
| T <sub>DSPCKO_P_AREG_MULT</sub>                     | CLK AREG to P output using multiplier                          | 3.94   | 4.51   | 5.37   | 6.84   | ns    |
| T <sub>DSPCKO_P_BREG</sub>                          | CLK BREG to P output not using multiplier                      | 1.64   | 1.87   | 2.22   | 2.65   | ns    |
| T <sub>DSPCKO_P_CREG</sub>                          | CLK CREG to P output not using multiplier                      | 1.69   | 1.93   | 2.30   | 2.81   | ns    |
| T <sub>DSPCKO_P_DREG_MULT</sub>                     | CLK DREG to P output using multiplier                          | 3.91   | 4.48   | 5.32   | 6.77   | ns    |
| Clock to Outs from Input Register Clock to Ca       | ascading Output Pins                                           |        |        |        |        |       |
| T <sub>DSPCKO_{</sub> ACOUT; BCOUT}_{AREG; BREG}    | CLK (ACOUT, BCOUT) to {A,B} register output                    | 0.64   | 0.73   | 0.87   | 1.02   | ns    |
| T <sub>DSPCKO_</sub> CARRYCASCOUT_{AREG, BREG}_MULT | CLK (AREG, BREG) to<br>CARRYCASCOUT output using<br>multiplier | 4.19   | 4.79   | 5.70   | 7.24   | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_BREG</sub>               | CLK BREG to CARRYCASCOUT<br>output not using multiplier        | 1.88   | 2.15   | 2.55   | 3.04   | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_DREG_MULT</sub>          | CLK DREG to CARRYCASCOUT<br>output using multiplier            | 4.16   | 4.76   | 5.65   | 7.17   | ns    |
| T <sub>DSPCKO_CARRYCASCOUT_CREG</sub>               | CLK CREG to CARRYCASCOUT<br>output                             | 1.94   | 2.21   | 2.63   | 3.20   | ns    |
| Maximum Frequency                                   |                                                                |        |        | 1      |        |       |
| F <sub>MAX</sub>                                    | With all registers used                                        | 628.93 | 550.66 | 464.25 | 363.77 | MHz   |
| F <sub>MAX_PATDET</sub>                             | With pattern detector                                          | 531.63 | 465.77 | 392.93 | 310.08 | MHz   |
| FMAX_MULT_NOMREG                                    | Two register multiply without MREG                             | 349.28 | 305.62 | 257.47 | 210.44 | MHz   |
| F <sub>MAX_MULT_NOMREG_PATDET</sub>                 | Two register multiply without MREG with pattern detect         | 317.26 | 277.62 | 233.92 | 191.28 | MHz   |
| FMAX_PREADD_MULT_NOADREG                            | Without ADREG                                                  | 397.30 | 346.26 | 290.44 | 223.26 | MHz   |
| FMAX_PREADD_MULT_NOADREG_PATDET                     | Without ADREG with pattern detect                              | 397.30 | 346.26 | 290.44 | 223.26 | MHz   |
| F <sub>MAX_NOPIPELINEREG</sub>                      | Without pipeline registers (MREG, ADREG)                       | 260.01 | 227.01 | 190.69 | 150.13 | MHz   |
| F <sub>MAX_NOPIPELINEREG_PATDET</sub>               | Without pipeline registers (MREG, ADREG) with pattern detect   | 241.72 | 211.15 | 177.43 | 140.10 | MHz   |

## Table 32: Horizontal Clock Buffer Switching Characteristics (BUFH)

|                                              |                                |          |         | Speed     | Grade     | ade       |     |
|----------------------------------------------|--------------------------------|----------|---------|-----------|-----------|-----------|-----|
| Symbol                                       | Description                    |          |         | 1.0V      | 0.9V      | Units     |     |
|                                              |                                |          | -3      | -2/-2L    | -1        | -2L       |     |
| Т <sub>внско_о</sub>                         | BUFH delay from I to O         |          | 0.10    | 0.11      | 0.13      | 0.16      | ns  |
| T <sub>BHCCK_CE</sub> /T <sub>BHCKC_CE</sub> | CE pin setup and hold          | 0.1      | 19/0.13 | 0.22/0.15 | 0.28/0.21 | 0.35/0.08 | ns  |
| Maximum Frequency                            |                                | <u>.</u> |         |           |           | ·         |     |
| F <sub>MAX_BUFH</sub>                        | Horizontal clock buffer (BUFH) | 6        | 28.00   | 628.00    | 464.00    | 394.00    | MHz |

#### Table 33: Duty Cycle Distortion and Clock-Tree Skew

| Symbol                 | Description                                            | Device   |      | 1.0V   |      | 0.9V | Units |
|------------------------|--------------------------------------------------------|----------|------|--------|------|------|-------|
|                        |                                                        |          | -3   | -2/-2L | -1   | -2L  | _     |
| T <sub>DCD_CLK</sub>   | Global clock tree duty-cycle distortion <sup>(1)</sup> | All      | 0.20 | 0.20   | 0.20 | 0.25 | ns    |
| T <sub>CKSKEW</sub>    | Global clock tree skew <sup>(2)</sup>                  | XC7A100T | 0.27 | 0.33   | 0.36 | 0.48 | ns    |
|                        |                                                        | XC7A200T | 0.40 | 0.48   | 0.54 | 0.69 | ns    |
| T <sub>DCD_BUFIO</sub> | I/O clock tree duty cycle distortion                   | All      | 0.14 | 0.14   | 0.14 | 0.14 | ns    |
| T <sub>BUFIOSKEW</sub> | I/O clock tree skew across one clock region            | All      | 0.03 | 0.03   | 0.03 | 0.03 | ns    |
| T <sub>DCD_BUFR</sub>  | Regional clock tree duty cycle distortion              | All      | 0.18 | 0.18   | 0.18 | 0.18 | ns    |

#### Notes:

1. These parameters represent the worst-case duty cycle distortion observable at the I/O flip flops. For all I/O standards, IBIS can be used to calculate any additional duty cycle distortion that might be caused by asymmetrical rise/fall times.

 The T<sub>CKSKEW</sub> value represents the worst-case clock-tree skew observable between sequential I/O elements. Significantly less clock-tree skew exists for I/O registers that are close to each other and fed by the same or adjacent clock-tree branches. Use the Xilinx FPGA\_Editor and Timing Analyzer tools to evaluate clock skew specific to your application.

# **MMCM Switching Characteristics**

### Table 34: MMCM Specification

|                             |                                             |         | Speed        | Grade         |              |       |
|-----------------------------|---------------------------------------------|---------|--------------|---------------|--------------|-------|
| Symbol                      | Description                                 |         | 1.0V         |               | 0.9V         | Units |
|                             |                                             | -3      | -2/-2L       | -1            | -2L          |       |
| MMCM_F <sub>INMAX</sub>     | Maximum input clock frequency               | 800.00  | 800.00       | 800.00        | 800.00       | MHz   |
| MMCM_F <sub>INMIN</sub>     | Minimum input clock frequency               | 10.00   | 10.00        | 10.00         | 10.00        | MHz   |
| MMCM_F <sub>INJITTER</sub>  | Maximum input clock period jitter           | < 2     | 20% of clock | c input perio | od or 1 ns M | ax    |
| MMCM_F <sub>INDUTY</sub>    | Allowable input duty cycle: 10-49 MHz       | 25      | 25           | 25            | 25           | %     |
|                             | Allowable input duty cycle: 50-199 MHz      | 30      | 30           | 30            | 30           | %     |
|                             | Allowable input duty cycle: 200-399 MHz     | 35      | 35           | 35            | 35           | %     |
|                             | Allowable input duty cycle: 400-499 MHz     | 40      | 40           | 40            | 40           | %     |
|                             | Allowable input duty cycle: >500 MHz        | 45      | 45           | 45            | 45           | %     |
| MMCM_F <sub>MIN_PSCLK</sub> | Minimum dynamic phase-shift clock frequency | 0.01    | 0.01         | 0.01          | 0.01         | MHz   |
| MMCM_F <sub>MAX_PSCLK</sub> | Maximum dynamic phase-shift clock frequency | 550.00  | 500.00       | 450.00        | 450.00       | MHz   |
| MMCM_F <sub>VCOMIN</sub>    | Minimum MMCM VCO frequency                  | 600.00  | 600.00       | 600.00        | 600.00       | MHz   |
| MMCM_F <sub>VCOMAX</sub>    | Maximum MMCM VCO frequency                  | 1600.00 | 1440.00      | 1200.00       | 1200.00      | MHz   |

# **PLL Switching Characteristics**

# Table 35: PLL Specification

|                                                          |                                                       |           | Speed        | Grade         |              |          |
|----------------------------------------------------------|-------------------------------------------------------|-----------|--------------|---------------|--------------|----------|
| Symbol                                                   | Description                                           |           | 1.0V         |               | 0.9V         | Units    |
|                                                          |                                                       | -3        | -2/-2L       | -1            | -2L          | +        |
| PLL_F <sub>INMAX</sub>                                   | Maximum input clock frequency                         | 800.00    | 800.00       | 800.00        | 800.00       | MHz      |
| PLL_F <sub>INMIN</sub>                                   | Minimum input clock frequency                         | 19.00     | 19.00        | 19.00         | 19.00        | MHz      |
| PLL_F <sub>INJITTER</sub>                                | Maximum input clock period jitter                     | < 2       | 20% of clock | c input perio | od or 1 ns N | lax      |
| PLL_FINDUTY                                              | Allowable input duty cycle: 19-49 MHz                 | 25        | 25           | 25            | 25           | %        |
|                                                          | Allowable input duty cycle: 50—199 MHz                | 30        | 30           | 30            | 30           | %        |
|                                                          | Allowable input duty cycle: 200-399 MHz               | 35        | 35           | 35            | 35           | %        |
|                                                          | Allowable input duty cycle: 400-499 MHz               | 40        | 40           | 40            | 40           | %        |
|                                                          | Allowable input duty cycle: >500 MHz                  | 45        | 45           | 45            | 45           | %        |
| PLL_F <sub>VCOMIN</sub>                                  | Minimum PLL VCO frequency                             | 800.00    | 800.00       | 800.00        | 800.00       | MHz      |
| PLL_F <sub>VCOMAX</sub>                                  | Maximum PLL VCO frequency                             | 2133.00   | 1866.00      | 1600.00       | 1600.00      | MHz      |
| PLL_FBANDWIDTH                                           | Low PLL bandwidth at typical <sup>(1)</sup>           | 1.00      | 1.00         | 1.00          | 1.00         | MHz      |
|                                                          | High PLL bandwidth at typical <sup>(1)</sup>          | 4.00      | 4.00         | 4.00          | 4.00         | MHz      |
| PLL_T <sub>STATPHAOFFSET</sub>                           | Static phase offset of the PLL outputs <sup>(2)</sup> | 0.12      | 0.12         | 0.12          | 0.12         | ns       |
| PLL_T <sub>OUTJITTER</sub>                               | PLL output jitter                                     |           | 1            | Note 3        | 1            | 1        |
| PLL_T <sub>OUTDUTY</sub>                                 | PLL output clock duty-cycle precision <sup>(4)</sup>  | 0.20      | 0.20         | 0.20          | 0.25         | ns       |
| PLL_T <sub>LOCKMAX</sub>                                 | PLL maximum lock time                                 | 100.00    | 100.00       | 100.00        | 100.00       | μs       |
| PLL_F <sub>OUTMAX</sub>                                  | PLL maximum output frequency                          | 800.00    | 800.00       | 800.00        | 800.00       | MHz      |
| PLL_F <sub>OUTMIN</sub>                                  | PLL minimum output frequency <sup>(5)</sup>           | 6.25      | 6.25         | 6.25          | 6.25         | MHz      |
| PLL_T <sub>EXTFDVAR</sub>                                | External clock feedback variation                     | < 2       | 20% of clock | k input perio | od or 1 ns N | lax      |
| PLL_RST <sub>MINPULSE</sub>                              | Minimum reset pulse width                             | 5.00      | 5.00         | 5.00          | 5.00         | ns       |
| PLL_F <sub>PFDMAX</sub>                                  | Maximum frequency at the phase frequency detector     | 550.00    | 500.00       | 450.00        | 450.00       | MHz      |
| PLL_F <sub>PFDMIN</sub>                                  | Minimum frequency at the phase frequency detector     | 19.00     | 19.00        | 19.00         | 19.00        | MHz      |
| PLL_T <sub>FBDELAY</sub>                                 | Maximum delay in the feedback path                    |           | 3 ns Max     | or one CLI    | KIN cycle    | I        |
| Dynamic Reconfigura                                      | tion Port (DRP) for PLL Before and After DCLK         | L         |              |               |              |          |
| T <sub>PLLDCK_DADDR</sub> /<br>T <sub>PLLCKD_DADDR</sub> | Setup and hold of D address                           | 1.25/0.15 | 1.40/0.15    | 1.63/0.15     | 1.43/0.00    | ns, Min  |
| T <sub>PLLDCK_DI</sub> /T <sub>PLLCKD_DI</sub>           | Setup and hold of D input                             | 1.25/0.15 | 1.40/0.15    | 1.63/0.15     | 1.43/0.00    | ns, Min  |
| T <sub>PLLDCK_DEN</sub> /<br>T <sub>PLLCKD_DEN</sub>     | Setup and hold of D enable                            | 1.76/0.00 | 1.97/0.00    | 2.29/0.00     | 2.40/0.00    | ns, Min  |
| T <sub>PLLDCK_DWE</sub> /<br>T <sub>PLLCKD_DWE</sub>     | Setup and hold of D write enable                      | 1.25/0.15 | 1.40/0.15    | 1.63/0.15     | 1.43/0.00    | ns, Min  |
| T <sub>PLLCKO_DRDY</sub>                                 | CLK to out of DRDY                                    | 0.65      | 0.72         | 0.99          | 0.99         | ns, Max  |
| F <sub>DCK</sub>                                         | DCLK frequency                                        | 200.00    | 200.00       | 200.00        | 100.00       | MHz, Max |

#### Notes:

1. The PLL does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.

2. The static offset is measured between any PLL outputs with identical phase.

3. Values for this parameter are available in the Clocking Wizard. See <a href="http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm">http://www.xilinx.com/products/intellectual-property/clocking\_wizard.htm</a>.

4. Includes global clock buffer.

5. Calculated as  $F_{VCO}/128$  assuming output duty cycle is 50%.

# **Device Pin-to-Pin Input Parameter Guidelines**

All devices are 100% functionally tested. Values are expressed in nanoseconds unless otherwise noted.

### Table 41: Global Clock Input Setup and Hold Without MMCM/PLL with ZHOLD\_DELAY on HR I/O Banks

|                                       |                                                                                                   |                | Speed Grade  |            |            |            |    |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------|----------------|--------------|------------|------------|------------|----|--|
| Symbol                                | Description                                                                                       | Device         |              | 1.0V       | 0.9V       | Units      |    |  |
|                                       |                                                                                                   |                | -3           | -2/-2L     | -1         | -2L        |    |  |
| Input Setup and Hol                   | d Time Relative to Global Clock Input Sigr                                                        | nal for SSTL15 | Standard.(1) | )          |            |            |    |  |
| T <sub>PSFD</sub> / T <sub>PHFD</sub> | Full delay (legacy delay or default delay)                                                        | XC7A100T       | 2.69/-0.46   | 2.89/-0.46 | 3.34/-0.46 | 5.66/-0.52 | ns |  |
|                                       | global clock input and IFF <sup>(2)</sup> without<br>MMCM/PLL with ZHOLD_DELAY on<br>HR I/O banks | XC7A200T       | 3.03/-0.50   | 3.27/-0.50 | 3.79/-0.50 | 6.66/-0.53 | ns |  |

Notes:

1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.

2. IFF = Input flip-flop or latch

3. A zero "0" hold time listing indicates no hold time or a negative hold time.

#### Table 42: Clock-Capable Clock Input Setup and Hold With MMCM

|                                                                |                                            |                | Speed Grade    |            |            |            |    |  |
|----------------------------------------------------------------|--------------------------------------------|----------------|----------------|------------|------------|------------|----|--|
| Symbol                                                         | Description                                | Device         |                | 1.0V       | 0.9V       | Units      |    |  |
|                                                                |                                            |                | -3             | -2/-2L     | -1         | -2L        |    |  |
| Input Setup and Hole                                           | d Time Relative to Global Clock Input Sigr | nal for SSTL15 | 5 Standard.(1) | )          |            |            |    |  |
| T <sub>PSMMCMCC</sub> / No delay clock-capable clock input and |                                            | XC7A100T       | 2.44/-0.62     | 2.80/-0.62 | 3.36/-0.62 | 2.15/-0.49 | ns |  |
| I PHMMCMCC                                                     | IFF <sup>(2)</sup> with MMCM               | XC7A200T       | 2.57/-0.63     | 2.94/-0.63 | 3.52/-0.63 | 2.32/-0.53 | ns |  |

#### Notes:

1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.

2. IFF = Input flip-flop or latch

3. Use IBIS to determine any duty-cycle distortion incurred using various standards.

#### Table 43: Clock-Capable Clock Input Setup and Hold With PLL

|                        |                                           |                 | Speed Grade |                       |            |            |    |  |
|------------------------|-------------------------------------------|-----------------|-------------|-----------------------|------------|------------|----|--|
| Symbol                 | Description                               | Device          |             | 1.0V                  | 0.9V       | Units      |    |  |
|                        |                                           | -3              | -2/-2L      | -1                    | -2L        |            |    |  |
| Input Setup and Hole   | d Time Relative to Clock-Capable Clock Ir | nput Signal for | SSTL15 Sta  | ndard. <sup>(1)</sup> |            |            |    |  |
| T <sub>PSPLLCC</sub> / | No delay clock-capable clock input and    |                 | 2.78/-0.32  | 3.15/-0.32            | 3.78/-0.32 | 2.47/-0.60 | ns |  |
| T <sub>PHPLLCC</sub>   | IFF <sup>(2)</sup> with PLL               | XC7A200T        | 2.91/-0.33  | 3.29/-0.33            | 3.94/-0.33 | 2.64/-0.63 | ns |  |

Notes:

1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, highest temperature, and lowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, lowest temperature, and highest voltage.

2. IFF = Input flip-flop or latch

3. Use IBIS to determine any duty-cycle distortion incurred using various standards.

 Table 48 summarizes the DC specifications of the clock input of the GTP transceiver. Consult UG482: 7 Series FPGAs GTP

 Transceiver User Guide for further details.

| Symbol             | DC Parameter                            | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 350 | —   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           | -   | 100 | _    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | _   | 100 | -    | nF    |

# Table 48: GTP Transceiver Clock DC Input Level Specification

# **GTP Transceiver Switching Characteristics**

Consult UG482: 7 Series FPGAs GTP Transceiver User Guide for further information.

### Table 49: GTP Transceiver Performance

|                          |                                  |           |                   |                   |                   | Speed             | Grade             |                   |                   |                   |       |
|--------------------------|----------------------------------|-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------|
|                          | Description                      |           | 1.0V              |                   |                   |                   |                   |                   |                   | 9V                |       |
| <b>_</b>                 |                                  | Output    | -                 | 3                 | -2/-              | -2L               | -                 | 1                 | -2                | 2L                |       |
| Symbol                   |                                  | Divider   |                   |                   |                   | Packag            | је Туре           |                   |                   |                   | Units |
|                          |                                  |           | FFG<br>FBG<br>SBG | FGG<br>FTG<br>CSG | FFG<br>FBG<br>SBG | FGG<br>FTG<br>CSG | FFG<br>FBG<br>SBG | FGG<br>FTG<br>CSG | FFG<br>FBG<br>SBG | FGG<br>FTG<br>CSG |       |
| F <sub>GTPMAX</sub>      | Maximum GTP transceiver of       | lata rate | 6.6               | 5.4               | 6.6               | 5.4               | 3.75              | 3.75              | 3.75              | 3.75              | Gb/s  |
| F <sub>GTPMIN</sub>      | Minimum GTP transceiver d        | ata rate  | 0.500             | 0.500             | 0.500             | 0.500             | 0.500             | 0.500             | 0.500             | 0.500             | Gb/s  |
|                          |                                  | 1         | 3.2-              | -6.6              | 3.2-              | -6.6              | 3.2-              | 3.75              | 3.2–              | 3.75              | Gb/s  |
| -                        | PLL line rate range              | 2         | 1.6-              | -3.3              | 1.6–3.3           |                   | 1.6–3.2           |                   | 1.6–3.2           |                   | Gb/s  |
| F <sub>GTPRANGE</sub>    | PLL line rate range              | 4         | 0.8-              | 1.65              | 0.8–              | 1.65              | 0.8–1.6           |                   | 0.8-              | -1.6              | Gb/s  |
|                          |                                  | 8         | 0.5–0             | 0.825             | 0.5–0             | 0.825             | 0.5-              | -0.8              | 0.5-              | -0.8              | Gb/s  |
| F <sub>GTPPLLRANGE</sub> | GTP transceiver PLL freque range | ncy       | 1.6-              | -3.3              | 1.6-              | -3.3              | 1.6-              | -3.3              | 1.6-              | -3.3              | GHz   |

## Table 50: GTP Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

|            |                             | Speed Grade |        |     |      |       |  |
|------------|-----------------------------|-------------|--------|-----|------|-------|--|
| Symbol     | Description                 |             | 1.0V   |     | 0.9V | Units |  |
|            |                             | -3          | -2/-2L | -1  | -2L  |       |  |
| FGTPDRPCLK | GTPDRPCLK maximum frequency | 175         | 175    | 156 | 125  | MHz   |  |

#### Table 51: GTP Transceiver Reference Clock Switching Characteristics

| Symbol             | Description                     | Conditions           | All | Units |     |       |
|--------------------|---------------------------------|----------------------|-----|-------|-----|-------|
| Symbol             | Description                     | Conditions           | Min | Тур   | Max | Units |
| F <sub>GCLK</sub>  | Reference clock frequency range |                      | 60  | —     | 660 | MHz   |
| T <sub>RCLK</sub>  | Reference clock rise time       | 20% - 80%            | -   | 200   | -   | ps    |
| T <sub>FCLK</sub>  | Reference clock fall time       | 20% - 80%            | -   | 200   | -   | ps    |
| T <sub>DCREF</sub> | Reference clock duty cycle      | Transceiver PLL only | 40  | l     | 60  | %     |

# **GTP Transceiver Protocol Jitter Characteristics**

For Table 56 through Table 60, the <u>UG482</u>: 7 Series FPGAs GTP Transceiver User Guide contains recommended settings for optimal usage of protocol specific characteristics.

### Table 56: Gigabit Ethernet Protocol Characteristics

| Description                                               | Line Rate (Mb/s) | Min   | Max  | Units |  |  |
|-----------------------------------------------------------|------------------|-------|------|-------|--|--|
| Gigabit Ethernet Transmitter Jitter Generation            |                  |       |      |       |  |  |
| Total transmitter jitter (T_TJ)                           | 1250             | -     | 0.24 | UI    |  |  |
| Gigabit Ethernet Receiver High Frequency Jitter Tolerance |                  |       |      |       |  |  |
| Total receiver jitter tolerance                           | 1250             | 0.749 | -    | UI    |  |  |

# Table 57: XAUI Protocol Characteristics

| Description                                   | Line Rate (Mb/s) |      | Max  | Units |  |  |
|-----------------------------------------------|------------------|------|------|-------|--|--|
| XAUI Transmitter Jitter Generation            |                  |      |      |       |  |  |
| Total transmitter jitter (T_TJ)               | 3125             | -    | 0.35 | UI    |  |  |
| XAUI Receiver High Frequency Jitter Tolerance |                  |      |      |       |  |  |
| Total receiver jitter tolerance               | 3125             | 0.65 | _    | UI    |  |  |

## Table 58: PCI Express Protocol Characteristics<sup>(1)</sup>

| Standard                         | Description Line Rate (Mb/s                  |      | Min  | Max  | Units |
|----------------------------------|----------------------------------------------|------|------|------|-------|
| PCI Express Transmitter          | Jitter Generation                            |      |      |      |       |
| PCI Express Gen 1                | Total transmitter jitter                     | 2500 | -    | 0.25 | UI    |
| PCI Express Gen 2                | Total transmitter jitter                     | 5000 | -    | 0.25 | UI    |
| PCI Express Receiver Hi          | gh Frequency Jitter Tolerance                |      |      |      |       |
| PCI Express Gen 1                | Total receiver jitter tolerance              | 2500 | 0.65 | -    | UI    |
| PCI Express Gen 2 <sup>(2)</sup> | Receiver inherent timing error               | 5000 | 0.40 | -    | UI    |
| FOI Express Gen 24               | Receiver inherent deterministic timing error | 5000 | 0.30 | -    | UI    |

#### Notes:

1. Tested per card electromechanical (CEM) methodology.

2. Using common REFCLK.

#### Table 59: CEI-6G Protocol Characteristics

| Description                                     | Line Rate (Mb/s) | Interface | Min | Max | Units |  |
|-------------------------------------------------|------------------|-----------|-----|-----|-------|--|
| CEI-6G Transmitter Jitter Generation            |                  |           |     |     |       |  |
| Total transmitter jitter <sup>(1)</sup>         | 4976–6375        | CEI-6G-SR | -   | 0.3 | UI    |  |
| CEI-6G Receiver High Frequency Jitter Tolerance |                  |           |     |     |       |  |
| Total receiver jitter tolerance <sup>(1)</sup>  | 4976–6375        | CEI-6G-SR | 0.6 | -   | UI    |  |

#### Notes:

1. Tested at most commonly used line rate of 6250 Mb/s using 390.625 MHz reference clock.

## Table 60: CPRI Protocol Characteristics

| Description                              | Line Rate (Mb/s)      | Min  | Max  | Units |
|------------------------------------------|-----------------------|------|------|-------|
| CPRI Transmitter Jitter Generation       |                       |      |      | ·     |
|                                          | 614.4                 | -    | 0.35 | UI    |
|                                          | 1228.8                | -    | 0.35 | UI    |
| Total transmitter iitter                 | 2457.6                | -    | 0.35 | UI    |
| Total transmitter jitter                 | 3072.0                | -    | 0.35 | UI    |
|                                          | 4915.2                | -    | 0.3  | UI    |
|                                          | 6144.0                | -    | 0.3  | UI    |
| CPRI Receiver Frequency Jitter Tolerance |                       |      |      |       |
|                                          | 614.4                 | 0.65 | -    | UI    |
|                                          | 1228.8                | 0.65 | -    | UI    |
| Total receiver iitter telerence          | 2457.6                | 0.65 | -    | UI    |
| Total receiver jitter tolerance          | 3072.0                | 0.65 | -    | UI    |
|                                          | 4915.2 <sup>(1)</sup> | 0.60 | _    | UI    |
|                                          | 6144.0 <sup>(1)</sup> | 0.60 | -    | UI    |

Notes:

1. Tested to CEI-6G-SR.

# Integrated Interface Block for PCI Express Designs Switching Characteristics

More information and documentation on solutions for PCI Express designs can be found at: <a href="http://www.xilinx.com/technology/protocols/pciexpress.htm">http://www.xilinx.com/technology/protocols/pciexpress.htm</a>

#### Table 61: Maximum Performance for PCI Express Designs

|                       |                                |        | Speed                | Grade  |        |       |
|-----------------------|--------------------------------|--------|----------------------|--------|--------|-------|
| Symbol                | Description                    |        | 1.0V<br>-3 -2/-2L -1 |        |        | Units |
|                       |                                | -3     |                      |        |        |       |
| F <sub>PIPECLK</sub>  | Pipe clock maximum frequency   | 250.00 | 250.00               | 250.00 | 250.00 | MHz   |
| F <sub>USERCLK</sub>  | User clock maximum frequency   | 250.00 | 250.00               | 250.00 | 250.00 | MHz   |
| F <sub>USERCLK2</sub> | User clock 2 maximum frequency | 250.00 | 250.00               | 250.00 | 250.00 | MHz   |
| F <sub>DRPCLK</sub>   | DRP clock maximum frequency    | 250.00 | 250.00               | 250.00 | 250.00 | MHz   |

# **XADC Specifications**

# Table 62: XADC Specifications

| Parameter                                      | Symbol                   | Comments/Conditions                                                                                   | Min        | Тур       | Max                   | Units        |  |
|------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|------------|-----------|-----------------------|--------------|--|
| $V_{CCADC} = 1.8V \pm 5\%, V_{REFP} =$         | 1.25V, V <sub>REFN</sub> | = 0V, ADCCLK = 26 MHz, $T_j = -40^{\circ}$ C to 100°C,                                                | Typical va | lues at 7 | Г <sub>ј</sub> =+40°С |              |  |
| ADC Accuracy <sup>(1)</sup>                    |                          |                                                                                                       |            |           |                       |              |  |
| Resolution                                     |                          |                                                                                                       | 12         | -         | -                     | Bits         |  |
| Integral Nonlinearity <sup>(2)</sup>           | INL                      |                                                                                                       | -          | _         | ±2                    | LSBs         |  |
| Differential Nonlinearity                      | DNL                      | No missing codes, guaranteed monotonic                                                                | _          | _         | ±1                    | LSBs         |  |
| Offset Error                                   | <b>I</b>                 | Unipolar operation                                                                                    | -          | -         | ±8                    | LSBs         |  |
|                                                |                          | Bipolar operation                                                                                     | -          | -         | ±4                    | LSBs         |  |
| Gain Error                                     |                          |                                                                                                       | _          | _         | ±0.5                  | %            |  |
| Offset Matching                                |                          |                                                                                                       | _          | -         | 4                     | LSBs         |  |
| Gain Matching                                  |                          |                                                                                                       | _          | -         | 0.3                   | %            |  |
| Sample Rate                                    |                          |                                                                                                       | 0.1        | _         | 1                     | MS/s         |  |
| Signal to Noise Ratio <sup>(2)</sup>           | SNR                      | F <sub>SAMPLE</sub> = 500KS/s, F <sub>IN</sub> = 20KHz                                                | 60         | -         | _                     | dB           |  |
| RMS Code Noise                                 | I.                       | External 1.25V reference                                                                              | _          | _         | 2                     | LSBs         |  |
|                                                |                          | On-chip reference                                                                                     | _          | 3         | _                     | LSBs         |  |
| Total Harmonic Distortion <sup>(2)</sup>       | THD                      | F <sub>SAMPLE</sub> = 500KS/s, F <sub>IN</sub> = 20KHz                                                | 70         | _         | -                     | dB           |  |
| ADC Accuracy at Extended                       | <b>Femperatures</b>      | s (-55°C to 125°C)                                                                                    |            |           |                       |              |  |
| Resolution                                     |                          |                                                                                                       | 10         | _         | -                     | Bits         |  |
| Integral Nonlinearity <sup>(2)</sup>           | INL                      |                                                                                                       | _          | _         | ±1                    | LSB          |  |
| Differential Nonlinearity                      | DNL                      | No missing codes, guaranteed monotonic                                                                |            | _         | ±1                    | (at 10 bits) |  |
| Analog Inputs <sup>(3)</sup>                   |                          |                                                                                                       |            |           |                       |              |  |
| ADC Input Ranges                               |                          | Unipolar operation                                                                                    | 0          | _         | 1                     | V            |  |
|                                                |                          | Bipolar operation                                                                                     | -0.5       | _         | +0.5                  | V            |  |
|                                                |                          | Unipolar common mode range (FS input)                                                                 | 0          | _         | +0.5                  | V            |  |
|                                                |                          | Bipolar common mode range (FS input)                                                                  | +0.5       | _         | +0.6                  | V            |  |
| Maximum External Channel Inp                   | out Ranges               | Adjacent analog channels set within these ranges should not corrupt measurements on adjacent channels | -0.1       | _         | V <sub>CCADC</sub>    | V            |  |
| Auxiliary Channel Full<br>Resolution Bandwidth | FRBW                     |                                                                                                       | 250        | _         | -                     | KHz          |  |
| On-Chip Sensors                                | <b>I</b>                 |                                                                                                       |            |           |                       |              |  |
| Temperature Sensor Error                       |                          | $T_j = -40^{\circ}C$ to $100^{\circ}C$                                                                | -          | _         | ±4                    | °C           |  |
|                                                |                          | $T_j = -55^{\circ}C \text{ to } +125^{\circ}C$                                                        | _          | -         | ±6                    | °C           |  |
| Supply Sensor Error                            |                          | Measurement range of V <sub>CCAUX</sub> 1.8V $\pm$ 5% T <sub>j</sub> = -40°C to +100°C                | -          | -         | ±1                    | %            |  |
|                                                |                          | Measurement range of V <sub>CCAUX</sub> 1.8V $\pm$ 5%<br>T <sub>j</sub> = -55°C to +125°C             | _          | -         | ±2                    | %            |  |
| Conversion Rate <sup>(4)</sup>                 |                          |                                                                                                       |            |           | •                     |              |  |
| Conversion Time - Continuous                   | t <sub>CONV</sub>        | Number of ADCCLK cycles                                                                               | 26         | -         | 32                    | Cycles       |  |
| Conversion Time - Event                        | t <sub>CONV</sub>        | Number of CLK cycles                                                                                  | _          | _         | 21                    | Cycles       |  |
| DRP Clock Frequency                            | DCLK                     | DRP clock frequency                                                                                   | 8          | _         | 250                   | MHz          |  |
| ADC Clock Frequency                            | ADCCLK                   | Derived from DCLK                                                                                     | 1          | _         | 26                    | MHz          |  |

### Table 62: XADC Specifications (Cont'd)

| Parameter                     | Symbol            | Comments/Conditions                                               | Min    | Тур  | Max    | Units |
|-------------------------------|-------------------|-------------------------------------------------------------------|--------|------|--------|-------|
| DCLK Duty Cycle               |                   |                                                                   | 40     | -    | 60     | %     |
| XADC Reference <sup>(5)</sup> |                   |                                                                   |        |      |        |       |
| External Reference            | V <sub>REFP</sub> | Externally supplied reference voltage                             | 1.20   | 1.25 | 1.30   | V     |
| On-Chip Reference             | I                 | Ground $V_{REFP}$ pin to AGND,<br>T <sub>j</sub> = -40°C to 100°C | 1.2375 | 1.25 | 1.2625 | V     |

#### Notes:

- 1. Offset and gain errors are removed by enabling the XADC automatic gain calibration feature. The values are specified for when this feature is enabled.
- 2. Only specified for BitGen option XADCEnhancedLinearity = ON.
- 3. See the ADC chapter in UG480: 7 Series FPGAs XADC User Guide for a detailed description.
- 4. See the Timing chapter in UG480: 7 Series FPGAs XADC User Guide for a detailed description.
- 5. Any variation in the reference voltage from the nominal V<sub>REFP</sub> = 1.25V and V<sub>REFN</sub> = 0V will result in a deviation from the ideal transfer function. This also impacts the accuracy of the internal sensor measurements (i.e., temperature and power supply). However, for external ratiometric type applications allowing reference to vary by ±4% is permitted. On-chip reference variation is ±1%.

# **Configuration Switching Characteristics**

# Table 63: Configuration Switching Characteristics

|                                 |                                                               |           | Speed  | Grade  |        |             |
|---------------------------------|---------------------------------------------------------------|-----------|--------|--------|--------|-------------|
| Symbol                          | Description                                                   |           | 1.0V   |        | 0.9V   | Units       |
|                                 |                                                               | -3 -2/-2L |        | -1 -2L |        |             |
| Power-up Timing                 | Characteristics                                               |           |        |        |        |             |
| T <sub>PL</sub> <sup>(1)</sup>  | Program latency                                               | 5.00      | 5.00   | 5.00   | 5.00   | ms, Max     |
| T <sub>POR</sub> <sup>(1)</sup> | Power-on reset (50 ms ramp rate time)                         | 10/50     | 10/50  | 10/50  | 10/50  | ms, Min/Max |
|                                 | Power-on reset (1 ms ramp rate time)                          | 10/35     | 10/35  | 10/35  | 10/35  | ms, Min/Max |
| T <sub>PROGRAM</sub>            | Program pulse width                                           | 250.00    | 250.00 | 250.00 | 250.00 | ns, Min     |
| CCLK Output (Ma                 | aster Mode)                                                   | I         | 1      | 1      | 1      | L.          |
| Т <sub>ICCK</sub>               | Master CCLK output delay                                      | 150.00    | 150.00 | 150.00 | 150.00 | ns, Min     |
| T <sub>MCCKL</sub>              | Master CCLK clock Low time duty cycle                         | 40/60     | 40/60  | 40/60  | 40/60  | %, Min/Max  |
| Т <sub>МССКН</sub>              | Master CCLK clock High time duty cycle                        | 40/60     | 40/60  | 40/60  | 40/60  | %, Min/Max  |
| F <sub>MCCK</sub>               | Master CCLK frequency                                         | 100.00    | 100.00 | 100.00 | 70.00  | MHz, Max    |
|                                 | Master CCLK frequency for AES encrypted x16                   | 50.00     | 50.00  | 50.00  | 35.00  | MHz, Max    |
| F <sub>MCCK_START</sub>         | Master CCLK frequency at start of configuration               | 3.00      | 3.00   | 3.00   | 3.00   | MHz, Typ    |
| F <sub>MCCKTOL</sub>            | Frequency tolerance, master mode with respect to nominal CCLK | ±50       | ±50    | ±50    | ±50    | %, Max      |
| CCLK Input (Slav                | e Modes)                                                      | I         | 1      | 1      | 1      | L.          |
| T <sub>SCCKL</sub>              | Slave CCLK clock minimum Low time                             | 2.50      | 2.50   | 2.50   | 2.50   | ns, Min     |
| Т <sub>SCCKH</sub>              | Slave CCLK clock minimum High time                            | 2.50      | 2.50   | 2.50   | 2.50   | ns, Min     |
| F <sub>SCCK</sub>               | Slave CCLK frequency                                          | 100.00    | 100.00 | 100.00 | 70.00  | MHz, Max    |
| EMCCLK Input (M                 | Aaster Mode)                                                  | 1         | 1      | 1      | 1      | 1           |
| T <sub>EMCCKL</sub>             | External master CCLK Low time                                 | 2.50      | 2.50   | 2.50   | 2.50   | ns, Min     |
| T <sub>EMCCKH</sub>             | External master CCLK High time                                | 2.50      | 2.50   | 2.50   | 2.50   | ns, Min     |
| F <sub>EMCCK</sub>              | External master CCLK frequency                                | 100.00    | 100.00 | 100.00 | 70.00  | MHz, Max    |

# **Revision History**

The following table shows the revision history for this document:

| 1.0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1.1 | Revised the V <sub>OCM</sub> specification in Table 11. Updated the AC Switching Characteristics based upon the ISE 13.3 software v1.02 speed specification throughout document including Table 12 and Table 13. Added MMCM_T <sub>FBDELAY</sub> while adding MMCM_ to the symbol names of a few specifications in Table 34 and PLL to the symbol names in Table 35. In Table 36 through Table 43, updated the pin-to-pin description with the SSTL15 standard. Updated units in Table 46.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.2 | Updated the Artix-7 family of devices listed throughout the entire data sheet. Updated the AC Switching Characteristics based upon the ISE 13.4 software v1.03 for the -3, -2, and -1 speed grades and v1.00 for the -2L speed grade.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | Updated summary description on page 1. In Table 2, revised $V_{CCO}$ for the 3.3V HR I/O banks and updated T <sub>j</sub> . Updated the notes in Table 5. Added MGTAVCC and MGTAVTT power supply ramp times to Table 7. Rearranged Table 8, added Mobile_DDR, HSTL_I_18, HSTL_II_18, HSUL_12, SSTL135_R, SSTL15_R, and SSTL12 and removed DIFF_SSTL135, DIFF_SSTL18_I, DIFF_SSTL18_II, DIFF_HSTL_I, and DIFF_HSTL_II. Added Table 9 and Table 10. Revised the specifications in Table 11. Revised V <sub>IN</sub> in Table 47. Updated the eFUSE Programming Conditions section and removed the endurance table. Added the table. Revised F <sub>TXIN</sub> and F <sub>RXIN</sub> in Table 53. Revised I <sub>CCADC</sub> and updated Note 1 in Table 62. Revised DDR LVDS transmitter data width in Table 14. Removed notes from Table 24 as they are no longer applicable. Updated specifications in Table 63. Updated Note 1 in Table 33.                                                     |
| 1.3 | Reorganized entire data sheet including adding Table 40 and Table 44.<br>Updated $T_{SOL}$ in Table 1. Updated $I_{BATT}$ and added $R_{IN\_TERM}$ to Table 3. Updated Power-On/Off Power Supply Sequencing section with regards to GTP transceivers. In Table 8, updated many parameters including SSTL135 and SSTL135_R. Removed $V_{OX}$ column and added DIFF_HSUL_12 to Table 10.<br>Updated $V_{OL}$ in Table 11. Updated Table 14 and removed notes 2 and 3. Updated Table 15.<br>Updated the AC Switching Characteristics based upon the ISE 14.1 software v1.03 for the -3, -2, -2L (1.0V), -1, and v1.01 for the -2L (0.9V) speed specifications throughout the document.<br>In Table 27, updated Reset Delays section including Note 10 and Note 11. In Table 53, replaced $F_{TXOUT}$ with $F_{GLK}$ . Updated many of the XADC specifications in Table 62 and added Note 2. Updated and moved <i>Dynamic Reconfiguration Port (DRP) for MMCM Before and After DCLK</i> section from |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Date     | Version | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09/20/12 | 1.4     | In Table 1, updated the descriptions, changed V <sub>IN</sub> and Note 2, and added Note 4. In Table 2, changed descriptions and notes. Updated parameters in Table 3. Added Table 4. Revised the Power-On/Off Power Supply Sequencing section. Updated standards and specifications in Table 8, Table 9, and Table 10. Removed the XC7A350T device from data sheet.                                                                                                                                                                                                                                                                                                      |
|          |         | Updated the AC Switching Characteristics section to the ISE 14.2 speed specifications throughout the document. Updated the IOB Pad Input/Output/3-State discussion and changed Table 17 by adding $T_{IOIBUFDISABLE}$ . Removed many of the combinatorial delay specifications and $T_{CINCK}/T_{CKCIN}$ from Table 24.Changed $F_{PFDMAX}$ conditions in Table 34 and Table 35. Updated the GTP Transceiver Specifications section, moved the GTP Transceiver DC characteristics section to the overall DC Characteristics section, and added the GTP Transceiver Protocol Jitter Characteristics section. In Table 62, updated Note 1. In Table 63, updated $T_{POR}$ . |
| 02/01/13 | 1.5     | Updated the AC Switching Characteristics based upon the 14.4/2012.4 device pack for ISE 14.4 and Vivado 2012.4, both at v1.07 for the -3, -2, -2L (1.0V), -1 speed specifications, and v1.05 for the -2L (0.9V) speed specifications throughout the document. Production changes to Table 12 and Table 13 for -3, -2, -2L (1.0V), -1 speed specifications.                                                                                                                                                                                                                                                                                                                |
|          |         | Revised I <sub>DCIN</sub> and I <sub>DCOUT</sub> and added Note 5 in Table 1. Added Note 2 to Table 2. Updated Table 5. Added minimum current specifications to Table 6. Removed SSTL12 and HSTL_I_12 from Table 8. Removed DIFF_SSTL12 from Table 10. Updated Table 12. Added a 2:1 memory controller section to Table 15. Updated Note 1 in Table 31. Revised Table 33. Updated Note 1 and Note 2 in Table 46.                                                                                                                                                                                                                                                          |
|          |         | Updated D <sub>VPPIN</sub> in Table 47. Updated V <sub>IDIFF</sub> in Table 48. Removed T <sub>LOCK</sub> and T <sub>PHASE</sub> and revised F <sub>GCLK</sub> in Table 51. Updated T <sub>DLOCK</sub> in Table 52. Updated Table 53. In Table 54, updated T <sub>RTX</sub> , T <sub>FTX</sub> , V <sub>TXOOBVDPP</sub> , and revised Note 1 through Note 7. In Table 55, updated RX <sub>SST</sub> and RX <sub>PPMTOL</sub> and revised Note 4 through Note 7. In Table 60, revised and added Note 1.                                                                                                                                                                    |
|          |         | Revised the maximum external channel input ranges in Table 62. In Table 63, revised $F_{MCCK}$ and added the Internal Configuration Access Port section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="http://www.xilinx.com/warranty.htm#critapps">http://www.xilinx.com/warranty.htm#critapps</a>.

### AUTOMOTIVE APPLICATIONS DISCLAIMER

XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS APPLICATIONS RELATED TO: (I) THE DEPLOYMENT OF AIRBAGS, (II) CONTROL OF A VEHICLE, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR, OR (III) USES THAT COULD LEAD TO DEATH OR PERSONAL INJURY. CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN SUCH APPLICATIONS.