

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 36                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 35x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f15375-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16(L)F15356/75/76/85/86



# 2.5 External Oscillator Pins

Many microcontrollers have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to Section 9.0 "Oscillator Module (with Fail-Safe Clock Monitor)" for details).

The oscillator circuit should be placed on the same side of the board as the device. Place the oscillator circuit close to the respective oscillator pins with no more than 0.5 inch (12 mm) between the circuit components and the pins. The load capacitors should be placed next to the oscillator itself, on the same side of the board.

Use a grounded copper pour around the oscillator circuit to isolate it from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed.

Layout suggestions are shown in Figure 2-3. In-line packages may be handled with a single-sided layout that completely encompasses the oscillator pins. With fine-pitch packages, it is not always possible to completely surround the pins and components. A suitable solution is to tie the broken guard sections to a mirrored ground layer. In all cases, the guard trace(s) must be returned to ground.

In planning the application's routing and I/O assignments, ensure that adjacent port pins, and other signals in close proximity to the oscillator, are benign (i.e., free of high frequencies, short rise and fall times, and other similar noise).

For additional information and design guidance on oscillator circuits, refer to these Microchip Application Notes, available at the corporate website (www.microchip.com):

- AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>™</sup> and PICmicro<sup>®</sup> Devices"
- AN849, "Basic PICmicro<sup>®</sup> Oscillator Design"
- AN943, "Practical PICmicro<sup>®</sup> Oscillator Analysis and Design"
- AN949, "Making Your Oscillator Work"

# 2.6 Unused I/Os

Unused I/O pins should be configured as outputs and driven to a logic low state. Alternatively, connect a 1 k $\Omega$  to 10 k $\Omega$  resistor to Vss on unused pins and drive the output to logic low.





#### **BANK 8** BANK 9 **BANK 10 BANK 11 BANK 12 BANK 13 BANK 14 BANK 15** 400h 480h 500h 580h 600h 680h 700h 780h Core Register (Table 4-3) 48Bh 50Bh 58Bh 60Bh 70Bh 78Bh 40Bh 68Bh 50Ch NCO1ACCL CWG1CLK 40Ch \_ 48Ch \_ \_ 58Ch 60Ch 68Ch \_ 70Ch PIR0 78Ch \_\_\_\_ NCO1ACCH CWG1DAT \_ 48Dh \_ 50Dh \_\_\_ \_\_\_\_ PIR1 40Dh 58Dh 60Dh 68Dh 70Dh 78Dh \_ 48Eh \_ 50Eh NCO1ACCU CWG1DBR PIR2 78Eh 40Eh \_ \_ 58Eh 60Eh 68Eh \_ 70Eh \_ 48Fh \_ 50Fh NCO1INCL CWG1DBF PIR3 40Fh \_ \_ 58Fh 60Fh 68Fh \_ 70Fh 78Fh CWG1CON0 490h 510h NCO1INCH PIR4 \_ \_ \_ 590h 610h 690h 710h 790h 410h \_ \_ CWG1CON1 491h \_ 511h NCO1INCU PIR5 411h \_ \_ 591h 611h 691h \_ 711h 791h \_ NCO1CON CWG1AS0 512h \_ 492h \_ \_ 592h 612h 692h \_ 712h PIR6 792h 412h 513h NCO1CLK CWG1AS1 493h 593h 613h 693h 713h PIR7 793h 413h \_ \_ \_ \_ \_ CWG1STR \_ 494h \_ 514h \_ 594h \_ 614h 694h \_ 714h — 794h 414h 495h \_ 515h \_ 595h 615h \_\_\_\_ 695h 715h \_ 795h 415h \_ \_ 496h 516h PIE0 PMD0 416h \_ \_ \_ 596h \_ 616h \_ 696h \_ 716h 796h \_ 517h \_ \_ PMD1 497h \_ PIE1 417h 597h 617h 697h 717h 797h PMD2 \_ 518h \_ PIE2 418h — 498h \_ 598h \_ 618h 698h \_ 718h 798h PMD3 419h \_ 499h \_ 519h \_ 599h \_ 619h \_ 699h \_ 719h PIE3 799h \_ 49Ah \_ 51Ah \_\_\_\_ \_ \_ \_ PIE4 79Ah PMD4 41Ah 59Ah 61Ah 69Ah 71Ah 49Bh \_ 51Bh \_ \_ PIE5 PMD5 41Bh \_ \_ 59Bh 61Bh 69Bh \_ 71Bh 79Bh 41Ch 49Ch 51Ch TMR0 61Ch \_ \_\_\_\_ PIE6 \_\_\_\_ \_\_\_ \_ \_ 59Ch 69Ch 71Ch 79Ch 49Dh 51Dh PR0 PIE7 \_ 79Dh \_ 41Dh — \_ \_ 59Dh 61Dh 69Dh \_ 71Dh TMR0CON0 \_ \_ 59Eh \_ 69Eh \_ \_ 79Eh 41Eh 49Eh 51Eh \_ 61Eh 71Eh \_ TMR0CON1 41Fh 49Fh 51Fh 59Fh 61Fh \_ 69Fh 71Fh 79Fh \_ \_ \_ \_ — \_ General 420h 4A0h 520h 5A0h 620h 6A0h 720h 7A0h Purpose General Register General General General General General General 48 Bytes Purpose Purpose Purpose 64Fh Purpose Purpose Purpose Purpose Register Register General Register Register Register Register 650h Register 80 Bytes<sup>(2)</sup> 80 Bytes 80 Bytes 80 Bytes 80 Bytes Purpose 80 Bytes(2) 80 Bytes<sup>(2)</sup> Register 32 Bytes<sup>(2)</sup> 46Fh 4EFh 56Fh 5EFh 66Fh 6EFh 76Fh 7EFh Common RAM 470h 4F0h 570h 5F0h 670h 6F0h 770h 7F0h Accesses Accesses Accesses Accesses Accesses Accesses Accesses Accesses 70h-7Fh 47Fh 70h-7Fh 4FFh 70h-7Fh 57Fh 70h-7Fh 5FFh 70h-7Fh 67Fh 70h-7Fh 6FFh 70h-7Fh 77Fh 70h-7Fh 7FFh

#### TABLE 4-5: PIC16(L)F15356/75/76/85/86 MEMORY MAP, BANKS 8-15

Note 1: Unimplemented locations read as '0'.

2: Present only on PIC16(L)F15356/76/86.

| IADLE            | FII. SFEUI                                      | AL FUNCTION | REGISTER      | SUMMARI | DANKS U- |        |        |        |        |                       |                            |
|------------------|-------------------------------------------------|-------------|---------------|---------|----------|--------|--------|--------|--------|-----------------------|----------------------------|
| Address          | Name                                            | Bit 7       | Bit 6         | Bit 5   | Bit 4    | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
| Bank 15          | ank 15                                          |             |               |         |          |        |        |        |        |                       |                            |
|                  | CPU CORE REGISTERS; see Table 4-3 for specifics |             |               |         |          |        |        |        |        |                       |                            |
| 78Ch<br><br>795h |                                                 |             | Unimplemented |         |          |        |        |        | -      | -                     |                            |
| 796h             | PMD0                                            | SYSCMD      | FVRMD         | —       | —        | —      | NVMMD  | CLKRMD | IOCMD  | 00000                 | 00000                      |
| 797h             | PMD1                                            | NCO1MD      | —             | —       | —        | —      | TMR2MD | TMR1MD | TMR0MD | 0000                  | 0000                       |
| 798h             | PMD2                                            | —           | DAC1MD        | ADCMD   | —        | —      | CMP2MD | CMP1MD | ZCDMD  | -00000                | -00000                     |
| 799h             | PMD3                                            | —           | —             | PWM6MD  | PWM5MD   | PWM4MD | PWM3MD | CCP2MD | CCP1MD | 00 0000               | 00 0000                    |
| 79Ah             | PMD4                                            | UART2MD     | UART1MD       | MSSP2MD | MSSP1MD  | —      | _      | —      | CWG1MD | 00000                 | 00000                      |
| 79Bh             | PMD5                                            | —           | —             | —       | CLC4MD   | CLC3MD | CLC2MD | CLC1MD | _      | 0 000-                | 0 000-                     |
| 79Ch             | _                                               |             | Unimplemented |         |          |        |        |        |        | —                     | —                          |
| 79Dh             | _                                               |             |               |         | Unimpler | mented |        |        |        | _                     | _                          |
| 79Eh             | _                                               |             | Unimplemented |         |          |        |        |        |        | _                     | _                          |
| 79Fh             | _                                               |             | Unimplemented |         |          |        |        |        |        | _                     | _                          |

#### TABLE 4-11: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED)

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

| TABLE 4-11: | SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED) |  |
|-------------|----------------------------------------------------------|--|
|             |                                                          |  |

| Address                                         | Name              | Bit 7  | Bit 6  | Bit 5  | Bit 4      | Bit 3  | Bit 2   | Bit 1   | Bit 0   | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
|-------------------------------------------------|-------------------|--------|--------|--------|------------|--------|---------|---------|---------|-----------------------|----------------------------|
| Bank 18                                         |                   |        |        |        |            |        |         |         |         | ,                     |                            |
| CPU CORE REGISTERS; see Table 4-3 for specifics |                   |        |        |        |            |        |         |         |         |                       |                            |
| 90Ch                                            | FVRCON            | FVREN  | FVRRDY | TSEN   | TSRNG      | CDAFV  | 'R<1:0> | ADF     | VR<1:0> | 0x00 xxxx             | 0q00 uuuu                  |
| 90Dh                                            | -                 |        |        |        | Unimpler   | nented |         |         |         | —                     | _                          |
| 90Eh                                            | DAC1CON0          | EN     | _      | OE1    | OE2        | PSS    | <1:0>   | _       | NSS     | 0-00 00-0             | 0-00 00-0                  |
| 90Fh                                            | DAC1CON1          | —      | _      | —      | DAC1R<4:0> |        |         |         |         | 0 0000                | 0 0000                     |
| 910h<br>91Eh                                    | 910hUnimplemented |        |        |        |            |        | _       | _       |         |                       |                            |
| 91Fh                                            | ZCDCON            | ZCDSEN | _      | ZCDOUT | ZCDPOL     | _      | _       | ZCDINTP | ZCDINTN | 0-x000                | 0-x000                     |

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

# PIC16(L)F15356/75/76/85/86

| REGISTER                      | REGISTER 10-3: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 |                                     |                                        |                   |                  |                  |             |  |  |
|-------------------------------|-------------------------------------------------------------|-------------------------------------|----------------------------------------|-------------------|------------------|------------------|-------------|--|--|
| R/W-0/0                       | ) R/W-0/0                                                   | U-0                                 | U-0                                    | U-0               | U-0              | R/W-0/0          | R/W-0/0     |  |  |
| OSFIE                         | CSWIE                                                       | _                                   |                                        | —                 | —                | _                | ADIE        |  |  |
| bit 7                         |                                                             |                                     |                                        |                   |                  |                  | bit 0       |  |  |
|                               |                                                             |                                     |                                        |                   |                  |                  |             |  |  |
| Legend:                       |                                                             |                                     |                                        |                   |                  |                  |             |  |  |
| R = Reada                     | ble bit                                                     | W = Writable                        | bit                                    | U = Unimpler      | mented bit, read | as '0'           |             |  |  |
| u = Bit is u                  | nchanged                                                    | x = Bit is unkr                     | nown                                   | -n/n = Value a    | at POR and BOI   | R/Value at all o | ther Resets |  |  |
| '1' = Bit is s                | set                                                         | '0' = Bit is cle                    | ared                                   |                   |                  |                  |             |  |  |
|                               |                                                             |                                     |                                        |                   |                  |                  |             |  |  |
| bit 7                         | <b>OSFIE:</b> Oscill                                        | ator Fail Interro                   | upt Enable bit                         |                   |                  |                  |             |  |  |
|                               | 1 = Enables t<br>0 = Disables t                             | he Oscillator F<br>the Oscillator F | ail Interrupt<br>ail Interrupt         |                   |                  |                  |             |  |  |
| bit 6                         | CSWIE: Cloc                                                 | k Switch Comp                       | lete Interrupt                         | Enable bit        |                  |                  |             |  |  |
|                               | 1 = The clock<br>0 = The clock                              | switch module<br>switch module      | e interrupt is er<br>e interrupt is di | nabled<br>isabled |                  |                  |             |  |  |
| bit 5-1                       | Unimplemen                                                  | ted: Read as '                      | 0'                                     |                   |                  |                  |             |  |  |
| bit 0                         | ADIE: Analog                                                | -to-Digital Con                     | verter (ADC) I                         | nterrupt Enabl    | e bit            |                  |             |  |  |
| 1 = Enables the ADC interrupt |                                                             |                                     |                                        |                   |                  |                  |             |  |  |
|                               | 0 = Disables                                                | the ADC interru                     | upt                                    |                   |                  |                  |             |  |  |
|                               |                                                             |                                     |                                        |                   |                  |                  |             |  |  |
| Note:                         | Bit PEIE of the IN                                          | TCON register                       | must be                                |                   |                  |                  |             |  |  |
|                               | set to enable an                                            | tors PIE1-PIE7                      | interrupt                              |                   |                  |                  |             |  |  |
|                               | controlled by regis                                         |                                     |                                        |                   |                  |                  |             |  |  |

# PIC16(L)F15356/75/76/85/86

### REGISTER 10-12: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

| U-0   | R/W/HS-0/0 | U-0 | U-0 | U-0 | U-0 | R/W/HS-0/0 | R/W/HS-0/0 |
|-------|------------|-----|-----|-----|-----|------------|------------|
| _     | ZCDIF      | _   | _   | _   | _   | C2IF       | C1IF       |
| bit 7 |            |     |     |     |     | •          | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS = Hardware set                                     |

| bit 7   | Unimplemented: Read as '0'                                                                                                                                     |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | ZCDIF: Zero-Cross Detect (ZCD1) Interrupt Flag bit                                                                                                             |
|         | <ul> <li>1 = An enabled rising and/or falling ZCD1 event has been detected (must be cleared in software)</li> <li>0 = No ZCD1 event has occurred</li> </ul>    |
| bit 5-2 | Unimplemented: Read as '0'                                                                                                                                     |
| bit 1   | <b>C2IF</b> : Comparator C2 Interrupt Flag bit<br>1 = Comparator 2 interrupt asserted (must be cleared in software)<br>0 = Comparator 2 interrupt not asserted |
| bit 0   | C1IF: Comparator C1 Interrupt Flag bit                                                                                                                         |
|         | <ul> <li>1 = Comparator 1 interrupt asserted (must be cleared in software)</li> <li>0 = Comparator 1 interrupt not asserted</li> </ul>                         |
|         |                                                                                                                                                                |
| Note:   | Interrupt flag bits are set when an interrupt                                                                                                                  |

| Note: | Interrupt flag bits are set when an interrupt |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|
|       | condition occurs, regardless of the state of  |  |  |  |  |  |
|       | its corresponding enable bit or the Global    |  |  |  |  |  |
|       | Enable bit, GIE, of the INTCON register.      |  |  |  |  |  |
|       | User software should ensure the               |  |  |  |  |  |
|       | appropriate interrupt flag bits are clear     |  |  |  |  |  |
|       | prior to enabling an interrupt.               |  |  |  |  |  |

### REGISTER 10-16: PIR6: PERIPHERAL INTERRUPT REQUEST REGISTER 6

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W/HS-0/0 | R/W/HS-0/0 |
|-------|-----|-----|-----|-----|-----|------------|------------|
| —     | _   | -   | —   |     | _   | CCP2IF     | CCP1IF     |
| bit 7 |     |     |     |     |     |            | bit 0      |
|       |     |     |     |     |     |            |            |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS = Hardware set                                     |

#### bit 7-2 Unimplemented: Read as '0'

bit 1

# CCP2IF: CCP2 Interrupt Flag bit

| Value | CCPM Mode                                         |                                                      |                                                                |  |  |  |  |
|-------|---------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|
| value | Capture                                           | Compare                                              | PWM                                                            |  |  |  |  |
| 1     | Capture occurred<br>(must be cleared in software) | Compare match occurred (must be cleared in software) | Output trailing edge occurred<br>(must be cleared in software) |  |  |  |  |
| 0     | Capture did not occur                             | Compare match did not occur                          | Output trailing edge did not occur                             |  |  |  |  |

#### bit 0 CCP1IF: CCP1 Interrupt Flag bit

| Value   |                                                   | CCPM Mode                                            |                                                                |  |
|---------|---------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------|--|
| Capture |                                                   | Compare                                              | PWM                                                            |  |
| 1       | Capture occurred<br>(must be cleared in software) | Compare match occurred (must be cleared in software) | Output trailing edge occurred<br>(must be cleared in software) |  |
| 0       | Capture did not occur                             | Compare match did not occur                          | Output trailing edge did not occur                             |  |

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit, GIE, of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

© 2016 Microchip Technology Inc.

# 14.9 Register Definitions: PORTD

#### REGISTER 14-25: PORTD: PORTD REGISTER

| R/W-x/u                     | R/W-x/u | R/W-x/u            | R/W-x/u | R/W-x/u                                             | R/W-x/u          | R/W-x/u | R/W-x/u     |
|-----------------------------|---------|--------------------|---------|-----------------------------------------------------|------------------|---------|-------------|
| RD7                         | RD6     | RD5                | RD4     | RD3                                                 | RD2              | RD1     | RD0         |
| bit 7                       |         |                    |         |                                                     |                  |         | bit 0       |
|                             |         |                    |         |                                                     |                  |         |             |
| Legend:                     |         |                    |         |                                                     |                  |         |             |
| R = Readable bit W = Writal |         | W = Writable       | bit     | U = Unimpler                                        | nented bit, read | as '0'  |             |
| u = Bit is unchanged        |         | x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Rese |                  |         | ther Resets |
| '1' = Bit is set            |         | '0' = Bit is clea  | ared    |                                                     |                  |         |             |

bit 7-0 **RD<7:0>**: PORTD General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTD are actually written to corresponding LATD register. Reads from PORTD register is return of actual I/O pin values.

#### REGISTER 14-26: TRISD: PORTD TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISD7  | TRISD6  | TRISD5  | TRISD4  | TRISD3  | TRISD2  | TRISD1  | TRISD0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

TRISD<7:0>: PORTD Tri-State Control bits

1 = PORTD pin configured as an input (tri-stated)

0 = PORTD pin configured as an output

#### REGISTER 14-27: LATD: PORTD DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATD7   | LATD6   | LATD5   | LATD4   | LATD3   | LATD2   | LATD1   | LATD0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-0 LATD<7:0>: PORTD Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTD are actually written to corresponding LATD register. Reads from PORTD register is return of actual I/O pin values.

# 14.13 Register Definitions: PORTF

#### REGISTER 14-41: PORTF: PORTF REGISTER

| R/W-x/u                                 | R/W-x/u | R/W-x/u                                               | R/W-x/u                            | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-----------------------------------------|---------|-------------------------------------------------------|------------------------------------|---------|---------|---------|---------|
| RF7                                     | RF6     | RF5                                                   | RF4                                | RF3     | RF2     | RF1     | RF0     |
| bit 7                                   |         |                                                       |                                    |         |         |         | bit 0   |
|                                         |         |                                                       |                                    |         |         |         |         |
| Legend:                                 |         |                                                       |                                    |         |         |         |         |
| R = Readable bit W = Writable bit       |         | bit                                                   | U = Unimplemented bit, read as '0' |         |         |         |         |
| u = Bit is unchanged x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |         |
| '1' = Bit is set                        |         | '0' = Bit is clea                                     | ared                               |         |         |         |         |

bit 7-0 **RF<7:0>**: PORTF General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTF are actually written to corresponding LATF register. Reads from PORTF register is return of actual I/O pin values.

#### REGISTER 14-42: TRISF: PORTF TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISF7  | TRISF6  | TRISF5  | TRISF4  | TRISF3  | TRISF2  | TRISF1  | TRISF0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

**TRISF<7:0>:** PORTF Tri-State Control bits 1 = PORTF pin configured as an input (tri-stated)

0 = PORTF pin configured as an output

#### REGISTER 14-43: LATF: PORTF DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATF7   | LATF6   | LATF5   | LATF4   | LATF3   | LATF2   | LATF1   | LATF0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATF<7:0>: PORTF Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTF are actually written to corresponding LATF register. Reads from PORTF register is return of actual I/O pin values.

# 20.3 ADC Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 20-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), refer to Figure 20-4. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the

source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 20-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

### EQUATION 20-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 
$$50^{\circ}C$$
 and external impedance of  $10k\Omega 5.0V$  VDD  
 $TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$   
 $= TAMP + TC + TCOFF$   
 $= 2\mu s + TC + [(Temperature - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$ 

*The value for TC can be approximated with the following equations:* 

$$V_{APPLIED}\left(1 - \frac{1}{(2^{n+1}) - 1}\right) = V_{CHOLD} \qquad ;[1] V_{CHOLD} charged to within 1/2 lsb$$

$$V_{APPLIED}\left(1 - e^{\frac{-TC}{RC}}\right) = V_{CHOLD} \qquad ;[2] V_{CHOLD} charge response to V_{APPLIED} V_{APPLIED}\left(1 - e^{\frac{-TC}{RC}}\right) = V_{APPLIED}\left(1 - \frac{1}{(2^{n+1}) - 1}\right) ;combining [1] and [2]$$

*Note:* Where n = number of bits of the ADC.

Solving for TC:

ł

$$TC = -C_{HOLD}(RIC + RSS + RS) \ln(1/2047)$$
  
=  $-10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)$   
=  $1.37\mu s$ 

Therefore:

$$TACQ = 2\mu s + 1.37 + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$
  
= 4.62\mu s

**Note 1:** The VAPPLIED has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification.

© 2016 Microchip Technology Inc.

# PIC16(L)F15356/75/76/85/86



2: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the clock.





# 27.5 Operation Examples

Unless otherwise specified, the following notes apply to the following timing diagrams:

- Both the prescaler and postscaler are set to 1:1 (both the CKPS and OUTPS bits in the TxCON register are cleared).
- The diagrams illustrate any clock except Fosc/4 and show clock-sync delays of at least two full cycles for both ON and Timer2\_ers. When using Fosc/4, the clock-sync delay is at least one instruction period for Timer2\_ers; ON applies in the next instruction period.
- The PWM Duty Cycle and PWM output are illustrated assuming that the timer is used for the PWM function of the CCP module as described in **Section 28.0** "**Capture/Compare/PWM Modules**". The signals are not a part of the Timer2 module.

### 27.5.1 SOFTWARE GATE MODE

This mode corresponds to legacy Timer2 operation. The timer increments with each clock input when ON = 1 and does not increment when ON = 0. When the TMRx count equals the PRx period count the timer resets on the next clock and continues counting from 0. Operation with the ON bit software controlled is illustrated in Figure 27-4. With PRx = 5, the counter advances until TMRx = 5, and goes to zero with the next clock.

#### 27.5.5 SOFTWARE START ONE-SHOT MODE

In One-Shot mode the timer resets and the ON bit is cleared when the timer value matches the PRx period value. The ON bit must be set by software to start another timer cycle. Setting MODE<4:0> = 01000 selects One-Shot mode which is illustrated in Figure 27-8. In the example, ON is controlled by BSF and BCF instructions. In the first case, a BSF instruction sets ON and the counter runs to completion and clears ON. In the second case, a BSF instruction starts the cycle, BCF/BSF instructions turn the counter off and on during the cycle, and then it runs to completion.

When One-Shot mode is used in conjunction with the CCP PWM operation the PWM pulse drive starts concurrent with setting the ON bit. Clearing the ON bit while the PWM drive is active will extend the PWM drive. The PWM drive will terminate when the timer value matches the CCPRx pulse width value. The PWM drive will remain off until software sets the ON bit to start another cycle. If software clears the ON bit after the CCPRx match but before the PRx match then the PWM drive will be extended by the length of time the ON bit remains cleared. Another timing cycle can only be initiated by setting the ON bit after it has been cleared by a PRx period count match.

FIGURE 27-8: SOFTWARE START ONE-SHOT MODE TIMING DIAGRAM (MODE = 01000)





# FIGURE 27-13: LEVEL-TRIGGERED HARDWARE LIMIT ONE-SHOT MODE TIMING DIAGRAM (MODE = 10110)

PIC16(L)F15356/75/76/85/86

#### 30.1.4 STEERING MODES

In Steering modes, the data input can be steered to any or all of the four CWG output pins. In Synchronous Steering mode, changes to steering selection registers take effect on the next rising input.

In Non-Synchronous mode, steering takes effect on the next instruction cycle. Additional details are provided in **Section 30.9 "CWG Steering Mode"**.





# 30.2 Clock Source

The CWG module allows the following clock sources to be selected:

- Fosc (system clock)
- HFINTOSC (16 MHz only)

The clock sources are selected using the CS bit of the CWG1CLKCON register.

#### 33.1.2.8 Asynchronous Reception Setup:

- Initialize the SPxBRGH, SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 33.3 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- 3. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- If interrupts are desired, set the RXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set the RX9 bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RXxIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RXxIE interrupt enable bit was also set.
- 8. Read the RCxSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 9. Get the received eight Least Significant data bits from the receive buffer by reading the RCxREG register.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

ASYNCHRONOUS RECEPTION

#### 33.1.2.9 9-bit Address Detection Mode Setup

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SPxBRGH, SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 33.3 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- If interrupts are desired, set the RXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. Enable 9-bit reception by setting the RX9 bit.
- 6. Enable address detection by setting the ADDEN bit.
- 7. Enable reception by setting the CREN bit.
- The RXxIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RXxIE interrupt enable bit was also set.
- 9. Read the RCxSTA register to get the error flags. The ninth data bit will always be set.
- 10. Get the received eight Least Significant data bits from the receive buffer by reading the RCxREG register. Software determines if this is the device's address.
- 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.

| RX/DT pin                             | Start bit 0 v bit 1 v v bit 7/8 stop bit v |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rcv Shift<br>Reg —<br>Rcv Buffer Reg. | Word 1 Word 2 Streng RCxREG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Read Rov<br>Buffer Reg.               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RXxIF<br>(Interrupt Flag)             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OERR bit                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CREN                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Note: This cause                      | s timing diagram shows three words appearing on the RX input. The RCxREG (receive buffer) is read after the third word,<br>sing the OERR (overrun) bit to be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

FIGURE 33-5:

#### 33.4.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the EUSART for synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXxSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXxSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCxSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCxSTA register enables the EUSART.

#### 33.4.2.1 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see **Section 33.4.1.3 "Synchronous Master Transmission")**, except in the case of the Sleep mode.

If two words are written to the TXxREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in the TXxREG register.
- 3. The TXxIF bit will not be set.
- After the first character has been shifted out of TSR, the TXxREG register will transfer the second character to the TSR and the TXxIF bit will now be set.
- 5. If the PEIE and TXxIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 33.4.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for the CK pin (if applicable).
- 3. Clear the CREN and SREN bits.
- 4. If interrupts are desired, set the TXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. Enable transmission by setting the TXEN bit.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXxREG register.

# 37.2 Standard Operating Conditions

| The standard operating conditions for any device are defined as:                                         | ١                    |
|----------------------------------------------------------------------------------------------------------|----------------------|
| Operating Voltage:VDDMIN $\leq$ VDD $\leq$ VDDMAXOperating Temperature:TA $\leq$ TA $\leq$ TA $\leq$ MAX |                      |
| VDD — Operating Supply Voltage <sup>(1)</sup>                                                            | $\backslash \rangle$ |
| PIC16LF15356/75/76/85/86                                                                                 | $\checkmark$         |
| VDDMIN (Fosc ≤ 16 MHz)                                                                                   | +1.8V                |
| VDDMIN (Fosc ≤ 32 MHz)                                                                                   | +2.5V                |
| VDDMAX                                                                                                   | +3.6V                |
| PIC16F15356/75/76/85/86                                                                                  |                      |
| VDDMIN (Fosc ≤ 16 MHz)                                                                                   | +2.3V                |
| VDDMIN (Fosc ≤ 32 MHz)                                                                                   | +2.5V                |
| VDDMAX                                                                                                   | +5.5V                |
| TA — Operating Ambient Temperature Range                                                                 |                      |
| Industrial Temperature                                                                                   |                      |
| Ta_min                                                                                                   | 40°C                 |
| Та_мах                                                                                                   | +85°C                |
| Extended Temperature                                                                                     |                      |
| Та_міл                                                                                                   | 40°C                 |
| Та_мах                                                                                                   | +125°C               |
| Note 1: See Parameter Supply Voltage, DS Characteristics: Supply Voltage.                                |                      |

### 39.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 39.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>