

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 44                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 43x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-UFQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-UQFN (4x4)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f15385-e-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name                                                                       | Function              | Input<br>Type    | Output Type         | Description                                                                                       |
|----------------------------------------------------------------------------|-----------------------|------------------|---------------------|---------------------------------------------------------------------------------------------------|
| RC1/ANC1/CCP2 <sup>(1)</sup> /IOCC1/SOSCI                                  | RC1                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
|                                                                            | ANC1                  | AN               | _                   | ADC Channel C1 input.                                                                             |
|                                                                            | CCP2 <sup>(1)</sup>   | TTL/ST           | CMOS/OD             | CCP2 Capture Input.                                                                               |
|                                                                            | IOCC1                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
|                                                                            | SOSCI                 | AN               | _                   | 32.768 kHz secondary oscillator crystal driver input.                                             |
| RC2/ANC2/CCP1 <sup>(1)</sup> /IOCC2                                        | RC2                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
|                                                                            | ANC2                  | AN               | _                   | ADC Channel C2 input.                                                                             |
|                                                                            | CCP1 <sup>(1)</sup>   | TTL/ST           | CMOS/OD             | CCP1 Capture Input.                                                                               |
|                                                                            | IOCC2                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
| RC3/ANC3/SCL1 <sup>(3,4)</sup> /SCK1 <sup>(1)</sup> /T2IN <sup>(1)</sup> / | RC3                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
| 10003                                                                      | ANC3                  | AN               | _                   | ADC Channel C3 input.                                                                             |
|                                                                            | SCL1 <sup>(3,4)</sup> | l <sup>2</sup> C | OD                  | MSSP1 I <sup>2</sup> C input/output.                                                              |
|                                                                            | SCK1 <sup>(1)</sup>   | TTL/ST           | CMOS/OD             | MSSP1 SPI clock input/output (default input location, SCK1 is a PPS remappable input and output). |
|                                                                            | T2IN <sup>(1)</sup>   | TTL/ST           | —                   | Timer2 external input.                                                                            |
|                                                                            | IOCC3                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
| RC4/ANC4/SDA1 <sup>(3,4)</sup> /SDI1 <sup>(1)</sup> /IOCC4                 | RC4                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
|                                                                            | ANC4                  | AN               | _                   | ADC Channel C4 input.                                                                             |
|                                                                            | SDA1 <sup>(3,4)</sup> | I <sup>2</sup> C | OD                  | MSSP1 I <sup>2</sup> C serial data input/output.                                                  |
|                                                                            | SDI1 <sup>(1)</sup>   | TTL/ST           | _                   | MSSP1 SPI serial data input.                                                                      |
|                                                                            | IOCC4                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
| RC5/ANC5/IOCC5                                                             | RC5                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
|                                                                            | ANC5                  | AN               | _                   | ADC Channel C5 input.                                                                             |
|                                                                            | IOCC5                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
| RC6/ANC6/TX1/CK1 <sup>(1)</sup> /IOCC6                                     | RC6                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
|                                                                            | ANC6                  | AN               | _                   | ADC Channel C6 input.                                                                             |
|                                                                            | TX1                   | —                | CMOS                | EUSART1 asynchronous transmit.                                                                    |
|                                                                            | CK1 <sup>(1)</sup>    | TTL/ST           | CMOS/OD             | EUSART 1 synchronous mode clock input/output.                                                     |
|                                                                            | IOCC6                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
| RC7/ANC7/RX1/DT1 <sup>(3)</sup> /IOCC7                                     | RC7                   | TTL/ST           | CMOS/OD             | General purpose I/O.                                                                              |
|                                                                            | ANC7                  | AN               | _                   | ADC Channel C7 input.                                                                             |
|                                                                            | RX1                   | TTL/ST           | _                   | EUSART1 Asynchronous mode receiver data input.                                                    |
|                                                                            | DT1 <sup>(3)</sup>    | TTL/ST           | CMOS/OD             | EUSART1 Synchronous mode data input/output.                                                       |
|                                                                            | IOCC7                 | TTL/ST           | _                   | Interrupt-on-change input.                                                                        |
| Legend: AN = Analog input or outp                                          | ut CMOS :             | = CMOS co        | mpatible input or o | utput OD = Open-Drain                                                                             |

#### **TABLE 1-2:** PIC16(L)F15356 PINOUT DESCRIPTION (CONTINUED)

Note

Schmitt Trigger input of output
 Schmitt Trigger input with CMOS levels
 Crystal levels

 $\begin{aligned} HV &= \text{Airadeg input of output} & \text{Since on the comparison of the comparison o$ 1:

2: options as described in Table 15-3. This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and

3: PPS output registers.

These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS 4: assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

| Name                                                                                                      | Function            | Input<br>Type    | Output Type | Description                                                                                       |
|-----------------------------------------------------------------------------------------------------------|---------------------|------------------|-------------|---------------------------------------------------------------------------------------------------|
| RA6/ANA6/CLKOUT/IOCA6/OSC1                                                                                | RA6                 | TTL/ST           | CMOS/OD     | General purpose I/O.                                                                              |
|                                                                                                           | ANA6                | AN               | _           | ADC Channel A6 input.                                                                             |
|                                                                                                           | CLKOUT              | _                | CMOS/OD     | Fosc/4 digital output (in non-crystal/resonator modes).                                           |
|                                                                                                           | IOCA6               | TTL/ST           | _           | Interrupt-on-change input.                                                                        |
|                                                                                                           | OSC1                | XTAL             | _           | External Crystal/Resonator (LP, XT, HS modes) driver input.                                       |
| RA7/ANA7/CLKIN/IOCA7/OSC2                                                                                 | RA7                 | TTL/ST           | CMOS/OD     | General purpose I/O.                                                                              |
|                                                                                                           | ANA7                | AN               | —           | ADC Channel A7 input.                                                                             |
|                                                                                                           | CLKIN               | TTL/ST           | _           | External digital clock input.                                                                     |
|                                                                                                           | IOCA7               | TTL/ST           | _           | Interrupt-on-change input.                                                                        |
|                                                                                                           | OSC2                | _                | XTAL        | External Crystal/Resonator (LP, XT, HS modes) driver output.                                      |
| $\frac{\text{RB0/ANB0/C2IN1+/ZCD1/\overline{SS2}^{(1)}}{\text{RB0/ANB0/C2IN1+/ZCD1/\overline{SS2}^{(1)}}$ | RB0                 | TTL/ST           | CMOS/OD     | General purpose I/O.                                                                              |
| CWG1 <sup>1</sup> //INT <sup>1</sup> //IOCB0                                                              | ANB0                | AN               | _           | ADC Channel B0 input.                                                                             |
|                                                                                                           | C2IN1+              | AN               | _           | Comparator positive input.                                                                        |
|                                                                                                           | ZCD1                | AN               | AN          | Zero-cross detect input pin (with constant current sink/source).                                  |
|                                                                                                           | SS2 <sup>(1)</sup>  | TTL/ST           | _           | MSSP2 SPI slave select input.                                                                     |
|                                                                                                           | CWG1 <sup>(1)</sup> | TTL/ST           | _           | Complementary Waveform Generator 1 input.                                                         |
|                                                                                                           | INT <sup>(1)</sup>  | TTL/ST           | _           | External interrupt request input.                                                                 |
|                                                                                                           | IOCB0               | TTL/ST           | _           | Interrupt-on-change input.                                                                        |
| RB1/ANB1/C1IN3-/C2IN3-/                                                                                   | RB1                 | TTL/ST           | CMOS/OD     | General purpose I/O.                                                                              |
| SULT VSUKT VIUCBT                                                                                         | ANB1                | AN               | _           | ADC Channel B1 input.                                                                             |
|                                                                                                           | C1IN3-              | AN               | _           | Comparator negative input.                                                                        |
|                                                                                                           | C2IN3-              | AN               | _           | Comparator negative input.                                                                        |
|                                                                                                           | SCL1 <sup>(1)</sup> | I <sup>2</sup> C | OD          | MSSP1 I <sup>2</sup> C input/output.                                                              |
|                                                                                                           | SCK1 <sup>(1)</sup> | TTL/ST           | CMOS/OD     | MSSP1 SPI clock input/output (default input location, SCK1 is a PPS remappable input and output). |
|                                                                                                           | IOCB1               | TTL/ST           | —           | Interrupt-on-change input.                                                                        |
| RB2/ANB2/SDA1 <sup>(1)</sup> /SDI1 <sup>(1)</sup> /IOCB2                                                  | RB2                 | TTL/ST           | CMOS/OD     | General purpose I/O.                                                                              |
|                                                                                                           | ANB2                | AN               | —           | ADC Channel B2 input.                                                                             |
|                                                                                                           | SDA1 <sup>(1)</sup> | I <sup>2</sup> C | OD          | MSSP1 I <sup>2</sup> C serial data input/output.                                                  |
|                                                                                                           | SDI1 <sup>(1)</sup> | TTL/ST           | _           | MSSP1 SPI serial data input (default input location, SDI1 is a PPS remappable input and output).  |
|                                                                                                           | IOCB2               | TTL/ST           | —           | Interrupt-on-change input.                                                                        |
| RB3/ANB3/C1IN2-/C2IN2-/IOCB3                                                                              | RB3                 | TTL/ST           | CMOS/OD     | General purpose I/O.                                                                              |
|                                                                                                           | ANB3                | AN               | —           | ADC Channel B3 input.                                                                             |
|                                                                                                           | C1IN2-              | AN               | _           | Comparator negative input.                                                                        |
|                                                                                                           | C2IN2-              | AN               | _           | Comparator negative input.                                                                        |
|                                                                                                           | IOCB3               | TTL/ST           | _           | Interrupt-on-change input.                                                                        |

#### **TABLE 1-3:** PIC16(L)F15375/76 PINOUT DESCRIPTION (CONTINUED)

TTL = TTL compatible input HV = High Voltage

= Schmitt Trigger input with CMOS levels

I<sup>2</sup>C = Schmitt Trigger input with I<sup>2</sup>C

Note

= Crystal levels XTAL This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 15-4 for details on which PORT pins may be used for this signal. 1:

All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options 2: as described in Table 15-5, Table 15-6 and Table 15-6.

This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and 3: PPS output registers.

4: These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

| Name                                                     | Function              | Input<br>Type | Output Type | Description                                                          |
|----------------------------------------------------------|-----------------------|---------------|-------------|----------------------------------------------------------------------|
| RB4/ANB4/ADACT <sup>(1)</sup> /IOCB4                     | RB4                   | TTL/ST        | CMOS/OD     | General purpose I/O.                                                 |
|                                                          | ANB4                  | AN            | _           | ADC Channel B4 input.                                                |
|                                                          | ADACT <sup>(1)</sup>  | TTL/ST        | _           | ADC Auto-Conversion Trigger input.                                   |
|                                                          | IOCB4                 | TTL/ST        | _           | Interrupt-on-change input.                                           |
| RB5/ANB5/IOCB5                                           | RB5                   | TTL/ST        | CMOS/OD     | General purpose I/O.                                                 |
|                                                          | ANB5                  | AN            | _           | ADC Channel B5 input.                                                |
|                                                          | IOCB5                 | TTL/ST        | _           | Interrupt-on-change input.                                           |
| RB6/ANB6/CLCIN2 <sup>(1)</sup> /TX2/CK2 <sup>(1)</sup> / | RB6                   | TTL/ST        | CMOS/OD     | General purpose I/O.                                                 |
| IOCB0/ICSFCLK                                            | ANB6                  | AN            | _           | ADC Channel B6 input.                                                |
|                                                          | CLCIN2 <sup>(1)</sup> | TTL/ST        | _           | Configurable Logic Cell source input.                                |
|                                                          | TX2                   | TTL/ST        | _           | EUSART2 Asynchronous mode receiver data input.                       |
|                                                          | CK2 <sup>(1)</sup>    | TTL/ST        | CMOS/OD     | EUSART2 Synchronous mode clock input/output.                         |
|                                                          | IOCB6                 | TTL/ST        | _           | Interrupt-on-change input.                                           |
|                                                          | ICSPCLK               | ST            | _           | In-Circuit Serial Programming™ and debugging clock input.            |
| RB7/ANB7/DAC1OUT2/CLCIN3 <sup>(1)</sup> /                | RB7                   | TTL/ST        | CMOS/OD     | General purpose I/O.                                                 |
| RXZ/DTZ**/IOCB//ICSPDAT                                  | ANB7                  | AN            | _           | ADC Channel B7 input.                                                |
|                                                          | DAC1OUT2              | —             | AN          | Digital-to-Analog Converter output.                                  |
|                                                          | CLCIN3 <sup>(1)</sup> | TTL/ST        | _           | Configurable Logic Cell source input.                                |
|                                                          | RX2                   | TTL/ST        | _           | EUSART2 Asynchronous mode receiver data input.                       |
|                                                          | DT2                   | TTL/ST        | CMOS/OD     | EUSART2 Synchronous mode data input/output.                          |
|                                                          | IOCB7                 | TTL/ST        | _           | Interrupt-on-change input.                                           |
|                                                          | ICSPDAT               | ST            | CMOS        | In-Circuit Serial Programming™ and debugging data input/out-<br>put. |
| RC0/ANC0/T1CKI(1)/IOCC0/SOSCO                            | RC0                   | TTL/ST        | CMOS/OD     | General purpose I/O.                                                 |
|                                                          | ANC0                  | AN            | —           | ADC Channel C0 input.                                                |
|                                                          | T1CKI <sup>(1)</sup>  | TTL/ST        | _           | Timer1 external digital clock input.                                 |
|                                                          | IOCC0                 | TTL/ST        | _           | Interrupt-on-change input.                                           |
|                                                          | SOSCO                 | —             | AN          | 32.768 kHz secondary oscillator crystal driver output.               |
| RC1/ANC1/CCP2 <sup>(1)</sup> /IOCC1/SOSCI                | RC1                   | TTL/ST        | CMOS/OD     | General purpose I/O.                                                 |
|                                                          | ANC1                  | AN            | _           | ADC Channel C1 input.                                                |
|                                                          | CCP2 <sup>(1)</sup>   | TTL/ST        | CMOS/OD     | Capture/compare/PWM2 (default input location for capture function).  |
|                                                          | IOCC1                 | TTL/ST        | _           | Interrupt-on-change input.                                           |
|                                                          | SOSCI                 | AN            | _           | 32.768 kHz secondary oscillator crystal driver input.                |

#### **TABLE 1-4:** PIC16(L)F15385/86 PINOUT DESCRIPTION (CONTINUED)

Legend: AN = Analog input or output CMOS = CMOS compatible input or output TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels

Note

XTAL = Crystal levels 1: This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 15-4 for details on which PORT pins may be used for this signal.

OD

l<sup>2</sup>C

= Open-Drain

= Schmitt Trigger input with I<sup>2</sup>C

2: All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in Table 15-5, Table 15-6 and Table 15-7.

This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and 3: PPS output registers.

These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS 4: assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

HV = High Voltage

| Address | Name                                            | Bit 7 | Bit 6 | Bit 5 | Bit 4    | Bit 3       | Bit 2      | Bit 1 | Bit 0 | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |
|---------|-------------------------------------------------|-------|-------|-------|----------|-------------|------------|-------|-------|-----------------------|----------------------------|
| Bank 62 |                                                 | I     | 1     |       |          | 1           | 1          | 1     |       | 1                     | 1                          |
|         | CPU CORE REGISTERS; see Table 4-3 for specifics |       |       |       |          |             |            |       |       |                       |                            |
| 1F0Ch   | _                                               |       |       |       | Unimpler | mented      |            |       |       | _                     | _                          |
| 1F0Dh   | _                                               |       |       |       | Unimpler | mented      |            |       |       | _                     | _                          |
| 1F0Eh   |                                                 |       |       |       | Unimpler | mented      |            |       |       | _                     |                            |
| 1F0Fh   | _                                               |       |       |       | Unimpler | mented      |            |       |       | _                     | _                          |
| 1F10h   | RA0PPS                                          |       | _     | _     |          |             | RA0PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F11h   | RA1PPS                                          | _     | _     | _     |          |             | RA1PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F12h   | RA2PPS                                          | _     | —     | _     |          |             | RA2PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F13h   | <b>RA3PPS</b>                                   | —     | —     | _     |          |             | RA3PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F14h   | RA4PPS                                          | —     | —     | —     |          |             | RA4PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F15h   | RA5PPS                                          | —     | _     | _     |          |             | RA5PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F16h   | RA6PPS                                          | —     | —     | —     |          |             |            |       |       |                       | uu uuuu                    |
| 1F17h   | RA7PPS                                          | _     |       | _     |          |             | RA7PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F18h   | RB0PPS                                          | _     | _     | _     |          | RB0PPS<4:0> |            |       |       | 00 0000               | uu uuuu                    |
| 1F19h   | RB1PPS                                          | _     | _     | _     |          |             | RB1PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F1Ah   | RB2PPS                                          | _     |       |       |          |             | RB2PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F1Bh   | RB3PPS                                          | —     | —     | _     |          |             | RB3PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F1Ch   | RB4PPS                                          | —     | —     | _     |          |             | RB4PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F1Dh   | RB5PPS                                          | _     |       |       |          |             | RB5PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F1Eh   | RB6PPS                                          | —     | —     | _     |          |             | RB6PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F1Fh   | RB7PPS                                          | —     | —     | —     |          |             | RB7PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F20h   | RC0PPS                                          | —     | —     | —     |          |             | RC0PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F21h   | RC1PPS                                          | —     | —     | —     |          |             | RC1PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F22h   | RC2PPS                                          | _     | —     |       |          |             | RC2PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F23h   | RC3PPS                                          | _     | —     | _     |          |             | RC3PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F24h   | RC4PPS                                          | —     |       | _     |          |             | RC4PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F25h   | RC5PPS                                          | —     | _     | _     |          |             | RC5PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F26h   | RC6PPS                                          | —     | —     | _     |          |             | RC6PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F27h   | RC7PPS                                          | —     | —     | _     |          |             | RC7PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F28h   | RD0PPS <sup>(1)</sup>                           | —     | _     | _     |          |             | RD0PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |
| 1F29h   | RD1PPS <sup>(1)</sup>                           | _     | _     | _     |          |             | RD1PPS<4:0 | >     |       | 00 0000               | uu uuuu                    |

#### SPECIAL EUNCTION DECISTED SUMMARY PANKS 0.62 (CONTINUED) A 44.

Legend:x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.Note1:Present only on PIC16(L)F15375/76/85/86.

| Name    | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Register<br>on Page |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------|
| PORTC   | RC7     | RC6     | RC5     | RC4     | RC3     | RC2     | RC1     | RC0     | 211                 |
| TRISC   | TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  | 211                 |
| LATC    | LATC7   | LATC6   | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   | 211                 |
| ANSELC  | ANSC7   | ANSC6   | ANSC5   | ANSC4   | ANSC3   | ANSC2   | ANSC1   | ANSC0   | 212                 |
| WPUC    | WPUC7   | WPUC6   | WPUC5   | WPUC4   | WPUC3   | WPUC2   | WPUC1   | WPUC0   | 212                 |
| ODCONC  | ODCC7   | ODCC6   | ODCC5   | ODCC4   | ODCC3   | ODCC2   | ODCC1   | ODCC0   | 213                 |
| SLRCONC | SLRC7   | SLRC6   | SLRC5   | SLRC4   | SLRC3   | SLRC2   | SLRC1   | SLRC0   | 213                 |
| INLVLC  | INLVLC7 | INLVLC6 | INLVLC5 | INLVLC4 | INLVLC3 | INLVLC2 | INLVLC1 | INLVLC0 | 213                 |

## TABLE 14-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

**Legend:** – = unimplemented locations read as '0'. Shaded cells are not used by PORTC.

### 14.12 PORTF Registers

Note: Present only on PIC16(L)F15385/86.

#### 14.12.1 DATA REGISTER

PORTF is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISF (Register 14-42). Setting a TRISF bit (= 1) will make the corresponding PORTF pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISF bit (= 0) will make the corresponding PORTF pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Figure 14-1 shows how to initialize an I/O port.

Reading the PORTF register (Register 14-41) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATF).

The PORT data latch LATF (Register 14-43) holds the output port data, and contains the latest value of a LATF or PORTF write.

#### 14.12.2 DIRECTION CONTROL

The TRISF register (Register 14-42) controls the PORTF pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISF register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

#### 14.12.3 INPUT THRESHOLD CONTROL

The INLVLF register (Register 14-48) controls the input voltage threshold for each of the available PORTF input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTF register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 37-4 for more information on threshold levels.

**Note:** Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

#### 14.12.4 OPEN-DRAIN CONTROL

The ODCONF register (Register 14-46) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONF bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONF bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

**Note:** It is not necessary to set open-drain control when using the pin for I<sup>2</sup>C; the I<sup>2</sup>C module controls the pin and makes the pin open-drain.

### 14.12.5 SLEW RATE CONTROL

The SLRCONF register (Register 14-47) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONF bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONF bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

#### 14.12.6 ANALOG CONTROL

The ANSELF register (Register 14-44) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELF bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELF bits has no effect on digital output functions. A pin with TRIS clear and ANSELF set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Note: The ANSELF bits default to the Analog mode after Reset. To use any pins as digital general purpose or peripheral inputs, the corresponding ANSEL bits must be initialized to '0' by user software.

#### 14.12.7 WEAK PULL-UP CONTROL

The WPUF register (Register 14-45) controls the individual weak pull-ups for each port pin.

#### 14.12.8 PORTF FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 15.0 "Peripheral Pin Select (PPS) Module"** for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

| REGISTER 14-44: | ANSELF: PORTF ANALOG SELECT REGISTER |
|-----------------|--------------------------------------|
|-----------------|--------------------------------------|

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ANSF7   | ANSF6   | ANSF5   | ANSF4   | ANSF3   | ANSF2   | ANSF1   | ANSF0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ANSF<7:0>: Analog Select between Analog or Digital Function on Pins RF<7:0>, respectively<sup>(1)</sup> 0 = Digital I/O. Pin is assigned to port or digital special function. 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

#### REGISTER 14-45: WPUF: WEAK PULL-UP PORTF REGISTER

| R/W-0/0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| WPUF7   | WPUF6   | WPUF5   | WPUF4   | WPUF3   | WPUF2   | WPUF1   | WPUF0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 WPUF<7:0>: Weak Pull-up Register bits<sup>(1)</sup>

1 = Pull-up enabled

0 = Pull-up disabled

Note 1: The weak pull-up device is automatically disabled if the pin is configured as an output.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

## 17.5 Register Definitions: Interrupt-on-Change Control

#### REGISTER 17-1: IOCAP: INTERRUPT-ON-CHANGE PORTA POSITIVE EDGE REGISTER

| U-0   | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0               | R/W-0/0               |
|-------|-----|---------|---------|---------|---------|-----------------------|-----------------------|
| —     | —   | IOCAP5  | IOCAP4  | IOCAP3  | IOCAP2  | IOCAP1 <sup>(1)</sup> | IOCAP0 <sup>(1)</sup> |
| bit 7 |     |         |         |         |         |                       | bit 0                 |
|       |     |         |         |         |         |                       |                       |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-6 Unimplemented: read as '0'

bit 5-0

bit 5-0

IOCAP<5:0>: Interrupt-on-Change PORTA Positive Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a positive-going edge. IOCAFx bit and IOCIF flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 17-2: IOCAN: INTERRUPT-ON-CHANGE PORTA NEGATIVE EDGE REGISTER

| U-0   | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0               | R/W-0/0               |
|-------|-----|---------|---------|---------|---------|-----------------------|-----------------------|
| —     | —   | IOCAN5  | IOCAN4  | IOCAN3  | IOCAN2  | IOCAN1 <sup>(1)</sup> | IOCAN0 <sup>(1)</sup> |
| bit 7 |     |         |         |         |         |                       | bit 0                 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-6 Unimplemented: read as '0'

IOCAN<5:0>: Interrupt-on-Change PORTA Negative Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a negative-going edge. IOCAFx bit and IOCIF flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

# 22.8 NCO Control Registers

| R/W-0/0                 | U-0                                                                                                                   | R-0/0                                                                               | R/W-0/0                                        | U-0                     | U-0              | U-0              | R/W-0/0      |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------|-------------------------|------------------|------------------|--------------|--|
| N1EN                    | —                                                                                                                     | N1OUT                                                                               | N1POL                                          | —                       | —                | —                | N1PFM        |  |
| bit 7                   |                                                                                                                       |                                                                                     |                                                |                         |                  |                  | bit 0        |  |
|                         |                                                                                                                       |                                                                                     |                                                |                         |                  |                  |              |  |
| Legend:                 |                                                                                                                       |                                                                                     |                                                |                         |                  |                  |              |  |
| R = Readable            | bit                                                                                                                   | W = Writable                                                                        | bit                                            | U = Unimpler            | nented bit, read | d as '0'         |              |  |
| u = Bit is uncha        | anged                                                                                                                 | x = Bit is unkr                                                                     | nown                                           | -n/n = Value a          | at POR and BO    | R/Value at all o | other Resets |  |
| '1' = Bit is set        |                                                                                                                       | '0' = Bit is clea                                                                   | ared                                           |                         |                  |                  |              |  |
| bit 7<br>bit 6<br>bit 5 | N1EN: NCO1<br>1 = NCO1 mo<br>0 = NCO1 mo<br>Unimplement<br>N1OUT: NCO<br>Displays the o                               | Enable bit<br>odule is enable<br>odule is disable<br>ted: Read as '<br>1 Output bit | d<br>d<br>o'                                   | CO1 module              |                  |                  |              |  |
| bit 4                   | bit 4 <b>N1POL:</b> NCO1 Polarity bit<br>1 = NCO1 output signal is inverted<br>0 = NCO1 output signal is not inverted |                                                                                     |                                                |                         |                  |                  |              |  |
| bit 3-1                 | Unimplemen                                                                                                            | ted: Read as '                                                                      | 0'                                             |                         |                  |                  |              |  |
| bit 0                   | <b>N1PFM:</b> NCC<br>1 = NCO1 ope<br>0 = NCO1 ope                                                                     | 01 Pulse Frequerates in Pulse<br>erates in Pulse<br>erates in Fixed                 | ency Mode bit<br>Frequency mo<br>Duty Cycle mo | ode<br>ode, divide by : | 2                |                  |              |  |

#### REGISTER 22-1: NCO1CON: NCO CONTROL REGISTER

© 2016 Microchip Technology Inc.

# PIC16(L)F15356/75/76/85/86

## REGISTER 23-5: CMOUT: COMPARATOR OUTPUT REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R-0/0  | R-0/0  |
|-------|-----|-----|-----|-----|-----|--------|--------|
| —     | _   | _   | —   | —   | _   | MC2OUT | MC10UT |
| bit 7 |     |     |     |     |     |        | bit 0  |

# Legend:

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-2 Unimplemented: Read as '0'

bit 1 MC2OUT: Mirror Copy of C2OUT bit

bit 0 MC1OUT: Mirror Copy of C1OUT bit

## TABLE 23-3: SUMMARY OF REGISTERS ASSOCIATED WITH COMPARATOR MODULE

| Name      | Bit 7  | Bit 6  | Bit 5   | Bit 4       | Bit 3                        | Bit 2      | Bit 1  | Bit 0   | Register<br>on Page |  |
|-----------|--------|--------|---------|-------------|------------------------------|------------|--------|---------|---------------------|--|
| CMxCON0   | ON     | OUT    | —       | POL         | —                            | —          | HYS    | SYNC    | 305                 |  |
| CMxCON1   | _      | _      | _       | _           | _                            | _          | INTP   | INTN    | 306                 |  |
| CMOUT     | _      | _      | _       | _           | _                            | _          | MC2OUT | MC1OUT  | 308                 |  |
| FVRCON    | FVREN  | FVRRDY | TSEN    | TSRNG       | TSRNG CDAFVR<1:0> ADFVR<1:0> |            |        |         |                     |  |
| DAC1CON0  | DAC1EN | —      | DAC10E1 | DAC10E2     | DE2 DAC1PSS<1:0> —           |            |        | DAC1NSS | 287                 |  |
| DAC1CON1  | —      | —      | _       |             |                              | DAC1R<4:0> |        |         | 287                 |  |
| INTCON    | GIE    | PEIE   | _       |             |                              |            |        | INTEDG  | 146                 |  |
| PIE2      | —      | ZCDIE  | _       |             | _                            | _          | C2IE   | C1IE    | 149                 |  |
| PIR2      | —      | ZCDIF  | _       | _           | _                            | _          | C2IF   | C1IF    | 157                 |  |
| RxyPPS    | —      | —      | _       | RxyPPS<4:0> |                              |            |        |         |                     |  |
| CLCINxPPS | _      | _      |         |             | CLCIN0PPS<5:0>               |            |        |         |                     |  |
| T1GPPS    | —      | _      |         |             | T1GP                         | PS<5:0>    |        |         | 241                 |  |

Legend: — = unimplemented location, read as '0'. Shaded cells are unused by the comparator module.

| Name     | Bit 7        | Bit 6           | Bit 5                                                      | Bit 4                                            | Bit 3    | Bit 2   | Bit 1 | Bit 0  | Register<br>on Page |  |  |
|----------|--------------|-----------------|------------------------------------------------------------|--------------------------------------------------|----------|---------|-------|--------|---------------------|--|--|
| TMR0L    | Holding Regi | ster for the Le | for the Least Significant Byte of the 16-bit TMR0 Register |                                                  |          |         |       |        |                     |  |  |
| TMR0H    | Holding Regi | ster for the M  | ost Significar                                             | ost Significant Byte of the 16-bit TMR0 Register |          |         |       |        |                     |  |  |
| T0CON0   | T0EN         | —               | TOOUT                                                      | T0OUT T016BIT T0OUTPS<3:0>                       |          |         |       |        | 318                 |  |  |
| T0CON1   |              | T0CS<2:0>       |                                                            | TOASYNC                                          |          | T0CKPS< | :3:0> |        | 319                 |  |  |
| T0CKIPPS | —            | —               |                                                            |                                                  | T0CKIPPS | <5:0>   |       |        | 241                 |  |  |
| TMR0PPS  | —            | —               |                                                            |                                                  | TMR0PPS< | <5:0>   |       |        | 241                 |  |  |
| T1GCON   | GE           | GPOL            | GTM                                                        | GSPM                                             | GGO/DONE | GVAL    | —     | —      | 330                 |  |  |
| INTCON   | GIE          | PEIE            | —                                                          | —                                                | —        | —       | —     | INTEDG | 146                 |  |  |
| PIR0     | —            | —               | TMR0IF                                                     | IOCIF                                            | —        | —       | —     | INTF   | 155                 |  |  |
| PIE0     | —            | —               | TMR0IE                                                     | IOCIE                                            | —        | —       | —     | INTE   | 147                 |  |  |

# TABLE 25-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER0

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the Timer0 module.
 \* Page with Register information.

#### 28.1.2 TIMER1 MODE RESOURCE

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

See Section 26.0 "Timer1 Module with Gate Control" for more information on configuring Timer1.

#### 28.1.3 SOFTWARE INTERRUPT MODE

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit of the PIE6 register clear to avoid false interrupts. Additionally, the user should clear the CCPxIF interrupt flag bit of the PIR6 register following any change in Operating mode.

| Note: | Clocking Timer1 from the system clock   |
|-------|-----------------------------------------|
|       | (Fosc) should not be used in Capture    |
|       | mode. In order for Capture mode to      |
|       | recognize the trigger event on the CCPx |
|       | pin, Timer1 must be clocked from the    |
|       | instruction clock (Fosc/4).             |

#### 28.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCPxMODE<3:0> bits of the CCPxCON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler. Example 28-1 demonstrates the code to perform this function.

#### EXAMPLE 28-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEI       | L CCPxCON              | ;Set Bank bits to point<br>;to CCPxCON                                                          |
|---------------|------------------------|-------------------------------------------------------------------------------------------------|
| CLRF<br>MOVLW | CCPxCON<br>NEW_CAPT_PS | ;Turn CCP module off<br>;Load the W reg with                                                    |
| MOVWF         | CCPxCON                | <pre>;the new prescaler<br/>;move value and CCP ON<br/>;Load CCPxCON with this<br/>;value</pre> |

#### 28.1.5 CAPTURE DURING SLEEP

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock (Fosc/4), or by an external clock source.

When Timer1 is clocked by Fosc/4, Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

Capture mode will operate during Sleep when Timer1 is clocked by an external clock source.

### 28.2 Compare Mode

Compare mode makes use of the 16-bit Timer1 resource. The 16-bit value of the CCPRxH:CCPRxL register pair is constantly compared against the 16-bit value of the TMR1H:TMR1L register pair. When a match occurs, one of the following events can occur:

- Toggle the CCPx output
- Set the CCPx output
- · Clear the CCPx output
- · Generate an Auto-conversion Trigger
- · Generate a Software Interrupt

The action on the pin is based on the value of the CCPxMODE<3:0> control bits of the CCPxCON register. At the same time, the interrupt flag CCPxIF bit is set, and an ADC conversion can be triggered, if selected.

All Compare modes can generate an interrupt and trigger and ADC conversion.

Figure 28-2 shows a simplified diagram of the compare operation.

#### FIGURE 28-2: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 30.1.2 PUSH-PULL MODE

In Push-Pull mode, two output signals are generated, alternating copies of the input as illustrated in Figure 30-2. This alternation creates the push-pull effect required for driving some transformer-based power supply designs.

The push-pull sequencer is reset whenever EN = 0 or if an auto-shutdown event occurs. The sequencer is clocked by the first input pulse, and the first output appears on CWG1A.

The unused outputs CWG1C and CWG1D drive copies of CWG1A and CWG1B, respectively, but with polarity controlled by the POLC and POLD bits of the CWG1CON1 register, respectively.

#### 30.1.3 FULL-BRIDGE MODES

In Forward and Reverse Full-Bridge modes, three outputs drive static values while the fourth is modulated by the input data signal. In Forward Full-Bridge mode, CWG1A is driven to its active state, CWG1B and CWG1C are driven to their inactive state, and CWG1D is modulated by the input signal. In Reverse Full-Bridge mode, CWG1C is driven to its active state, CWG1A and CWG1D are driven to their inactive states, and CWG1B is modulated by the input signal. In Full-Bridge mode, the dead-band period is used when there is a switch from forward to reverse or vice-versa. This dead-band control is described in Section 30.5 "Dead-Band Control", with additional details in Section 30.6 "Rising Edge and Reverse Dead Band" and Section 30.7 "Falling Edge and Forward Dead Band".

The mode selection may be toggled between forward and reverse toggling the MODE<0> bit of the CWG1CON0 while keeping MODE<2:1> static, without disabling the CWG module.

| R/W-x/u          | R/W-x/u      | R/W-x/u                              | R/W-x/u           | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u      |
|------------------|--------------|--------------------------------------|-------------------|----------------|------------------|------------------|--------------|
| LCxG2D4T         | LCxG2D4N     | LCxG2D3T                             | LCxG2D3N          | LCxG2D2T       | LCxG2D2N         | LCxG2D1T         | LCxG2D1N     |
| bit 7            |              |                                      |                   |                |                  |                  | bit 0        |
|                  |              |                                      |                   |                |                  |                  |              |
| Legend:          |              |                                      |                   |                |                  |                  |              |
| R = Readable     | bit          | W = Writable                         | bit               | U = Unimpler   | mented bit, read | as '0'           |              |
| u = Bit is uncha | anged        | x = Bit is unkr                      | nown              | -n/n = Value a | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set |              | '0' = Bit is clea                    | ared              |                |                  |                  |              |
|                  |              |                                      |                   |                |                  |                  |              |
| bit 7            | LCxG2D4T: 0  | Gate 1 Data 4 1                      | Frue (non-inve    | rted) bit      |                  |                  |              |
|                  | 1 = CLCIN3 ( | (true) is gated i                    | into CLCx Gat     | e1             |                  |                  |              |
| h it 0           | 0 = CLCIN3   | (true) is not gai                    |                   |                |                  |                  |              |
| DIT 6            |              | Gate 1 Data 4                        | ted into CLCv     | Coto 1         |                  |                  |              |
|                  | 0 = CLCIN3(  | (inverted) is ga                     | t gated into CLCX | _Cx Gate 1     |                  |                  |              |
| bit 5            | LCxG2D3T:    | Sate 1 Data 3 1                      | Frue (non-inve    | rted) bit      |                  |                  |              |
|                  | 1 = CLCIN2 ( | (true) is gated i                    | into CLCx Gat     | e 1            |                  |                  |              |
|                  | 0 = CLCIN2   | (true) is not gat                    | ted into CLCx     | Gate 1         |                  |                  |              |
| bit 4            | LCxG2D3N:    | Gate 1 Data 3                        | Negated (inve     | rted) bit      |                  |                  |              |
|                  | 1 = CLCIN2   | (inverted) is ga                     | ted into CLCx     | Gate 1         |                  |                  |              |
| hit 3            |              | (IIIVerteu) is no<br>Cate 1 Data 2 1 | rue (non-inve     | -CX Gale 1     |                  |                  |              |
| bit 5            | 1 = CLCIN1   | (true) is gated i                    | into CI Cx Gat    | e 1            |                  |                  |              |
|                  | 0 = CLCIN1   | (true) is not gat                    | ted into CLCx     | Gate 1         |                  |                  |              |
| bit 2            | LCxG2D2N:    | Gate 1 Data 2                        | Negated (inve     | rted) bit      |                  |                  |              |
|                  | 1 = CLCIN1 ( | (inverted) is ga                     | ted into CLCx     | Gate 1         |                  |                  |              |
|                  | 0 = CLCIN1 ( | (inverted) is no                     | t gated into CL   | Cx Gate 1      |                  |                  |              |
| bit 1            | LCxG2D1T: 0  | Gate 1 Data 1 1                      | Frue (non-inve    | rted) bit      |                  |                  |              |
|                  | 1 = CLCINO(  | (true) is gated i                    | into CLCx Gate    | e 1<br>Cata1   |                  |                  |              |
| hit 0            |              | (il ue) is not gai                   | Nogatod (invo     | Gale I         |                  |                  |              |
|                  | 1 = CLCINO i | (inverted) is da                     | ted into CI Cy    | Gate 1         |                  |                  |              |
|                  | 0 = CLCINO(  | (inverted) is no                     | t gated into CL   | _Cx Gate 1     |                  |                  |              |
|                  |              |                                      | -                 |                |                  |                  |              |

# REGISTER 31-8: CLCxGLS1: GATE 1 LOGIC SELECT REGISTER

#### 33.1.2.3 Receive Interrupts

The RXxIF interrupt flag bit of the PIR3 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RXxIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RXxIF interrupts are enabled by setting all of the following bits:

- RXxIE, Interrupt Enable bit of the PIE3 register
- PEIE, Peripheral Interrupt Enable bit of the INTCON register
- GIE, Global Interrupt Enable bit of the INTCON register

The RXxIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

#### 33.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCxSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCxREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCxSTA register which resets the EUSART. Clearing the CREN bit of the RCxSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

Note: If all receive characters in the receive FIFO have framing errors, repeated reads of the RCxREG will not clear the FERR bit.

### 33.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCxSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCxSTA register or by resetting the EUSART by clearing the SPEN bit of the RCxSTA register.

#### 33.1.2.6 Receiving 9-Bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCxSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCxSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCxREG.

#### 33.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCxSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RXxIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

# 33.2 Clock Accuracy with Asynchronous Operation

The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. Two methods may be used to adjust the baud rate clock, but both require a reference clock source of some kind.

The first (preferred) method uses the OSCTUNE register to adjust the INTOSC output. Adjusting the value in the OSCTUNE register allows for fine resolution changes to the system clock source. See **Section 9.2.2.2** "Internal Oscillator Frequency **Adjustment**" for more information.

The other method adjusts the value in the Baud Rate Generator. This can be done automatically with the Auto-Baud Detect feature (see **Section 33.3.1** "**Auto-Baud Detect**"). There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency.

# PIC16(L)F15356/75/76/85/86

# REGISTER 33-4: RCxREG<sup>(1)</sup>: RECEIVE DATA REGISTER

| R-0   | R-0 | R-0 | R-0   | R-0    | R-0 | R-0 | R-0   |
|-------|-----|-----|-------|--------|-----|-----|-------|
|       |     |     | RCxRE | G<7:0> |     |     |       |
| bit 7 |     |     |       |        |     |     | bit 0 |
|       |     |     |       |        |     |     |       |

| Legena:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **RCxREG<7:0>:** Lower eight bits of the received data; read-only; see also RX9D (Register 33-2)

**Note 1:** RCxREG (including the 9<sup>th</sup> bit) is double buffered, and data is available while new data is being received.

# REGISTER 33-5: TXxREG<sup>(1)</sup>: TRANSMIT DATA REGISTER

| R/W-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|-------|-------------|-------|-------|-------|-------|-------|-------|--|--|
|       | TXxREG<7:0> |       |       |       |       |       |       |  |  |
| bit 7 |             |       |       |       |       |       | bit 0 |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **TXxREG<7:0>:** Lower eight bits of the received data; read-only; see also RX9D (Register 33-1)

**Note 1:** TXxREG (including the 9th bit) is double buffered, and can be written when previous data has started shifting.

# **REGISTER 33-6:** SPxBRGL<sup>(1)</sup>: BAUD RATE GENERATOR REGISTER

| R/W-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|-------|-------------|-------|-------|-------|-------|-------|-------|--|--|
|       | SPxBRG<7:0> |       |       |       |       |       |       |  |  |
| bit 7 |             |       |       |       |       |       | bit 0 |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 SPxBRG<7:0>: Lower eight bits of the Baud Rate Generator

**Note 1:** Writing to SP1BRG resets the BRG counter.

# TABLE 37-11: RESET, WDT, OSCILLATOR START-UP TIMER, POWER-UP TIMER, BROWN-OUT RESET AND LOW-POWER BROWN-OUT RESET SPECIFICATIONS

| Standard Operating Conditions (unless otherwise stated) |         |                                                   |      |       |                     |            |                          |  |  |
|---------------------------------------------------------|---------|---------------------------------------------------|------|-------|---------------------|------------|--------------------------|--|--|
| Param.<br>No.                                           | Sym.    | Characteristic                                    | Min. | Тур†  | Max.                | Units      | Conditions               |  |  |
| RST01*                                                  | TMCLR   | MCLR Pulse Width Low to ensure Reset              | 2    | _     | —                   | μS         |                          |  |  |
| RST02*                                                  | Tioz    | I/O high-impedance from Reset detection           | _    | _     | 2                   | μs         |                          |  |  |
| RST03                                                   | TWDT    | Watchdog Timer Time-out Period                    | —    | 16    | —                   | ms         | 16 ms Wominal-Reset Time |  |  |
| RST04*                                                  | TPWRT   | Power-up Timer Period                             | _    | 65    | _                   | ms         |                          |  |  |
| RST05                                                   | Tost    | Oscillator Start-up Timer Period <sup>(1,2)</sup> | _    | 1024  | —                   | /TOSC      | $\left \right\rangle$    |  |  |
| RST06                                                   | VBOR    | Brown-out Reset Voltage <sup>(4)</sup>            | 2.55 | 2.70  | 2.85                | <u>7</u> 7 | BORV = 0                 |  |  |
|                                                         |         |                                                   | 2.30 | 2.45  | 2.60                |            | BORV = ∕I (F devices)    |  |  |
|                                                         |         |                                                   | 1.80 | 1.90  | 2.05                | ∖v∨        | BORV = 1 (LF devices)    |  |  |
| RST07                                                   | VBORHYS | Brown-out Reset Hysteresis                        | _    | 40 🧹  | $\overline{)}$      | m∖V ′      |                          |  |  |
| RST08                                                   | TBORDC  | Brown-out Reset Response Time                     | _    | 3     | $\langle - \rangle$ | μs         |                          |  |  |
| RST09                                                   | VLPBOR  | Low-Power Brown-out Reset Voltage                 | 1.8  | / 1.9 | 2.2                 | V V        | LF Devices Only          |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# TABLE 37-12: ANALOG-TO-DIGITAL CONVERTER (ADC) ACCURACY SPECIFICATIONS<sup>(1,2)</sup>:

| Standard Operating Conditions (unless otherwise stated)       VDD = 3.0V, TA = 25°C |        |                                                |          |      |        |       |                             |  |
|-------------------------------------------------------------------------------------|--------|------------------------------------------------|----------|------|--------|-------|-----------------------------|--|
| Param.<br>No.                                                                       | Sym.   | Characteristic                                 | Min.     | Typt | Max.   | Units | Conditions                  |  |
| AD01                                                                                | NR     | Resolution                                     | $\sim$   | I    | 10     | bit   |                             |  |
| AD02                                                                                | EIL    | Integral Error                                 | $\geq$ - | ±0.1 | ±1.0   | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |
| AD03                                                                                | Edl    | Differential Epror                             |          | ±0.1 | ±1.0   | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |
| AD04                                                                                | EOFF   | Offset Error                                   |          | 0.5  | 2.0    | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |
| AD05                                                                                | Egn    | Gain Error 🗸 🖊 🔨                               |          | ±0.2 | ±1.0   | LSb   | ADCREF+ = 3.0V, ADCREF-= 0V |  |
| AD06                                                                                | VADREF | ADC Reference Voltage<br>(ADREF+ - ADREF-)     | 1.8      | —    | Vdd    | V     |                             |  |
| AD07                                                                                | VAIN   | Full-Scale Range                               | ADREF-   | _    | ADREF+ | V     |                             |  |
| AD08                                                                                | ZAIN   | Recommended Impedance of Analog Voltage Source |          | 10   |        | kΩ    |                             |  |
| AD09                                                                                | RVREF  | ADC Voltage Reference Ladder                   |          | 50   | _      | kΩ    | Note 3                      |  |

These parameters are characterized but not tested.

Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Total Absolute Error is the sum of the offset, gain and integral non-linearity (INL) errors.

2: The ABC conversion result never decreases with an increase in the input and has no missing codes.

3: This is the impedance seen by the VREF pads when the external reference pads are selected.

<sup>Note 1: By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency.
2: To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible.</sup> 0.1 μF and 0.01 μF values in parallel are recommended.

#### 28-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | MILLIMETERS |                |           |      |  |  |
|------------------------|-------------|----------------|-----------|------|--|--|
| Dimension              | Limits      | MIN            | NOM       | MAX  |  |  |
| Number of Pins         | N           |                | 28        |      |  |  |
| Pitch                  | е           |                | 0.40 BSC  |      |  |  |
| Overall Height         | Α           | 0.45           | 0.50      | 0.55 |  |  |
| Standoff               | A1          | 0.00           | 0.02      | 0.05 |  |  |
| Contact Thickness      | A3          |                | 0.127 REF |      |  |  |
| Overall Width          | E           |                | 4.00 BSC  |      |  |  |
| Exposed Pad Width      | E2          | 2.55           | 2.65      | 2.75 |  |  |
| Overall Length         | D           |                | 4.00 BSC  |      |  |  |
| Exposed Pad Length     | D2          | 2.55           | 2.65      | 2.75 |  |  |
| Contact Width          | b           | 0.15           | 0.20      | 0.25 |  |  |
| Contact Length         | L           | 0.30 0.40 0.50 |           |      |  |  |
| Contact-to-Exposed Pad | K           | 0.20           | -         | -    |  |  |

Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
    - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-152A Sheet 2 of 2

# APPENDIX A: DATA SHEET REVISION HISTORY

## Revision A (12/2016)

Initial release of the document.