



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 28KB (16K × 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 224 x 8                                                                     |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Through Hole                                                                |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                     |
| Supplier Device Package    | 28-SPDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf15356-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE 4: 40/44-PIN ALLOCATION TABLE (PIC16(L)F15375, PIC16(L)F15376) (CONTINUED)

|                    |             |             |            |             |     |           |            | -       |     |        | -    | -       |                |                                                |     |            |         |      |           |         |       |
|--------------------|-------------|-------------|------------|-------------|-----|-----------|------------|---------|-----|--------|------|---------|----------------|------------------------------------------------|-----|------------|---------|------|-----------|---------|-------|
| I/O <sup>(2)</sup> | 40-Pin PDIP | 40-Pin UQFN | 44-Pin QFN | 44-Pin TQFP | ADC | Reference | Comparator | NCO     | DAC | Timers | ССР  | PWM     | CWG            | MSSP                                           | ZCD | EUSART     | CLC     | CLKR | Interrupt | Pull-up | Basic |
| OUT <sup>(2)</sup> | -           | -           | -          | -           |     | —         | C1OUT      | NCO10UT | _   | TMR0   | CCP1 | PWM3OUT | CWG1A<br>CWG2A | SDO1<br>SDO2                                   | —   | DT(3)      | CLC10UT | CLKR | _         | —       | _     |
|                    | -           | -           | -          | -           | _   | -         | C2OUT      | -       | Ι   | _      | CCP2 | PWM4OUT | CWG1B<br>CWG2B | SCK1<br>SCK2                                   | _   | CK1<br>CK2 | CLC2OUT | -    | _         | —       | Ι     |
|                    | _           | -           | -          | _           |     | —         | —          | —       | —   |        | —    | PWM5OUT | CWG1C<br>CWG2C | SCL1 <sup>(3,4)</sup><br>SCL2 <sup>(3,4)</sup> | —   | TX1<br>TX2 | CLC3OUT | —    | _         | —       | -     |
|                    | _           | _           | -          |             | _   | _         | _          | _       | _   | _      | _    | PWM6OUT | CWG1D<br>CWG2D | SDA1 <sup>(3,4)</sup><br>SDA2 <sup>(3,4)</sup> | _   | _          | CLC4OUT | _    | _         | —       | _     |

Note 1: This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins.

2: All digital output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options.

3: This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

4: These pins are configured for I<sup>2</sup>C logic levels. PPS assignments to the other pins will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBUS input buffer thresholds.

| Name                                                            | Function              | Input<br>Type                                   | Output Type       | Description                                                                                          |
|-----------------------------------------------------------------|-----------------------|-------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|
| RA0/ANA0/C1IN0-/C2IN0-/CLCIN0 <sup>(1)</sup> /                  | RA0                   | TTL/ST                                          | CMOS/OD           | General purpose I/O.                                                                                 |
| IOCAU                                                           | ANA0                  | AN                                              | _                 | ADC Channel A0 input.                                                                                |
|                                                                 | C1IN0-                | AN                                              | _                 | Comparator negative input.                                                                           |
|                                                                 | C2IN0-                | AN                                              | _                 | Comparator negative input.                                                                           |
|                                                                 | CLCIN0 <sup>(1)</sup> | TTL/ST                                          | _                 | Configurable Logic Cell source input.                                                                |
|                                                                 | IOCA0                 | TTL/ST                                          | _                 | Interrupt-on-change input.                                                                           |
| RA1/ANA1/C1IN1-/C2IN1-/CLCIN1(1)/                               | RA1                   | TTL/ST                                          | CMOS/OD           | General purpose I/O.                                                                                 |
| IOCA1                                                           | ANA1                  | AN                                              | _                 | ADC Channel A1 input.                                                                                |
|                                                                 | C1IN1-                | AN                                              | —                 | Comparator negative input.                                                                           |
|                                                                 | C2IN1-                | AN                                              | _                 | Comparator negative input.                                                                           |
|                                                                 | CLCIN1 <sup>(1)</sup> | TTL/ST                                          | _                 | Configurable Logic Cell source input.                                                                |
|                                                                 | IOCA1                 | TTL/ST                                          | _                 | Interrupt-on-change input.                                                                           |
| RA2/ANA2/C1IN0+/C2IN0+/                                         | RA2                   | TTL/ST                                          | CMOS/OD           | General purpose I/O.                                                                                 |
| DAC10011/IOCA2                                                  | ANA2                  | AN                                              | _                 | ADC Channel A2 input.                                                                                |
|                                                                 | C1IN0+                | AN                                              | _                 | Comparator positive input.                                                                           |
|                                                                 | C2IN0+                | AN                                              | _                 | Comparator positive input.                                                                           |
|                                                                 | DAC1OUT1              | _                                               | AN                | Digital-to-Analog Converter output.                                                                  |
|                                                                 | IOCA2                 | TTL/ST                                          | _                 | Interrupt-on-change input.                                                                           |
| RA3/ANA3/C1IN1+/VREF+/DACREF+/                                  | RA3                   | TTL/ST                                          | CMOS/OD           | General purpose I/O.                                                                                 |
| IUCA3                                                           | ANA3                  | AN                                              | _                 | ADC Channel A3 input.                                                                                |
|                                                                 | C1IN1+                | AN                                              | _                 | Comparator positive input.                                                                           |
|                                                                 | VREF+                 | AN                                              | _                 | External ADC and/or DAC positive reference input.                                                    |
|                                                                 | IOCA3                 | TTL/ST                                          | _                 | Interrupt-on-change input.                                                                           |
| RA4/ANA4/C1IN1-/T0CKI <sup>(1)</sup> /IOCA4                     | RA4                   | TTL/ST                                          | CMOS/OD           | General purpose I/O.                                                                                 |
|                                                                 | ANA4                  | AN                                              | _                 | ADC Channel A4 input.                                                                                |
|                                                                 | C1IN1-                | AN                                              | _                 | Comparator negative input.                                                                           |
|                                                                 | T0CKI <sup>(1)</sup>  | TTL/ST                                          | _                 | Timer0 clock input.                                                                                  |
|                                                                 | IOCA4                 | TTL/ST                                          | _                 | Interrupt-on-change input.                                                                           |
| RA5/ANA5/SS1 <sup>(1)</sup> /T1G <sup>(1)</sup> /IOCA5          | RA5                   | TTL/ST                                          | CMOS/OD           | General purpose I/O.                                                                                 |
|                                                                 | ANA5                  | AN                                              | _                 | ADC Channel A5 input.                                                                                |
|                                                                 | SS1 <sup>(1)</sup>    | TTL/ST                                          | _                 | MSSP1 SPI slave select input.                                                                        |
|                                                                 | T1G <sup>(1)</sup>    | TTL/ST                                          | —                 | Timer1 gate input.                                                                                   |
|                                                                 | IOCA5                 | TTL/ST                                          | —                 | Interrupt-on-change input.                                                                           |
| Legend: AN = Analog input or outp<br>TTL = TTL compatible input | ut CMOS =<br>ut ST =  | <ul> <li>CMOS co</li> <li>Schmitt Tr</li> </ul> | mpatible input or | output OD = Open-Drain<br>CMOS levels I <sup>2</sup> C = Schmitt Trigger input with I <sup>2</sup> C |

#### **TABLE 1-4:** PIC16(L)F15385/86 PINOUT DESCRIPTION

TTL = TTL compatible input HV = High Voltage

XTAL = Crystal levels

Note 1: This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 15-4 for details on which PORT pins may be used for this signal.

All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in Table 15-5, Table 15-6 and Table 15-7. 2:

This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and 3: PPS output registers.

These pins are configured for I<sup>2</sup>C logic levels. The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS 4: assignments to the other pins (e.g., RA5) will operate, but input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

| TABLE 4-11: | SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 (CONTINUED) |
|-------------|----------------------------------------------------------|
|-------------|----------------------------------------------------------|

| Address      | Name                                            | Bit 7               | Bit 7     Bit 6     Bit 5     Bit 4     Bit 3     Bit 2     Bit 1     Bit 0 |  |  |  |  |  |        |           |           |  |
|--------------|-------------------------------------------------|---------------------|-----------------------------------------------------------------------------|--|--|--|--|--|--------|-----------|-----------|--|
| Bank 1       | ink 1                                           |                     |                                                                             |  |  |  |  |  |        |           |           |  |
|              | CPU CORE REGISTERS; see Table 4-3 for specifics |                     |                                                                             |  |  |  |  |  |        |           |           |  |
| 08Ch<br>09Ah | _                                               |                     | Unimplemented                                                               |  |  |  |  |  |        |           |           |  |
| 09Bh         | ADRESL                                          | ADC Result Register | Low                                                                         |  |  |  |  |  |        | xxxx xxxx | uuuu uuuu |  |
| 09Ch         | ADRESH                                          | ADC Result Register | High                                                                        |  |  |  |  |  |        | XXXX XXXX | uuuu uuuu |  |
| 09Dh         | ADCON0                                          |                     | CHS<5:0> GO/DONE ADON                                                       |  |  |  |  |  |        |           | 0000 0000 |  |
| 09Eh         | ADCON1                                          | ADFM                | ADCS<2:0> — — ADPREF<1:0>                                                   |  |  |  |  |  | 000000 | 000000    |           |  |
| 09Fh         | ADACT                                           | — — — ADACT<3:0>    |                                                                             |  |  |  |  |  |        | 0000      | 0000      |  |

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Changing the clock post-divider without changing the clock source (e.g., changing Fosc from 1 MHz to 2 MHz) is handled in the same manner as a clock source change, as described previously. The clock source will already be active, so the switch is relatively quick. CSWHOLD must be clear (CSWHOLD = 0) for the switch to complete.

The current COSC and CDIV are indicated in the OSCCON2 register up to the moment when the switch actually occurs, at which time OSCCON2 is updated and ORDY is set. NOSCR is cleared by hardware to indicate that the switch is complete.

#### 9.3.2 PLL INPUT SWITCH

Switching between the PLL and any non-PLL source is managed as described above. The input to the PLL is established when NOSC selects the PLL, and maintained by the COSC setting.

When NOSC and COSC select the PLL with different input sources, the system continues to run using the COSC setting, and the new source is enabled per NOSC. When the new oscillator is ready (and CSWHOLD = 0), system operation is suspended while the PLL input is switched and the PLL acquires lock.

Note: If the PLL fails to lock, the FSCM will trigger.

## 9.3.3 CLOCK SWITCH AND SLEEP

If OSCCON1 is written with a new value and the device is put to Sleep before the switch completes, the switch will not take place and the device will enter Sleep mode.

When the device wakes from Sleep and the CSWHOLD bit is clear, the device will wake with the 'new' clock active, and the clock switch interrupt flag bit (CSWIF) will be set.

When the device wakes from Sleep and the CSWHOLD bit is set, the device will wake with the 'old' clock active and the new clock will be requested again.



| <b>REGISTER 9</b> | -4: OSCS                                                                 | STAT: OSCILL                                                      | ATOR STAT                                          | US REGISTE             | ER 1                |                   |        |
|-------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------|------------------------|---------------------|-------------------|--------|
| R-q/q             | R-q/q                                                                    | R-q/q                                                             | R-q/q                                              | R-q/q                  | R-q/q               | U-0               | R-q/q  |
| EXTOR             | HFOR                                                                     | MFOR                                                              | LFOR                                               | SOR                    | ADOR                | _                 | PLLR   |
| bit 7             | •                                                                        |                                                                   |                                                    | ·                      |                     | •                 | bit 0  |
|                   |                                                                          |                                                                   |                                                    |                        |                     |                   |        |
| Legend:           |                                                                          |                                                                   |                                                    |                        |                     |                   |        |
| R = Readable b    | it                                                                       | W = Writable b                                                    | it                                                 | U = Unimpleme          | ented bit, read as  | · 'O'             |        |
| u = Bit is unchar | nged                                                                     | x = Bit is unkno                                                  | own                                                | -n/n = Value at        | POR and BOR/V       | alue at all other | Resets |
| '1' = Bit is set  |                                                                          | '0' = Bit is clear                                                | red                                                |                        |                     |                   |        |
| bit 7             | EXTOR: EXTO<br>1 = The osc<br>0 = The osc                                | DSC (external) O<br>illator is ready to<br>illator is not enab    | scillator Ready b<br>be used<br>led, or is not yet | it<br>ready to be used | d.                  |                   |        |
| bit 6             | HFOR: HFINT<br>1 = The osc<br>0 = The osc                                | OSC Oscillator R<br>illator is ready to<br>illator is not enab    | Ready bit<br>be used<br>led, or is not yet         | ready to be used       | J.                  |                   |        |
| bit 5             | MFOR: MFIN <sup>-1</sup><br>1 = The oscil<br>0 = The oscil               | FOSC Oscillator F<br>lator is ready to b<br>lator is not enable   | Ready bit<br>be used<br>ed, or is not yet r        | ready to be used       |                     |                   |        |
| bit 4             | LFOR: LFINT<br>1 = The osc<br>0 = The osc                                | OSC Oscillator Re<br>illator is ready to<br>illator is not enabl  | eady bit<br>be used<br>led, or is not yet          | ready to be used       | 1.                  |                   |        |
| bit 3             | <b>SOR:</b> Second<br>1 = The osc<br>0 = The osc                         | ary (Timer1) Osci<br>illator is ready to<br>illator is not enabl  | llator Ready bit<br>be used<br>led, or is not yet  | ready to be used       | 1.                  |                   |        |
| bit 2             | ADOR: CRC (<br>1 = The osc<br>0 = The osc                                | Dscillator Ready I<br>illator is ready to<br>illator is not enabl | oit<br>be used<br>led, or is not yet               | ready to be used       | i.                  |                   |        |
| bit 1             | Unimplement                                                              | ed: Read as '0'                                                   |                                                    |                        |                     |                   |        |
| bit 0             | PLLR: PLL is           1 =         The PLL           0 =         The PLL | Ready bit<br>. is ready to be us<br>. is not enabled, t           | sed<br>he required inpu                            | t source is not re     | eady, or the PLL is | s not locked.     |        |

| Name    | Bit 7   | Bit 6   | Bit 5     | Bit 4 | Bit 3      | Bit 2      | Bit 1 | Bit 0 | Register<br>on Page |
|---------|---------|---------|-----------|-------|------------|------------|-------|-------|---------------------|
| OSCCON1 | —       |         | NOSC<2:0> |       |            | 135        |       |       |                     |
| OSCCON2 | _       |         | COSC<2:0> |       |            | 135        |       |       |                     |
| OSCCON3 | CWSHOLD | SOSCPWR | -         | ORDY  | NOSCR      | _          | _     | _     | 136                 |
| OSCFRQ  | _       | _       | _         | _     | _          | HFFRQ<2:0> |       |       | 139                 |
| OSCSTAT | EXTOR   | HFOR    | MFOR      | LFOR  | SOR        | ADOR       | —     | PLLR  | 137                 |
| OSCTUNE | _       | _       |           |       | HFTUN<5:0> |            |       |       |                     |
| OSCEN   | EXTOEN  | HFOEN   | MFOEN     | LFOEN | SOSCEN     | ADOEN      | —     | _     | 138                 |

### TABLE 9-3: SUMMARY OF REGISTERS ASSOCIATED WITH CLOCK SOURCES

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by clock sources.

### TABLE 9-4: SUMMARY OF CONFIGURATION WORD WITH CLOCK SOURCES

| Name    | Bits   | Bit -/7           | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1    | Bit 8/0 | Register<br>on Page |
|---------|--------|-------------------|---------|----------|----------|----------|----------|------------|---------|---------------------|
|         | 13:8 - |                   | _       | FCMEN    | _        | CSWEN    | _        | – CLKOUTEN |         | 102                 |
| CONFIGT | 7:0    | 7:0 — RSTOSC<2:0> |         |          |          | —        | F        | 102        |         |                     |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used by clock sources.

## 10.1 Operation

Interrupts are disabled upon any device Reset. They are enabled by setting the following bits:

- · GIE bit of the INTCON register
- Interrupt Enable bit(s) of the PIEx[y] registers for the specific interrupt event(s)
- PEIE bit of the INTCON register (if the Interrupt Enable bit of the interrupt event is contained in the PIEx registers)

The PIR1, PIR2, PIR3, PIR4, PIR5, PIR6, and PIR7 registers record individual interrupts via interrupt flag bits. Interrupt flag bits will be set, regardless of the status of the GIE, PEIE and individual interrupt enable bits.

The following events happen when an interrupt event occurs while the GIE bit is set:

- · Current prefetched instruction is flushed
- · GIE bit is cleared
- Current Program Counter (PC) is pushed onto the stack
- Critical registers are automatically saved to the shadow registers (See "Section 10.5 "Automatic Context Saving")
- · PC is loaded with the interrupt vector 0004h

The firmware within the Interrupt Service Routine (ISR) should determine the source of the interrupt by polling the interrupt flag bits. The interrupt flag bits must be cleared before exiting the ISR to avoid repeated interrupts. Because the GIE bit is cleared, any interrupt that occurs while executing the ISR will be recorded through its interrupt flag, but will not cause the processor to redirect to the interrupt vector.

The RETFIE instruction exits the ISR by popping the previous address from the stack, restoring the saved context from the shadow registers and setting the GIE bit.

For additional information on a specific interrupts operation, refer to its peripheral chapter.

| Note 1: | Individual interrupt flag bits are set, regardless of the state of any other enable bits.                                        |
|---------|----------------------------------------------------------------------------------------------------------------------------------|
| 2:      | All interrupts will be ignored while the GIE bit is cleared. Any interrupt occurring while the GIE bit is clear will be serviced |

when the GIE bit is set again.

## 10.2 Interrupt Latency

Interrupt latency is defined as the time from when the interrupt event occurs to the time code execution at the interrupt vector begins. The interrupt is sampled during Q1 of the instruction cycle. The actual interrupt latency then depends on the instruction that is executing at the time the interrupt is detected. See Figure 10-2 and Figure 10-3 for more details.

| FIGURE 10     | )-2: II                      | NTERRUPT LA                              | TENCY                                   |                                       |                    |                |                              |
|---------------|------------------------------|------------------------------------------|-----------------------------------------|---------------------------------------|--------------------|----------------|------------------------------|
|               |                              |                                          |                                         |                                       |                    |                | Rev. 10-000269E<br>8/31/2016 |
| osc1 /        |                              | VVVVV<br>Q4 Q1   Q2   Q3   Q4            | ۲۰۰۸ ۲۰۰۸ ۲۰۰۸ ۲۰۰۸ ۲۰۰۸ ۲۰۰۸ ۲۰۰۸ ۲۰۰۸ |                                       |                    |                | ∩<br>□ 1   02   Q3   Q4      |
| CLKOUT \      |                              |                                          |                                         |                                       |                    |                |                              |
| INT<br>pin _  |                              | Valid Interrupt<br>window <sup>(1)</sup> | 1 Cycle Ir                              | nstruction at                         | PC                 |                |                              |
| Fetch(        | PC - 1                       | PC                                       | PC + 1                                  |                                       | PC = 0x0004        | PC = 0x0005    | PC = 0x0006                  |
| Execute (     | PC - 21                      | PC - 1                                   | РС                                      | NOP                                   | NOP                | PC = 0x0004    | PC = 0x0005                  |
|               |                              | Indeterminate<br>Laten cy <sup>(2)</sup> |                                         | Latency                               |                    |                |                              |
| Note 1:<br>2: | An interrupt<br>Since an int | may occur at any t<br>errupt may occur a | ime during the ir<br>ny time during th  | nterrupt window.<br>ne interrupt wind | ow, the actual lat | ency can vary. |                              |



|                                         | Q1   Q2   Q3   Q4                                   | Q1   Q2   Q3   Q4                                | Q1   Q2   Q3   Q4                                  | Q1   Q2   Q3   Q4              | Q1   Q2   Q3   Q4       |
|-----------------------------------------|-----------------------------------------------------|--------------------------------------------------|----------------------------------------------------|--------------------------------|-------------------------|
| OSC1                                    |                                                     |                                                  |                                                    |                                |                         |
|                                         | (4)                                                 |                                                  |                                                    | 1<br>1<br>1                    |                         |
| INT pin                                 |                                                     | . (1)                                            | 1<br>1                                             | i<br>1                         | <u> </u>                |
| INTF                                    | , (1) (5)                                           | , , ,                                            | Interrupt Latency (2)                              |                                |                         |
| GIE                                     |                                                     |                                                  |                                                    |                                |                         |
|                                         |                                                     |                                                  |                                                    |                                |                         |
| PC                                      | ( PC                                                | PC + 1                                           | PC + 1                                             | X 0004h                        | X0005h                  |
| Instruction<br>Fetched                  | Inst (PC)                                           | Inst (PC + 1)                                    | —                                                  | Inst (0004h)                   | Inst (0005h)            |
| Instruction<br>Executed <sup>&lt;</sup> | Inst (PC – 1)                                       | Inst (PC)                                        | Forced NOP                                         | Forced NOP                     | Inst (0004h)            |
| Note 1:                                 | NTF flag is sampled here                            | e (every Q1).                                    |                                                    |                                |                         |
| 2: A<br>L                               | Asynchronous interrupt la<br>atency is the same whe | atency = 3-5 Tcy. Sy<br>ther Inst (PC) is a sing | nchronous latency = 3<br>gle cycle or a 2-cycle in | -4 TCY, where TCY = struction. | instruction cycle time. |
| 3: F                                    | For minimum width of INT                            | pulse, refer to AC sp                            | ecifications in Section                            | 37.0 "Electrical Spe           | cifications".           |

4: INTF may be set any time during the Q4-Q1 cycles.

## 13.0 NONVOLATILE MEMORY (NVM) CONTROL

NVM consists of the Program Flash Memory (PFM).

NVM is accessible by using both the FSR and INDF registers, or through the NVMREG register interface.

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump rated to operate over the operating voltage range of the device.

NVM can be protected in two ways; by either code protection or write protection.

Code protection (CP bit in Configuration Word 5) disables access, reading and writing, to the PFM via external device programmers. Code protection does not affect the self-write and erase functionality. Code protection can only be Reset by a device programmer performing a Bulk Erase to the device, clearing all nonvolatile memory, Configuration bits, and User IDs.

Write protection prohibits self-write and erase to a portion or all of the PFM, as defined by the WRT<1:0> bits of Configuration Word 4. Write protection does not affect a device programmer's ability to read, write, or erase the device.

## 13.1 Program Flash Memory (PFM)

PFM consists of an array of 14-bit words as user memory, with additional words for User ID information, Configuration words, and interrupt vectors. PFM provides storage locations for:

- User program instructions
- User defined data

PFM data can be read and/or written to through:

- CPU instruction fetch (read-only)
- FSR/INDF indirect access (read-only) (Section 13.2 "FSR and INDF Access")
- NVMREG access (Section 13.3 "NVMREG Access"
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

Read operations return a single word of memory. When write and erase operations are done on a row basis, the row size is defined in Table 13-1. PFM will erase to a logic '1' and program to a logic '0'.

#### TABLE 13-1: FLASH MEMORY ORGANIZATION BY DEVICE

| Device            | Row<br>Erase<br>(words) | Write<br>Latches<br>(words) | Total<br>Program<br>Flash<br>(words) |
|-------------------|-------------------------|-----------------------------|--------------------------------------|
| PIC16(L)F15356    |                         |                             | 16K                                  |
| PIC16(L)F15375/85 | 32                      | 32                          | 8K                                   |
| PIC16(L)F15376/86 |                         |                             | 16K                                  |

It is important to understand the PFM memory structure for erase and programming operations. PFM is arranged in rows. A row consists of 32 14-bit program memory words. A row is the minimum size that can be erased by user software.

All or a portion of this row can be programmed. Data to be written into the program memory row is written to 14-bit wide data write latches. These latches are not directly accessible, but may be loaded via sequential writes to the NVMDATH:NVMDATL register pair.

| Note: | To modify only a portion of a previously   |
|-------|--------------------------------------------|
|       | programmed row, the contents of the        |
|       | entire row must be read. Then, the new     |
|       | data and retained data can be written into |
|       | the write latches to reprogram the row of  |
|       | PFM. However, any unprogrammed             |
|       | locations can be written without first     |
|       | erasing the row. In this case, it is not   |
|       | necessary to save and rewrite the other    |
|       | proviously programmed locations            |
|       | previously programmed locations            |

### 13.1.1 PROGRAM MEMORY VOLTAGES

The PFM is readable and writable during normal operation over the full VDD range.

### 13.1.1.1 Programming Externally

The program memory cell and control logic support write and Bulk Erase operations down to the minimum device operating voltage. Special BOR operation is enabled during Bulk Erase (Section 8.2.4 "BOR is always OFF").

### 13.1.1.2 Self-programming

The program memory cell and control logic will support write and row erase operations across the entire VDD range. Bulk Erase is not available when selfprogramming.

| Name    | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Register<br>on Page |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------|
| PORTF   | RF7     | RF6     | RF5     | RF4     | RF3     | RF2     | RF1     | RF0     | 216                 |
| TRISF   | TRISF7  | TRISF6  | TRISF5  | TRISF4  | TRISF3  | TRISF2  | TRISF1  | TRISF0  | 216                 |
| LATF    | LATF7   | LATF6   | LATF5   | LATF4   | LATF3   | LATF2   | LATF1   | LATF0   | 216                 |
| ANSELF  | ANSF7   | ANSF6   | ANSF5   | ANSF4   | ANSF3   | ANSF2   | ANSF1   | ANSF0   | 217                 |
| WPUF    | WPUF7   | WPUF6   | WPUF5   | WPUF4   | WPUF3   | WPUF2   | WPUF1   | WPUF0   | 217                 |
| ODCONF  | ODCF7   | ODCF6   | ODCF5   | ODCF4   | ODCF3   | ODCF2   | ODCF1   | ODCF0   | 218                 |
| SLRCONF | SLRF7   | SLRF6   | SLRF5   | SLRF4   | SLRF3   | SLRF2   | SLRF1   | SLRF0   | 218                 |
| INLVLF  | INLVLF7 | INLVLF6 | INLVLF5 | INLVLF4 | INLVLF3 | INLVLF2 | INLVLF1 | INLVLF0 | 218                 |

#### TABLE 14-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTF

Legend: - = unimplemented locations read as '0'. Shaded cells are not used by PORTF.

## 15.8 Register Definitions: PPS Input Selection

#### **REGISTER 15-1:** xxxPPS: PERIPHERAL xxx INPUT SELECTION<sup>(1)</sup>

| U-0              | U-0   | R/W-q/u           | R/W-q/u | R/W/q/u        | R/W-q/u          | R/W-q/u          | R/W-q/u     |
|------------------|-------|-------------------|---------|----------------|------------------|------------------|-------------|
| —                | _     |                   |         | xxxPF          | PS<5:0>          |                  |             |
| bit 7            |       |                   |         |                |                  |                  | bit 0       |
|                  |       |                   |         |                |                  |                  |             |
| Legend:          |       |                   |         |                |                  |                  |             |
| R = Readable I   | bit   | W = Writable      | bit     | U = Unimplen   | nented bit, read | as '0'           |             |
| u = Bit is uncha | anged | x = Bit is unkr   | nown    | -n/n = Value a | at POR and BO    | R/Value at all c | ther Resets |
| '1' = Bit is set |       | '0' = Bit is clea | ared    | q = value dep  | ends on periph   | eral             |             |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **xxxPPS<5:0>:** Peripheral xxx Input Selection bits See Tables 15-1 through 15-3.

- **Note 1:** The "xxx" in the register name "xxxPPS" represents the input signal function name, such as "INT", "T0CKI", "RX", etc. This register summary shown here is only a prototype of the array of actual registers, as each input function has its own dedicated SFR (ex: INTPPS, T0CKIPPS, RXPPS, etc.).
  - 2: Each specific input signal may only be mapped to a subset of these I/O pins, as shown in Table 15-4. Attempting to map an input signal to a non-supported I/O pin will result in undefined behavior. For example, the "INT" signal map be mapped to any PORTA or PORTB pin. Therefore, the INTPPS register may be written with values from 0x00-0x0F (corresponding to RA0-RB7). Attempting to write 0x10 or higher to the INTPPS register is not supported and will result in undefined behavior.

| Name                  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3       | Bit 2    | Bit 1 | Bit 0 | Register<br>on page |  |
|-----------------------|-------|-------|-------|-------|-------------|----------|-------|-------|---------------------|--|
| RC1PPS                | _     | _     | _     |       | RC1PPS<4:0> |          |       |       |                     |  |
| RC2PPS                | —     | _     | _     |       |             | RC2PPS<  | 4:0>  |       | 242                 |  |
| RC3PPS                | _     | _     | _     |       |             | RC3PPS<  | 4:0>  |       | 242                 |  |
| RC4PPS                | _     | _     | _     |       |             | RC4PPS<  | 4:0>  |       | 242                 |  |
| RC5PPS                | _     | _     | _     |       |             | RC5PPS<  | 4:0>  |       | 242                 |  |
| RC6PPS                | _     | _     | _     |       |             | RC6PPS<  | 4:0>  |       | 242                 |  |
| RC7PPS                | _     | —     | —     |       |             | RC7PPS<  | 4:0>  |       | 242                 |  |
| RD0PPS <sup>(1)</sup> | _     | _     | _     |       |             | RD0PPS<4 | k:0>  |       | 242                 |  |
| RD1PPS <sup>(1)</sup> | _     | —     | —     |       |             | RD1PPS<4 | k:0>  |       | 242                 |  |
| RD2PPS <sup>(1)</sup> | —     | _     | —     |       |             | RD2PPS<4 | k:0>  |       | 242                 |  |
| RD3PPS <sup>(1)</sup> | _     | —     | —     |       |             | RD3PPS<4 | k:0>  |       | 242                 |  |
| RD4PPS <sup>(1)</sup> | —     | _     | —     |       |             | RD4PPS<4 | l:0>  |       | 242                 |  |
| RD5PPS <sup>(1)</sup> | —     |       | _     |       |             | RD5PPS<4 | k:0>  |       | 242                 |  |
| RD6PPS <sup>(1)</sup> | —     | —     | —     |       |             | RD6PPS<4 | k:0>  |       | 242                 |  |
| RD7PPS <sup>(1)</sup> | —     |       | -     |       |             | RD7PPS<4 | 1:0>  |       | 242                 |  |
| RE0PPS <sup>(1)</sup> | —     | —     | —     |       |             | RD5PPS<4 | k:0>  |       | 242                 |  |
| RE1PPS <sup>(1)</sup> | —     | —     | —     |       |             | RD6PPS<4 | k:0>  |       | 242                 |  |
| RE2PPS <sup>(1)</sup> | —     |       | -     |       |             | RD7PPS<4 | 1:0>  |       | 242                 |  |
| RF0PPS <sup>(2)</sup> | —     | —     | —     |       |             | RF0PPS<4 | :0>   |       | 242                 |  |
| RF1PPS <sup>(2)</sup> | —     | —     | —     |       |             | RF1PPS<4 | :0>   |       | 242                 |  |
| RF2PPS <sup>(2)</sup> | —     |       | -     |       |             | RF2PPS<4 | :0>   |       | 242                 |  |
| RF3PPS <sup>(2)</sup> | —     | —     | —     |       | RF3PPS<4:0> |          |       |       | 242                 |  |
| RF4PPS <sup>(2)</sup> | —     | —     | —     |       | RF4PPS<4:0> |          |       |       |                     |  |
| RF5PPS <sup>(2)</sup> | —     | —     | —     |       |             | RF5PPS<4 | :0>   |       | 242                 |  |
| RF6PPS <sup>(2)</sup> | —     | —     | —     |       |             | RF6PPS<4 | :0>   |       | 242                 |  |
| RF7PPS <sup>(2)</sup> | _     | _     | _     |       |             | RF7PPS<4 | :0>   |       | 242                 |  |

#### TABLE 15-8: SUMMARY OF REGISTERS ASSOCIATED WITH THE PPS MODULE (CONTINUED)

**Legend:** — = unimplemented, read as '0'. Shaded cells are unused by the PPS module.

Note 1: Present only on PIC16(L)F15375/76/85/86.

2: Present only on PIC16(L)F15385/86.

| REGIOTER 2 |         |         |         |         |         |         |         |
|------------|---------|---------|---------|---------|---------|---------|---------|
| R/W-x/u    | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
| —          |         | —       | —       | —       | —       | ADRE    | S<9:8>  |
| bit 7      |         |         |         |         |         |         | bit 0   |
|            |         |         |         |         |         |         |         |

## REGISTER 20-6: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-2 Reserved: Do not use.

| bit 1-0 | ADRES<9:8>: ADC Result Register bits       |
|---------|--------------------------------------------|
|         | Upper two bits of 10-bit conversion result |

#### REGISTER 20-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
|         |         |         | ADRES   | 6<7:0>  |         |         |         |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **ADRES<7:0>**: ADC Result Register bits Lower eight bits of 10-bit conversion result

© 2016 Microchip Technology Inc.

DS40001866A-page 282

| <b>REGISTER 2</b> | 5-1: TOCON                                                                                                                                                                                                                                                                  | NO: TIMERO                                                                                                                                                                                                                                                                                                                                      |                                 | REGISTER 0         |                  |                  |              |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------|------------------|------------------|--------------|
| R/W-0/0           | U-0                                                                                                                                                                                                                                                                         | R-0                                                                                                                                                                                                                                                                                                                                             | R/W-0/0                         | R/W-0/0            | R/W-0/0          | R/W-0/0          | R/W-0/0      |
| T0EN              | —                                                                                                                                                                                                                                                                           | TOOUT                                                                                                                                                                                                                                                                                                                                           | T016BIT                         |                    | TOOUTI           | PS<3:0>          |              |
| bit 7             |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                 |                                 |                    |                  |                  | bit 0        |
|                   |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                 |                                 |                    |                  |                  |              |
| Legend:           |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                 |                                 |                    |                  |                  |              |
| R = Readable      | bit                                                                                                                                                                                                                                                                         | W = Writable                                                                                                                                                                                                                                                                                                                                    | bit                             | U = Unimple        | mented bit, reac | l as '0'         |              |
| u = Bit is unch   | anged                                                                                                                                                                                                                                                                       | x = Bit is unk                                                                                                                                                                                                                                                                                                                                  | nown                            | -n/n = Value       | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set  |                                                                                                                                                                                                                                                                             | '0' = Bit is cle                                                                                                                                                                                                                                                                                                                                | ared                            |                    |                  |                  |              |
| bit 7             | <b>T0EN:</b> Timer0<br>1 = The mod<br>0 = The mod                                                                                                                                                                                                                           | ) Enable bit<br>ule is enabled<br>ule is disabled                                                                                                                                                                                                                                                                                               | and operating<br>and in the lov | )<br>west power mo | de               |                  |              |
| bit 6             | Unimplemen                                                                                                                                                                                                                                                                  | ted: Read as '                                                                                                                                                                                                                                                                                                                                  | 0'                              |                    |                  |                  |              |
| bit 5             | TOOUT: Time<br>Timer0 output                                                                                                                                                                                                                                                | r0 Output bit (r<br>t bit                                                                                                                                                                                                                                                                                                                       | ead-only)                       |                    |                  |                  |              |
| bit 4             | <b>T016BIT:</b> Tim<br>1 = Timer0 is<br>0 = Timer0 is                                                                                                                                                                                                                       | er0 Operating<br>a 16-bit timer<br>an 8-bit timer                                                                                                                                                                                                                                                                                               | as 16-bit Time                  | er Select bit      |                  |                  |              |
| bit 3-0           | <b>TOOUTPS&lt;3:</b><br>1111 = 1:16 F<br>1110 = 1:15 F<br>1101 = 1:14 F<br>1001 = 1:14 F<br>1001 = 1:12 F<br>1010 = 1:11 F<br>1001 = 1:10 F<br>1000 = 1:9 P<br>0111 = 1:8 P<br>0100 = 1:7 P<br>0101 = 1:6 P<br>0100 = 1:5 P<br>0011 = 1:4 P<br>0001 = 1:2 P<br>0000 = 1:1 P | 0>: Timer0 ou<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler<br>Postscaler | tput postscale                  | r (divider) sele   | ct bits          |                  |              |

| TABLE 30-3: | SUMMARY OF REGISTERS | <b>ASSOCIATED WITH CWG</b> |
|-------------|----------------------|----------------------------|
|             |                      |                            |

| Name       | Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1     | Bit 0 | Register<br>on Page |
|------------|----------|-------|-------|-------|-------|-------|-----------|-------|---------------------|
| CWG1CLKCON | —        | —     | _     | -     | —     | -     | _         | CS    | 401                 |
| CWG1ISM    | _        | _     | _     | _     |       | IS<   | :3:0>     |       | 401                 |
| CWG1DBR    | _        | _     |       |       | DBR   | <5:0> |           |       | 397                 |
| CWG1DBF    | —        | _     |       |       | DBF   | <5:0> |           |       | 397                 |
| CWG1CON0   | EN       | LD    | _     | _     | _     |       | MODE<2:0> |       | 400                 |
| CWG1CON1   | _        | _     | IN    | _     | POLD  | POLC  | POLB      | POLA  | 396                 |
| CWG1AS0    | SHUTDOWN | REN   | LSBD  | <1:0> | LSAC  | <1:0> |           | _     | 398                 |
| CWG1AS1    | _        | _     | _     | AS4E  | AS3E  | AS2E  | AS1E      | AS0E  | 399                 |
| CWG1STR    | OVRD     | OVRC  | OVRB  | OVRA  | STRD  | STRC  | STRB      | STRA  | 400                 |

Legend: -= unimplemented locations read as '0'. Shaded cells are not used by CWG.





## 32.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPxSTAT)
- MSSP Control register 1 (SSPxCON1)
- MSSP Control register 3 (SSPxCON3)
- MSSP Data Buffer register (SSPxBUF)
- MSSP Address register (SSPxADD)
- MSSP Shift register (SSPxSR) (Not directly accessible)

SSPxCON1 and SSPxSTAT are the control and status registers in SPI mode operation. The SSPxCON1 register is readable and writable. The lower six bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write.

In one SPI master mode, SSPxADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 32.7 "Baud Rate Generator**".

SSPxSR is the shift register used for shifting data in and out. SSPxBUF provides indirect access to the SSPxSR register. SSPxBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPxSR and SSPxBUF together create a buffered receiver. When SSPxSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set.

During transmission, the SSPxBUF is not buffered. A write to SSPxBUF will write to both SSPxBUF and SSPxSR.

© 2016 Microchip Technology Inc.

| R/W-0/0                                                                                                                                                                                                           | R/HS/HC-0                                                                                                                                                    | R/W-0/0               | R/S/HC-0/0                   | R/S/HC-0/0                                            | R/S/HC-0/0    | R/S/HC-0/0          | R/S/HC-0/0 |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------|-------------------------------------------------------|---------------|---------------------|------------|--|--|--|
| GCFN                                                                                                                                                                                                              | ACKSTAT                                                                                                                                                      | ACKDT                 | ACKEN                        | RCFN                                                  | PEN           | RSFN                | SEN        |  |  |  |
| bit 7                                                                                                                                                                                                             |                                                                                                                                                              | / tortb i             | / tortElt                    | ROLIN                                                 |               | ROLIT               | bit 0      |  |  |  |
|                                                                                                                                                                                                                   |                                                                                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
| Legend:                                                                                                                                                                                                           |                                                                                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
| R = Readable bit                                                                                                                                                                                                  |                                                                                                                                                              | W = Writable bit      |                              | U = Unimplemented bit, read as '0'                    |               |                     |            |  |  |  |
| u = Bit is unchanged                                                                                                                                                                                              |                                                                                                                                                              | x = Bit is unknown    |                              | -n/n = Value at POR and BOR/Value at all other Resets |               |                     |            |  |  |  |
| '1' = Bit is set                                                                                                                                                                                                  |                                                                                                                                                              | '0' = Bit is cleared  |                              | HC = Cleared by hardware S = User set                 |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   |                                                                                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
| bit 7 <b>GCEN:</b> General Call Enable bit (in I <sup>2</sup> C Slave mode only)<br>1 = Enable interrupt when a general call address (0x00 or 00h) is received in the SSPxSR<br>0 = General call address disabled |                                                                                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   |                                                                                                                                                              |                       |                              |                                                       |               |                     | SR         |  |  |  |
| bit 6                                                                                                                                                                                                             | ACKSTAT: Acknowledge Status bit (in I <sup>2</sup> C mode only)                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | 1 = Acknowledge was not received<br>0 = Acknowledge was received                                                                                             |                       |                              |                                                       |               |                     |            |  |  |  |
| bit 5                                                                                                                                                                                                             | <b>ACKDT:</b> Acknowledge Data bit (in $I^2$ C mode only)                                                                                                    |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | In Receive mode:                                                                                                                                             |                       |                              |                                                       |               |                     |            |  |  |  |
| Value transmitted when the user initiates an Acknowledge sequence at the end of a receive                                                                                                                         |                                                                                                                                                              |                       |                              |                                                       |               |                     | ceive      |  |  |  |
|                                                                                                                                                                                                                   | 1 = Not Acknowledge<br>0 = Acknowledge                                                                                                                       |                       |                              |                                                       |               |                     |            |  |  |  |
| bit 4                                                                                                                                                                                                             | ACKEN: Ack                                                                                                                                                   | nowledge Sequ         | bit (in I <sup>2</sup> C Mas | ter mode only)                                        |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | In Master Receive mode:                                                                                                                                      |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | 1 = Initiate Acknowledge sequence on SDA and SCL pins, and transmit ACKDT data bit.                                                                          |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | Automatically cleared by hardware.<br>0 = Acknowledge sequence idle                                                                                          |                       |                              |                                                       |               |                     |            |  |  |  |
| bit 3                                                                                                                                                                                                             | RCEN: Receive Enable bit (in I <sup>2</sup> C Master mode only)                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | 1 = Enables F<br>0 = Receive i                                                                                                                               | Receive mode t<br>dle | for I <sup>2</sup> C         |                                                       |               |                     |            |  |  |  |
| bit 2                                                                                                                                                                                                             | <b>PEN:</b> Stop Condition Enable bit (in I <sup>2</sup> C Master mode only)                                                                                 |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | SCKMSSP Release Control:                                                                                                                                     |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | <ul> <li>1 = Initiate Stop condition on SDA and SCL pins. Automatically cleared by hardware.</li> <li>0 = Stop condition Idle</li> </ul>                     |                       |                              |                                                       |               |                     |            |  |  |  |
| bit 1                                                                                                                                                                                                             | RSEN: Repea                                                                                                                                                  | ated Start Cond       | dition Enable b              | oit (in I <sup>2</sup> C Mast                         | er mode only) |                     |            |  |  |  |
|                                                                                                                                                                                                                   | <ul> <li>1 = Initiate Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware.</li> <li>0 = Repeated Start condition Idle</li> </ul> |                       |                              |                                                       |               |                     |            |  |  |  |
| bit 0                                                                                                                                                                                                             | SEN: Start Co                                                                                                                                                | ondition Enable       | /Stretch Enab                | le bit                                                |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | In Master mode:                                                                                                                                              |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | <ul> <li>1 = Initiate Start condition on SDA and SCL pins. Automatically cleared by hardware.</li> <li>0 = Start condition Idle</li> </ul>                   |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | In Slave mode                                                                                                                                                | In Slave mode:        |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   | $\perp$ = Clock stretching is enabled for both slave transmit and slave receive (stretch enabled)<br>0 = Clock stretching is disabled                        |                       |                              |                                                       |               |                     |            |  |  |  |
|                                                                                                                                                                                                                   |                                                                                                                                                              |                       |                              |                                                       |               | E an a dia dia ia h |            |  |  |  |

## REGISTER 32-3: SSPxCON2: SSPx CONTROL REGISTER 2 (I<sup>2</sup>C MODE ONLY)<sup>(1)</sup>

**Note 1:** For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I<sup>2</sup>C module is not in the IDLE mode, this bit may not be set (no spooling) and the SSPxBUF may not be written (or writes to the SSPxBUF are disabled).

## 34.0 REFERENCE CLOCK OUTPUT MODULE

The reference clock output module provides the ability to send a clock signal to the clock reference output pin (CLKR).

The reference clock output module has the following features:

- Selectable input clock
- Programmable clock divider
- Selectable duty cycle

## 34.1 CLOCK SOURCE

The reference clock output module has a selectable clock source. The CLKRCLK register (Register 34-2) controls which input is used.

### 34.1.1 CLOCK SYNCHRONIZATION

Once the reference clock enable (CLKREN) is set, the module is ensured to be glitch-free at start-up.

When the reference clock output is disabled, the output signal will be disabled immediately.

Clock dividers and clock duty cycles can be changed while the module is enabled, but glitches may occur on the output. To avoid possible glitches, clock dividers and clock duty cycles should be changed only when the CLKREN is clear.

### 34.2 PROGRAMMABLE CLOCK DIVIDER

The module takes the system clock input and divides it based on the value of the CLKRDIV<2:0> bits of the CLKRCON register (Register 34-1).

The following configurations can be made based on the CLKRDIV<2:0> bits:

- · Base clock value
- · Base clock value divided by 2
- · Base clock value divided by 4
- Base clock value divided by 8
- Base clock value divided by 16
- Base clock value divided by 32
- Base clock value divided by 64
- Base clock value divided by 128

The clock divider values can be changed while the module is enabled; however, in order to prevent glitches on the output, the CLKRDIV<2:0> bits should only be changed when the module is disabled (CLKREN = 0).

## 34.3 SELECTABLE DUTY CYCLE

The CLKRDC<1:0> bits of the CLKRCON register can be used to modify the duty cycle of the output clock. A duty cycle of 25%, 50%, or 75% can be selected for all clock rates, with the exception of the undivided base Fosc value.

The duty cycle can be changed while the module is enabled; however, in order to prevent glitches on the output, the CLKRDC<1:0> bits should only be changed when the module is disabled (CLKREN = 0).

Note: The CLKRDC1 bit is reset to '1'. This makes the default duty cycle 50% and not 0%.

## 34.4 OPERATION IN SLEEP MODE

The reference clock output module clock is based on the system clock. When the device goes to Sleep, the module outputs will remain in their current state. This will have a direct effect on peripherals using the reference clock output as an input signal.

## 39.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

### 39.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradeable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 39.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

## 39.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

## 39.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

## 48-Lead Thin Quad Flatpack (PT) - 7x7x1.0 mm Body [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |      |          |      |
|--------------------------|-------------|------|----------|------|
| Dimension Limits         |             | MIN  | NOM      | MAX  |
| Contact Pitch            | E           |      | 0.50 BSC |      |
| Contact Pad Spacing      | C1          |      | 8.40     |      |
| Contact Pad Spacing      | C2          |      | 8.40     |      |
| Contact Pad Width (X48)  | X1          |      |          | 0.30 |
| Contact Pad Length (X48) | Y1          |      |          | 1.50 |
| Distance Between Pads    | G           | 0.20 |          |      |

Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2300-PT Rev A