

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 36                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 224 x 8                                                                     |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 35x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 44-TQFP                                                                     |
| Supplier Device Package    | 44-TQFP (10x10)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf15375-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| IABLE 4  | 4-11: SPECI                                     | AL FUNCTION        | REGISTER    | SUMMARY | BANKS 0- | 63 (CONTIN | IUED) |       |       |                       |                            |  |  |
|----------|-------------------------------------------------|--------------------|-------------|---------|----------|------------|-------|-------|-------|-----------------------|----------------------------|--|--|
| Address  | Name                                            | Bit 7              | Bit 6       | Bit 5   | Bit 4    | Bit 3      | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |  |  |
| Bank 2   | ank 2                                           |                    |             |         |          |            |       |       |       |                       |                            |  |  |
|          | CPU CORE REGISTERS; see Table 4-3 for specifics |                    |             |         |          |            |       |       |       |                       |                            |  |  |
| 10Ch<br> | -                                               |                    |             |         | Unimpler | mented     |       |       |       | -                     | -                          |  |  |
| 119h     | RC1REG                                          | EUSART Receive Dat | a Register  |         |          |            |       |       |       | 0000 0000             | 0000 0000                  |  |  |
| 11Ah     | TX1REG                                          | EUSART Transmit Da | ta Register |         |          |            |       |       |       | 0000 0000             | 0000 0000                  |  |  |
| 11Bh     | SP1BRGL                                         |                    |             |         | SP1BR0   | G<7:0>     |       |       |       | 0000 0000             | 0000 0000                  |  |  |
| 11Ch     | SP1BRGH                                         |                    |             |         | SP1BRG   | 6<15:8>    |       |       |       | 0000 0000             | 0000 0000                  |  |  |
| 11Dh     | RC1STA                                          | SPEN               | RX9         | SREN    | CREN     | ADDEN      | FERR  | OERR  | RX9D  | 0000 0000             | 0000 0000                  |  |  |
| 11Eh     | TX1STA                                          | CSRC               | TX9         | TXEN    | SYNC     | SENDB      | BRGH  | TRMT  | TX9D  | 0000 0010             | 0000 0010                  |  |  |
| 11Fh     | BAUD1CON                                        | ABDOVF             | RCIDL       | _       | SCKP     | BRG16      | _     | WUE   | ABDEN | 01-0 0-00             | 01-0 0-00                  |  |  |

#### CISTED SUMMADY DANKS A 62 (CONTINUED)

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

|                 |      |          |                                                                                                                                                                                                                                                                                                                 |              | Rev. 10-0000438<br>7/30/2013                                                                                                                                                                                                                           |
|-----------------|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |      |          |                                                                                                                                                                                                                                                                                                                 |              |                                                                                                                                                                                                                                                        |
|                 |      |          | 0x0F                                                                                                                                                                                                                                                                                                            |              | 1                                                                                                                                                                                                                                                      |
|                 |      |          | 0x0E                                                                                                                                                                                                                                                                                                            |              | -                                                                                                                                                                                                                                                      |
|                 |      |          | 0x0D                                                                                                                                                                                                                                                                                                            |              | -                                                                                                                                                                                                                                                      |
|                 |      |          | 0x0C                                                                                                                                                                                                                                                                                                            |              |                                                                                                                                                                                                                                                        |
|                 |      |          | 0x0B                                                                                                                                                                                                                                                                                                            |              |                                                                                                                                                                                                                                                        |
|                 |      |          | 0x0A                                                                                                                                                                                                                                                                                                            |              |                                                                                                                                                                                                                                                        |
|                 |      |          | 0x09                                                                                                                                                                                                                                                                                                            |              | This figure shows the stack configuration                                                                                                                                                                                                              |
|                 |      |          | 0x08                                                                                                                                                                                                                                                                                                            |              | If a RETURN instruction is executed, the                                                                                                                                                                                                               |
|                 |      |          | 0x07                                                                                                                                                                                                                                                                                                            |              | return address will be placed in the                                                                                                                                                                                                                   |
|                 |      |          | 0x06                                                                                                                                                                                                                                                                                                            |              | decremented to the empty state (0x1F).                                                                                                                                                                                                                 |
|                 |      |          | 0x05                                                                                                                                                                                                                                                                                                            |              | _                                                                                                                                                                                                                                                      |
|                 |      |          | 0x04                                                                                                                                                                                                                                                                                                            |              | -                                                                                                                                                                                                                                                      |
|                 |      |          | 0x03                                                                                                                                                                                                                                                                                                            |              | -                                                                                                                                                                                                                                                      |
|                 |      |          | 0x02                                                                                                                                                                                                                                                                                                            |              | -                                                                                                                                                                                                                                                      |
| TOCUL           |      | Λ        |                                                                                                                                                                                                                                                                                                                 |              |                                                                                                                                                                                                                                                        |
|                 |      |          |                                                                                                                                                                                                                                                                                                                 |              |                                                                                                                                                                                                                                                        |
| RE 4-7:         | ACCE | ESSING   | THE STA                                                                                                                                                                                                                                                                                                         | CK EXAMPLE : | 3                                                                                                                                                                                                                                                      |
| RE 4-7:         | ACCE | ESSING   |                                                                                                                                                                                                                                                                                                                 | CK EXAMPLE   | 3<br>8er: 10-00043C<br>7902013                                                                                                                                                                                                                         |
| RE 4-7:         | ACCE | ESSING   |                                                                                                                                                                                                                                                                                                                 | CK EXAMPLE   | 3<br>Rev: 10-000410C<br>77602013                                                                                                                                                                                                                       |
| RE 4-7:         | ACCE | ESSING T | 0x0F                                                                                                                                                                                                                                                                                                            | CK EXAMPLE   | 3<br>                                                                                                                                                                                                                                                  |
| RE 4-7:         | ACCE | ESSING   | 0x0F<br>0x0F<br>0x0E<br>0x0D                                                                                                                                                                                                                                                                                    |              | 3<br>Rev. 10-00043C<br>7/902013                                                                                                                                                                                                                        |
| RE 4-7:         | ACCE | ESSING T | 0x0F<br>0x0E<br>0x0D<br>0x0C                                                                                                                                                                                                                                                                                    | CK EXAMPLE   | 3<br>Rev: 10.00004C<br>7/592013                                                                                                                                                                                                                        |
| RE 4-7:         | ACCE | ESSING   | 0x0F<br>0x0F<br>0x0E<br>0x0D<br>0x0C<br>0x0D<br>0x0C<br>0x0B                                                                                                                                                                                                                                                    |              | 3 Rev. 10.000044C 7702013 After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on                                                                                                                                          |
| RE 4-7:         | ACCE | ESSING   | 0x0F<br>0x0F<br>0x0E<br>0x0D<br>0x0C<br>0x0B<br>0x0A                                                                                                                                                                                                                                                            | CK EXAMPLE   | 3 After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will research use a the return endereeses inte                                                                         |
| RE 4-7:         | ACCE | ESSING   | 0x0F<br>0x0F<br>0x0E<br>0x0D<br>0x0C<br>0x0B<br>0x0A<br>0x0A<br>0x09                                                                                                                                                                                                                                            |              | 3<br>After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will repeatedly place the return addresses into the Program Counter and pop the stack.                              |
| RE 4-7:         | ACCE | ESSING   | 0x0F<br>0x0F<br>0x0E<br>0x0D<br>0x0C<br>0x0B<br>0x0A<br>0x0A<br>0x09<br>0x08                                                                                                                                                                                                                                    |              | 3<br>After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will repeatedly place the return addresses into the Program Counter and pop the stack.                              |
| RE 4-7:         | ACCE | ESSING   | 0x0F<br>0x0F<br>0x0E<br>0x0D<br>0x0C<br>0x0B<br>0x0A<br>0x09<br>0x08<br>0x07                                                                                                                                                                                                                                    |              | 3<br>After seven CALLS or six CALLS and an interrupt, the stack looks like the figure on the left. A series of RETURN instructions will repeatedly place the return addresses into the Program Counter and pop the stack.                              |
| RE 4-7:         | ACCE |          | 0x0F           0x0E           0x0D           0x0C           0x0A           0x0A           0x09           0x08           0x07                                                                                                                                                                                    | CK EXAMPLE   | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.                  |
| RE 4-7:         | ACCE |          | THE STA           0x0F           0x0E           0x0D           0x0C           0x0D           0x0C           0x0B           0x0A           0x09           0x08           0x07           0x06           0x05                                                                                                      | CK EXAMPLE   | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |
| RE 4-7:         | ACCE |          | THE STA           0x0F           0x0E           0x0D           0x0C           0x0B           0x0A           0x09           0x08           0x07           0x06           0x05                                                                                                                                    | CK EXAMPLE   | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |
| RE 4-7:         | ACCE |          | THE STA           0x0F           0x0E           0x0D           0x0C           0x0D           0x0C           0x0A           0x09           0x07           0x06           0x05           0x04           0x03                                                                                                      | CK EXAMPLE   | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |
| RE 4-7:<br>TOSH | ACCE |          | THE STA           0x0F           0x0E           0x0D           0x0C           0x0B           0x0A           0x09           0x08           0x07           0x06           0x05           0x04           0x03                                                                                                      | CK EXAMPLE   | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |
| RE 4-7:         | ACCE |          | 0x0F         0x0E         0x0D         0x0A         0x09         0x08         0x07         0x06         0x05         0x04         0x02         0x01 | CK EXAMPLE   | 3<br>After seven CALLS or six CALLS and an<br>interrupt, the stack looks like the figure on<br>the left. A series of RETURN instructions will<br>repeatedly place the return addresses into<br>the Program Counter and pop the stack.<br>STKPTR = 0x06 |

#### 9.2.2.2 Internal Oscillator Frequency Adjustment

The internal oscillator is factory-calibrated. This internal oscillator can be adjusted in software by writing to the OSCTUNE register (Register 9-7).

The default value of the OSCTUNE register is 00h. The value is a 6-bit two's complement number. A value of 1Fh will provide an adjustment to the maximum frequency. A value of 20h will provide an adjustment to the minimum frequency.

When the OSCTUNE register is modified, the oscillator frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT), Fail-Safe Clock Monitor (FSCM) and peripherals, are *not* affected by the change in frequency.

## 9.2.2.3 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is a factory calibrated 31 kHz internal clock source.

The LFINTOSC is the frequency for the Power-up Timer (PWRT), Windowed Watchdog Timer (WWDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled through one of the following methods:

- Programming the RSTOSC<2:0> bits of Configuration Word 1 to enable LFINTOSC.
- Write to the NOSC<2:0> bits of the OSCCON1 register.

Peripherals that use the LFINTOSC are:

- Power-up Timer (PWRT)
- Windowed Watchdog Timer (WWDT)
- Timer1
- Timer0
- Timer2
- Fail-Safe Clock Monitor (FSCM)
- CLKR
- CLC

#### 9.2.2.4 Oscillator Status and Manual Enable

The 'ready' status of each oscillator is displayed in the OSCSTAT register (Register 9-4). The oscillators can also be manually enabled through the OSCEN register (Register 9-7). Manual enabling makes it possible to verify the operation of the EXTOSC or SOSC crystal oscillators. This can be achieved by enabling the selected oscillator, then watching the corresponding 'ready' state of the oscillator in the OSCSTAT register.

## 9.3 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the New Oscillator Source (NOSC) and New Divider selection request (NDIV) bits of the OSCCON1 register.

#### 9.3.1 NEW OSCILLATOR SOURCE (NOSC) AND NEW DIVIDER SELECTION REQUEST (NDIV) BITS

The New Oscillator Source (NOSC) and New Divider selection request (NDIV) bits of the OSCCON1 register select the system clock source and the frequency that are used for the CPU and peripherals.

When new values of NOSC and NDIV are written to OSCCON1, the current oscillator selection will continue to operate while waiting for the new clock source to indicate that it is stable and ready. In some cases, the newly requested source may already be in use, and is ready immediately. In the case of a divider-only change, the new and old sources are the same, and will be immediately ready. The device may enter Sleep while waiting for the switch as described in **Section 9.3.3 "Clock Switch and Sleep"**.

When the new oscillator is ready, the New Oscillator is Ready (NOSCR) bit of OSCCON3 and the Clock Switch Interrupt Flag (CSWIF) bit of PIR1 become set (CSWIF = 1). If Clock Switch Interrupts are enabled (CSWIE = 1), an interrupt will be generated at that time. The Oscillator Ready (ORDY) bit of OSCCON3 can also be polled to determine when the oscillator is ready in lieu of an interrupt.

If the Clock Switch Hold (CSWHOLD) bit of OSCCON3 is clear, the oscillator switch will occur when the new Oscillator's READY bit (NOSCR) is set, and the interrupt (if enabled) will be serviced at the new oscillator setting.

If CSWHOLD is set, the oscillator switch is suspended, while execution continues using the current (old) clock source. When the NOSCR bit is set, software should:

- set CSWHOLD = 0 so the switch can complete, or
- · copy COSC into NOSC to abandon the switch.

If DOZE is in effect, the switch occurs on the next clock cycle, whether or not the CPU is operating during that cycle.

| R/W-0/0        | R/W-0/0                                                       | R/W-0/0                                               | R/W-0/0                                           | U-0                             | U-0              | U-0              | R/W-0/0      |
|----------------|---------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------|---------------------------------|------------------|------------------|--------------|
| CLC4IE         | CLC3IE                                                        | CLC2IE                                                | CLC1IE                                            | —                               | —                | —                | TMR1GIE      |
| bit 7          |                                                               |                                                       |                                                   |                                 |                  |                  | bit 0        |
|                |                                                               |                                                       |                                                   |                                 |                  |                  |              |
| Legend:        |                                                               |                                                       |                                                   |                                 |                  |                  |              |
| R = Readab     | ole bit                                                       | W = Writable                                          | bit                                               | U = Unimple                     | mented bit, read | l as '0'         |              |
| u = Bit is un  | changed                                                       | x = Bit is unkr                                       | nown                                              | -n/n = Value                    | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is s | et                                                            | '0' = Bit is clea                                     | ared                                              | HS = Hardwa                     | are set          |                  |              |
| bit 7          | <b>CLC4IE:</b> CLC<br>1 = CLC4 in<br>0 = CLC4 in              | 4 Interrupt Ena<br>terrupt enabled<br>terrupt disable | able bit<br>1<br>d                                |                                 |                  |                  |              |
| bit 6          | <b>CLC3IE:</b> CLC<br>1 = CLC3 in<br>0 = CLC3 in              | 3 Interrupt Ena<br>terrupt enabled<br>terrupt disable | able bit<br>d<br>d                                |                                 |                  |                  |              |
| bit 5          | CLC2IE: CLC<br>1 = CLC2 in<br>0 = CLC2 in                     | 2 Interrupt Ena<br>terrupt enabled<br>terrupt disable | able bit<br>d<br>d                                |                                 |                  |                  |              |
| bit 4          | <b>CLC1IE:</b> CLC<br>1 = CLC1 in<br>0 = CLC1 in              | 1 Interrupt Ena<br>terrupt enabled<br>terrupt disable | able bit<br>d<br>d                                |                                 |                  |                  |              |
| bit 3-1        | Unimplemen                                                    | ted: Read as '                                        | 0'                                                |                                 |                  |                  |              |
| bit 0          | <b>TMR1GIE:</b> Tin<br>1 = Enables<br>0 = Disables            | mer1 Gate Inte<br>the Timer1 ga<br>the Timer1 ga      | rrupt Enable<br>te acquisition<br>ate acquisitior | bit<br>interrupt<br>n interrupt |                  |                  |              |
| Note: E        | Bit PEIE of the IN<br>set to enable ar<br>controlled by regis | TCON register<br>ny peripheral<br>ters PIE1-PIE7      | must be<br>interrupt                              |                                 |                  |                  |              |

#### REGISTER 10-7: PIE5: PERIPHERAL INTERRUPT ENABLE REGISTER 5

| Name    | Bit 7   | Bit 6   | Bit 5      | Bit 4              | Bit 3     | Bit 2 | Bit 1     | Bit 0   | Register<br>on Page |
|---------|---------|---------|------------|--------------------|-----------|-------|-----------|---------|---------------------|
| OSCCON1 | —       |         | NOSC<2:0>  | OSC<2:0> NDIV<3:0> |           |       |           |         | 135                 |
| OSCCON2 | —       |         | COSC<2:0>  |                    |           | CDIV< | 3:0>      |         | 135                 |
| OSCCON3 | CSWHOLD | SOSCPWR | _          | ORDY               | NOSCR     | —     | —         | —       | 136                 |
| PCON0   | STKOVF  | STKUNF  | WDTWV      | RWDT               | RMCLR     | RI    | POR       | BOR     | 124                 |
| STATUS  | —       | —       | _          | TO                 | PD        | Z     | DC        | С       | 54                  |
| WDTCON0 | —       | —       |            |                    | WDTPS<4:0 | )>    |           | SWDTEN  | 175                 |
| WDTCON1 | —       | V       | VDTCS<2:0> |                    | —         | WI    | NDOW<2:0> | >       | 176                 |
| WDTPSL  |         |         |            | PSCN               | T<7:0>    |       |           |         | 177                 |
| WDTPSH  |         |         |            | PSCNT<15:8>        |           |       |           |         |                     |
| WDTTMR  |         |         | WDTTM      | R<4:0>             |           | STATE | PSCNT     | <17:16> | 177                 |

## TABLE 12-3: SUMMARY OF REGISTERS ASSOCIATED WITH WATCHDOG TIMER

**Legend:** – = unimplemented locations read as '0'. Shaded cells are not used by Watchdog Timer.

#### TABLE 12-4: SUMMARY OF CONFIGURATION WORD WITH WATCHDOG TIMER

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5   | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1    | Bit 8/0  | Register<br>on Page |
|---------|------|---------|---------|------------|----------|----------|----------|------------|----------|---------------------|
|         | 13:8 | —       | -       | FCMEN      |          | CSWEN    | _        |            | CLKOUTEN | 100                 |
| CONFIGT | 7:0  | _       | F       | RSTOSC<2:0 | >        | —        | F        | EXTOSC<2:0 | >        | 102                 |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Watchdog Timer.

## 14.4 PORTB Registers

#### 14.4.1 DATA REGISTER

PORTB is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISB (Register 14-10). Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., disable the output driver). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). Figure 14-1 shows how to initialize PORTB.

Reading the PORTB register (Register 14-9) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATB).

The PORT data latch LATB (Register 14-11) holds the output port data, and contains the latest value of a LATB or PORTB write.

## 14.4.2 DIRECTION CONTROL

The TRISB register (Register 14-10) controls the PORTB pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISB register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

## 14.4.3 OPEN-DRAIN CONTROL

The ODCONB register (Register 14-14) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONB bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONB bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

| Note: | It is not necessary to set open-drain control when using the pin for I <sup>2</sup> C; the I <sup>2</sup> C |
|-------|-------------------------------------------------------------------------------------------------------------|
|       | module controls the pin and makes the pin open-drain.                                                       |

#### 14.4.4 SLEW RATE CONTROL

The SLRCONB register (Register 14-15) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONB bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONB bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

### 14.4.5 INPUT THRESHOLD CONTROL

The INLVLB register (Register 14-8) controls the input voltage threshold for each of the available PORTB input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTB register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 37-4 for more information on threshold levels.

**Note:** Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

## 14.4.6 ANALOG CONTROL

The ANSELB register (Register 14-12) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELB bits has no effect on digital output functions. A pin with its TRIS bit clear and its ANSEL bit set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELB bits default to the Analog        |  |  |  |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|--|--|--|
|       | mode after Reset. To use any pins as         |  |  |  |  |  |  |  |  |
|       | digital general purpose or peripheral        |  |  |  |  |  |  |  |  |
|       | inputs, the corresponding ANSEL bits         |  |  |  |  |  |  |  |  |
|       | must be initialized to '0' by user software. |  |  |  |  |  |  |  |  |

## 14.4.7 WEAK PULL-UP CONTROL

The WPUB register (Register 14-5) controls the individual weak pull-ups for each PORT pin.

#### 14.4.8 PORTB FUNCTIONS AND OUTPUT PRIORITIES

Each PORTB pin is multiplexed with other functions.

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic or by enabling an analog output, such as the DAC. See **Section 15.0** "**Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

| REGISTER 14-15: | <b>SLRCONB: PORTB</b> | SLEW RATE CONTRO | L REGISTER |
|-----------------|-----------------------|------------------|------------|
|                 |                       |                  |            |

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| SLRB7   | SLRB6   | SLRB5   | SLRB4   | SLRB3   | SLRB2   | SLRB1   | SLRB0   |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **SLRB<7:0>:** PORTB Slew Rate Enable bits For RB<7:0> pins, respectively 1 = Port pin slew rate is limited

0 = Port pin slews at maximum rate

### REGISTER 14-16: INLVLB: PORTB INPUT LEVEL CONTROL REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 INLVLB<7:0>: PORTB Input Level Select bits For RB<7:0> pins, respectively

 $\ensuremath{\mathtt{1}}$  = ST input used for PORT reads and interrupt-on-change

0 = TTL input used for PORT reads and interrupt-on-change

## TABLE 14-3: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Name    | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Register<br>on Page |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------|
| PORTB   | RB7     | RB6     | RB5     | RB4     | RB3     | RB2     | RB1     | RB0     | 206                 |
| TRISB   | TRISB7  | TRISB6  | TRISB5  | TRISB4  | TRISB3  | TRISB2  | TRISB1  | TRISB0  | 206                 |
| LATB    | LATB7   | LATB6   | LATB5   | LATB4   | LATB3   | LATB2   | LATB1   | LATB0   | 207                 |
| ANSELB  | ANSB7   | ANSB6   | ANSB5   | ANSB4   | ANSB3   | ANSB2   | ANSB1   | ANSB0   | 207                 |
| WPUB    | WPUB7   | WPUB6   | WPUB5   | WPUB4   | WPUB3   | WPUB2   | WPUB1   | WPUB0   | 208                 |
| ODCONB  | ODCB7   | ODCB6   | ODCB5   | ODCB4   | ODCB3   | ODCB2   | ODCB1   | ODCB0   | 208                 |
| SLRCONB | SLRB7   | SLRB6   | SLRB5   | SLRB4   | SLRB3   | SLRB2   | SLRB1   | SLRB0   | 209                 |
| INLVLB  | INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 | 209                 |

**Legend:** x = unknown, u = unchanged, – = unimplemented locations read as '0'. Shaded cells are not used by PORTB.

© 2016 Microchip Technology Inc.

# 14.10.8 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 15.0 "Peripheral Pin Select (PPS) Module"** for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

# 17.0 INTERRUPT-ON-CHANGE

All pins on ports A, B and C and lower four bits of PORTE can be configured to operate as Interrupt-on-Change (IOC) pins. An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual pin, or combination of pins, can be configured to generate an interrupt. The interrupt-on-change module has the following features:

- Interrupt-on-Change enable (Master Switch)
- Individual pin configuration
- · Rising and falling edge detection
- Individual pin interrupt flags

Figure 17-1 is a block diagram of the IOC module.

## 17.1 Enabling the Module

To allow individual pins to generate an interrupt, the IOCIE bit of the PIE0 register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated.

## 17.2 Individual Pin Configuration

For each pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated bit of the IOCxP register is set. To enable a pin to detect a falling edge, the associated bit of the IOCxN register is set.

A pin can be configured to detect rising and falling edges simultaneously by setting the associated bits in both of the IOCxP and IOCxN registers.

## 17.3 Interrupt Flags

The bits located in the IOCxF registers are status flags that correspond to the interrupt-on-change pins of each port. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the PIR0 register reflects the status of all IOCxF bits.

#### 17.3.1 CLEARING INTERRUPT FLAGS

The individual status flags, (IOCxF register bits), can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written.

In order to ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits should be performed. The following sequence is an example of what should be performed.

#### EXAMPLE 17-1: CLEARING INTERRUPT FLAGS (PORTA EXAMPLE)

MOVLW 0xff XORWF IOCAF, W ANDWF IOCAF, F

# 17.4 Operation in Sleep

The interrupt-on-change interrupt event will wake the device from Sleep mode, if the IOCIE bit is set.



## FIGURE 20-5: ADC TRANSFER FUNCTION



© 2016 Microchip Technology Inc.

DS40001866A-page 276



# 24.2 ZCD Logic Output

The ZCD module includes a Status bit, which can be read to determine whether the current source or sink is active. The OUT bit of the ZCDxCON register is set when the current sink is active, and cleared when the current source is active. The OUT bit is affected by the polarity even if the module is disabled.

## 24.3 ZCD Logic Polarity

The POL bit of the ZCDxCON register inverts the ZCDxOUT bit relative to the current source and sink output. When the POL bit is set, a OUT high indicates that the current source is active, and a low output indicates that the current sink is active.

The POL bit affects the ZCD interrupts. See **Section 24.4** "**ZCD Interrupts**".

## 24.4 ZCD Interrupts

An interrupt will be generated upon a change in the ZCD logic output when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in the ZCD for this purpose.

The ZCDIF bit of the PIR2 register will be set when either edge detector is triggered and its associated enable bit is set. The INTP enables rising edge interrupts and the INTN bit enables falling edge interrupts. Both are located in the ZCDxCON register.

To fully enable the interrupt, the following bits must be set:

- ZCDIE bit of the PIE2 register
- INTP bit of the ZCDxCON register (for a rising edge detection)
- INTN bit of the ZCDxCON register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

Changing the POL bit can cause an interrupt, regardless of the level of the EN bit.

The ZCDIF bit of the PIR2 register must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

## 24.5 Correcting for VCPINV offset

The actual voltage at which the ZCD switches is the reference voltage at the noninverting input of the ZCD op amp. For external voltage source waveforms other than square waves, this voltage offset from zero causes the zero-cross event to occur either too early or too late.

#### 24.5.1 CORRECTION BY AC COUPLING

When the external voltage source is sinusoidal then the effects of the VCPINV offset can be eliminated by isolating the external voltage source from the ZCD pin with a capacitor in addition to the voltage reducing resistor. The capacitor will cause a phase shift resulting in the ZCD output switch in advance of the actual zero crossing event. The phase shift will be the same for both rising and falling zero crossings, which can be compensated for by either delaying the CPU response to the ZCD switch by a timer or other means, or selecting a capacitor value large enough that the phase shift is negligible.

To determine the series resistor and capacitor values for this configuration, start by computing the impedance, Z, to obtain a peak current of 300 uA. Next, arbitrarily select a suitably large non-polar capacitor and compute its reactance, Xc, at the external voltage source frequency. Finally, compute the series resistor, capacitor peak voltage, and phase shift by the formulas shown in Equation 24-2.

## EQUATION 24-2: R-C CALCULATIONS

| VPEAK = external voltage source peak voltage                      |
|-------------------------------------------------------------------|
| f = external voltage source frequency                             |
| C = series capacitor                                              |
| R = series resistor                                               |
| Vc = Peak capacitor voltage                                       |
| $\Phi$ = Capacitor induced zero crossing phase advance in radians |

 $\mathrm{T}_{\Phi}$  = Time ZC event occurs before actual zero crossing

- $Z = VPEAK/3x10^{-4}$
- Xc = 1/(2⊓fC)
- $R = \sqrt{(Z^2 Xc^2)}$
- $Vc = Xc(3x10^{-4})$
- $\Phi = \text{Tan}^{-1}(\text{Xc/R})$
- T<sub>Φ</sub> = Φ/(2∏f)

# 29.0 PULSE-WIDTH MODULATION (PWM)

The PWMx modules generate Pulse-Width Modulated (PWM) signals of varying frequency and duty cycle.

In addition to the CCP modules, the PIC16(L)F15356/75/76/85/86 devices contain four 10-bit PWM modules (PWM3, PWM4, PWM5 and PWM6). The PWM modules reproduce the PWM capability of the CCP modules.

The PWM3/4/5/6 Note: modules are four instances of the same PWM module design. Throughout this section, the lower case 'x' in register and bit names is a generic reference to the PWM module number (which should be substituted with 3, or 4, or, 5 or 6 during code development). For example, the control register is generically described in this chapter as PWMxCON, but the actual reaisters are PWM3CON. device PWM4CON, PWM5CON and PWM6CON. Similarly, the PWMxEN bit represents the PWM3EN, PWM4EN, PWM5EN and PWM6EN bits.

Pulse-Width Modulation (PWM) is a scheme that provides power to a load by switching quickly between fully on and fully off states. The PWM signal resembles a square wave where the high portion of the signal is considered the 'on' state (pulse width), and the low portion of the signal is considered the 'off' state. The term duty cycle describes the proportion of the 'on' time to the 'off' time and is expressed in percentages, where 0% is fully off and 100% is fully on. A lower duty cycle corresponds to less power applied and a higher duty cycle corresponds to more power applied. The PWM period is defined as the duration of one complete cycle or the total amount of on and off time combined.

PWM resolution defines the maximum number of steps that can be present in a single PWM period. A higher resolution allows for more precise control of the pulse width time and, in turn, the power that is applied to the load.

Figure 29-1 shows a typical waveform of the PWM signal.







### 33.1.1.5 TSR Status

The TRMT bit of the TXxSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXxREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user has to poll this bit to determine the TSR status.

| Note: | The TSR register is not mapped in data      |  |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|--|
|       | memory, so it is not available to the user. |  |  |  |  |  |  |

#### 33.1.1.6 Transmitting 9-Bit Characters

The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXxSTA register is set, the EUSART will shift nine bits out for each character transmitted. The TX9D bit of the TXxSTA register is the ninth, and Most Significant data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXxREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXxREG is written.

A special 9-bit Address mode is available for use with multiple receivers. See **Section 33.1.2.7** "Address **Detection**" for more information on the Address mode.

#### 33.1.1.7 Asynchronous Transmission Set-up:

- Initialize the SPxBRGH, SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 33.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 3. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
- 4. Set SCKP bit if inverted transmit is desired.
- 5. Enable the transmission by setting the TXEN control bit. This will cause the TXxIF interrupt bit to be set.
- If interrupts are desired, set the TXxIE interrupt enable bit of the PIE3 register. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
- 8. Load 8-bit data into the TXxREG register. This will start the transmission.



#### FIGURE 33-3: ASYNCHRONOUS TRANSMISSION

#### 33.4.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the EUSART for synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXxSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXxSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCxSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCxSTA register enables the EUSART.

#### 33.4.2.1 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see **Section 33.4.1.3 "Synchronous Master Transmission")**, except in the case of the Sleep mode.

If two words are written to the TXxREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in the TXxREG register.
- 3. The TXxIF bit will not be set.
- After the first character has been shifted out of TSR, the TXxREG register will transfer the second character to the TSR and the TXxIF bit will now be set.
- 5. If the PEIE and TXxIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 33.4.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for the CK pin (if applicable).
- 3. Clear the CREN and SREN bits.
- 4. If interrupts are desired, set the TXxIE bit of the PIE3 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. Enable transmission by setting the TXEN bit.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXxREG register.

| R/W-0/0                           | U-0                                                                                                                                                                                                                        | U-0                                                                                                                                                                     | R/W-0/0                                                                                                | R/W-0/0              | R/W-0/0       | R/W-0/0          | R/W-0/0      |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|---------------|------------------|--------------|
| CLKREN                            | _                                                                                                                                                                                                                          | _                                                                                                                                                                       | CLKRE                                                                                                  | DC<1:0> CLKRDIV<2:0> |               | •                |              |
| bit 7                             |                                                                                                                                                                                                                            |                                                                                                                                                                         |                                                                                                        |                      |               |                  | bit 0        |
|                                   |                                                                                                                                                                                                                            |                                                                                                                                                                         |                                                                                                        |                      |               |                  |              |
| Legend:                           |                                                                                                                                                                                                                            |                                                                                                                                                                         |                                                                                                        |                      |               |                  |              |
| R = Readable bit W = Writable bit |                                                                                                                                                                                                                            | bit                                                                                                                                                                     | U = Unimpler                                                                                           | nented bit, read     | l as '0'      |                  |              |
| u = Bit is uncha                  | anged                                                                                                                                                                                                                      | x = Bit is unkr                                                                                                                                                         | iown                                                                                                   | -n/n = Value a       | at POR and BO | R/Value at all o | other Resets |
| '1' = Bit is set                  |                                                                                                                                                                                                                            | '0' = Bit is clea                                                                                                                                                       | ared                                                                                                   |                      |               |                  |              |
| bit 7<br>bit 6-5                  | CLKREN: Rei<br>1 = Reference<br>0 = Reference<br>Unimplemente                                                                                                                                                              | ference Clock<br>ce clock modul<br>ce clock modul<br>ted: Read as '(                                                                                                    | Module Enable<br>le enabled<br>le is disabled<br><sub>0</sub> '                                        | e bit                |               |                  |              |
| bit 4-3                           | CLKRDC<1:0>: Reference Clock Duty Cycle bits <sup>(1)</sup><br>11 = Clock outputs duty cycle of 75%<br>10 = Clock outputs duty cycle of 50%<br>01 = Clock outputs duty cycle of 25%<br>00 = Clock outputs duty cycle of 0% |                                                                                                                                                                         |                                                                                                        |                      |               |                  |              |
| bit 2-0                           | CLKRDIV<2:0<br>111 = Base cl<br>110 = Base cl<br>101 = Base cl<br>100 = Base cl<br>011 = Base cl<br>010 = Base cl<br>001 = Base cl<br>000 = Base cl                                                                        | D>: Reference<br>lock value divid<br>lock value | Clock Divider<br>led by 128<br>led by 64<br>led by 32<br>led by 16<br>led by 8<br>led by 4<br>led by 2 | bits                 |               |                  |              |

## REGISTER 34-1: CLKRCON: REFERENCE CLOCK CONTROL REGISTER

**Note 1:** Bits are valid for reference clock divider values of two or larger, the base clock cannot be further divided.

# 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |            |      |      |  |
|--------------------------|-------------|------------|------|------|--|
| Dimension                | Limits      | MIN        | NOM  | MAX  |  |
| Number of Leads          | N           | N 44       |      |      |  |
| Lead Pitch               | е           | 0.80 BSC   |      |      |  |
| Overall Height           | Α           | 1.20       |      |      |  |
| Standoff                 | A1          | 0.05       | -    | 0.15 |  |
| Molded Package Thickness | A2          | 0.95       | 1.00 | 1.05 |  |
| Overall Width            | E           | 12.00 BSC  |      |      |  |
| Molded Package Width     | E1          | 10.00 BSC  |      |      |  |
| Overall Length           | D           | 12.00 BSC  |      |      |  |
| Molded Package Length    | D1          | 10.00 BSC  |      |      |  |
| Lead Width               | b           | 0.30       | 0.37 | 0.45 |  |
| Lead Thickness           | С           | 0.09       | -    | 0.20 |  |
| Lead Length              | L           | 0.45       | 0.60 | 0.75 |  |
| Footprint                | L1          | 1.00 REF   |      |      |  |
| Foot Angle               | θ           | 0° 3.5° 7° |      |      |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Exact shape of each corner is optional.

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076C Sheet 2 of 2

## 48-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 6x6x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



