



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Last Time Buy                                                                   |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | R32C/100                                                                        |
| Core Size                  | 16/32-Bit                                                                       |
| Speed                      | 50MHz                                                                           |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IEBus, UART/USART                            |
| Peripherals                | DMA, LVD, PWM, WDT                                                              |
| Number of I/O              | 84                                                                              |
| Program Memory Size        | 1MB (1M × 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 63K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                       |
| Data Converters            | A/D 26x10b; D/A 2x8b                                                            |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-LQFP                                                                        |
| Supplier Device Package    | 100-LFQFP (14x14)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f64179dfb-u0 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Unit                                  | Function                              | Explanation                                                                                                                                                                                                                         |  |
|---------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Timer                                 | Timer A                               | <ul> <li>16-bit timer × 5</li> <li>Timer mode, event counter mode, one-shot timer mode, pulse-width modulation (PWM) mode</li> <li>Two-phase pulse signal processing in event counter mode (two-phase encoder input) × 3</li> </ul> |  |
|                                       | Timer B                               | <ul> <li>16-bit timer × 6</li> <li>Timer mode, event counter mode, pulse frequency measurement<br/>mode, pulse-width measurement mode</li> </ul>                                                                                    |  |
|                                       | Three-phase<br>motor control<br>timer | Three-phase motor control timer × 1 (timers A1, A2, A4, and B2 used)<br>8-bit programmable dead time timer                                                                                                                          |  |
| Serial<br>Interface                   | UART0 to UART8                        | Asynchronous/synchronous serial interface × 9 channels<br>• I <sup>2</sup> C-bus (UART0 to UART6)<br>• Special mode 2 (UART0 to UART6)<br>• IEBus (optional <sup>(1)</sup> ) (UART0 to UART6)                                       |  |
| A/D Converter                         |                                       | 10-bit resolution × 34 channels<br>Sample and hold functionality integrated                                                                                                                                                         |  |
| D/A Converter                         |                                       | 8-bit resolution × 2                                                                                                                                                                                                                |  |
| CRC Calculato                         | r                                     | CRC-CCITT (X <sup>16</sup> + X <sup>12</sup> + X <sup>5</sup> + 1)                                                                                                                                                                  |  |
| X-Y Converter                         |                                       | 16 bits × 16 bits                                                                                                                                                                                                                   |  |
| Intelligent I/O                       |                                       | Time measurement (input capture): 16 bits × 16<br>Waveform generation (output compare): 16 bits × 24<br>Serial interface: Variable-length synchronous serial I/O mode, IEBus<br>mode (optional <sup>(1)</sup> )                     |  |
| Multi-master I <sup>2</sup>           | C-bus Interface                       | 1 channel                                                                                                                                                                                                                           |  |
| CAN Module                            |                                       | 1 channel<br>CAN functionality compliant with ISO 11898-1<br>32 mailboxes                                                                                                                                                           |  |
| Flash Memory                          |                                       | Programming and erasure supply voltage: VCC = 3.0 to 5.5 V<br>Minimum endurance: 1,000 program/erase cycles<br>Security protection: ROM code protect, ID code protect<br>Debugging: On-chip debug, on-board flash programming       |  |
| Operating Frequency/Supply<br>Voltage |                                       | 64 MHz (high speed version)/VCC = 3.0 to 5.5 V<br>50 MHz (normal speed version)/VCC = 3.0 to 5.5 V                                                                                                                                  |  |
| Operating Temperature                 |                                       | -20°C to 85°C (N version)<br>-40°C to 85°C (D version)<br>-40°C to 85°C (P version)                                                                                                                                                 |  |
| Current Consu                         | mption                                | 45 mA (VCC = 5.0 V, f(CPU) = 64 MHz)<br>35 mA (VCC = 5.0 V, f(CPU) = 50 MHz)<br>8 μA (VCC = 3.3 V, f(XCIN) = 32.768 kHz, in wait mode)                                                                                              |  |
| Package                               |                                       | 144-pin plastic molded LQFP (PLQP0144KA-A)                                                                                                                                                                                          |  |

### Table 1.2 Performance Overview for the 144-pin Package (2/2)

Note:

1. Contact a Renesas Electronics sales office to use the optional features.



Figure 1.1 Part Numbering



| Pin<br>No. | Control<br>Pin | Port     | Interrupt<br>Pin | Timer Pin | UART/CAN Module Pin | Intelligent I/O Pin      | Analog<br>Pin | Bus Control<br>Pin   |
|------------|----------------|----------|------------------|-----------|---------------------|--------------------------|---------------|----------------------|
| 39         |                | P5_5     |                  |           | CLK7                |                          |               | HOLD                 |
| 40         |                | P5_4     |                  |           | TXD7                |                          |               | HLDA/CS1             |
| 41         |                | P5_3     |                  |           |                     |                          |               | CLKOUT/<br>BCLK      |
| 42         |                | P5_2     |                  |           |                     |                          |               | RD                   |
| 43         |                | <br>P5_1 |                  |           |                     |                          |               | WR1/BC1              |
| 44         |                | <br>P5_0 |                  |           |                     |                          |               | WR0/WR               |
| 45         |                | <br>P4_7 |                  |           | TXD6/SDA6/SRXD6     |                          |               | CS0/A23              |
| 46         |                | <br>P4_6 |                  |           | RXD6/SCL6/STXD6     |                          |               | CS1/A22              |
| 47         |                | <br>P4_5 |                  |           | CLK6                |                          |               | CS2/A21              |
| 48         |                | <br>P4_4 |                  |           | CTS6/RTS6/SS6       |                          |               | CS3/A20              |
| 49         |                | P4_3     |                  |           | TXD3/SDA3/SRXD3     | OUTC2_0/ISTXD2/<br>IEOUT |               | A19                  |
| 50         |                | P4_2     |                  |           | RXD3/SCL3/STXD3     | ISRXD2/IEIN              |               | A18                  |
| 51         |                | P4_1     |                  |           | CLK3                |                          |               | A17                  |
| 52         |                | P4_0     |                  |           | CTS3/RTS3/SS3       |                          |               | A16                  |
| 53         |                | P3_7     |                  | TA4IN/U   |                     |                          |               | A15(/D15)            |
| 54         |                | P3_6     |                  | TA4OUT/U  |                     |                          |               | A14(/D14)            |
| 55         |                | P3_5     |                  | TA2IN/W   |                     |                          |               | A13(/D13)            |
| 56         |                | P3_4     |                  | TA2OUT/W  |                     |                          |               | A12(/D12)            |
| 57         |                | P3_3     |                  | TA1IN/V   |                     |                          |               | A11(/D11)            |
| 58         |                | P3_2     |                  | TA1OUT/V  |                     |                          |               | A10(/D10)            |
| 59         |                | P3_1     |                  | TA3OUT    |                     | UD0B/UD1B                |               | A9(/D9)              |
| 60         | VCC            |          |                  |           |                     |                          |               |                      |
| 61         |                | P3_0     |                  | TA0OUT    |                     | UD0A/UD1A                |               | A8(/D8)              |
| 62         | VSS            |          |                  |           |                     |                          |               |                      |
| 63         |                | P2_7     |                  |           |                     |                          | AN2_7         | A7(/D7)              |
| 64         |                | P2_6     |                  |           |                     |                          | AN2_6         | A6(/D6)              |
| 65         |                | P2_5     |                  |           |                     |                          | AN2_5         | A5(/D5)              |
| 66         |                | P2_4     |                  |           |                     |                          | AN2_4         | A4(/D4)              |
| 67         |                | P2_3     |                  |           |                     |                          | AN2_3         | A3(/D3)              |
| 68         |                | P2_2     |                  |           |                     |                          | AN2_2         | A2(/D2)              |
| 69         |                | P2_1     |                  |           |                     |                          | AN2_1         | A1(/D1)              |
| 70         |                | P2_0     |                  |           |                     |                          | AN2_0         | A0(/D0)/<br>BC0(/D0) |
| 71         |                | P1_7     | INT5             |           |                     | 1100_7/1101_7            |               | D15                  |
| 72         |                | P1_6     | INT4             |           |                     | IIO0_6/IIO1_6            |               | D14                  |
| 73         |                | P1_5     | INT3             |           |                     | IIO0_5/IIO1_5            |               | D13                  |
| 74         |                | P1_4     |                  |           |                     | IIO0_4/IIO1_4            |               | D12                  |
| 75         |                | P1_3     |                  |           |                     | IIO0_3/IIO1_3            |               | D11                  |

 Table 1.12
 Pin Characteristics for the 100-pin Package (2/3)

| Pin<br>No. | Control<br>Pin | Port  | Interrupt<br>Pin | Timer Pin | UART/CAN Module Pin | Intelligent I/O Pin | Analog<br>Pin | Bus Control<br>Pin |
|------------|----------------|-------|------------------|-----------|---------------------|---------------------|---------------|--------------------|
| 76         |                | P1_2  |                  |           |                     | 1100_2/1101_2       |               | D10                |
| 77         |                | P1_1  |                  |           |                     | IIO0_1/IIO1_1       |               | D9                 |
| 78         |                | P1_0  |                  |           |                     | IIO0_0/IIO1_0       |               | D8                 |
| 79         |                | P0_7  |                  |           |                     |                     | AN0_7         | D7                 |
| 80         |                | P0_6  |                  |           |                     |                     | AN0_6         | D6                 |
| 81         |                | P0_5  |                  |           |                     |                     | AN0_5         | D5                 |
| 82         |                | P0_4  |                  |           |                     |                     | AN0_4         | D4                 |
| 83         |                | P0_3  |                  |           |                     |                     | AN0_3         | D3                 |
| 84         |                | P0_2  |                  |           |                     |                     | AN0_2         | D2                 |
| 85         |                | P0_1  |                  |           |                     |                     | AN0_1         | D1                 |
| 86         |                | P0_0  |                  |           |                     |                     | AN0_0         | D0                 |
| 87         |                | P10_7 | KI3              |           |                     |                     | AN_7          |                    |
| 88         |                | P10_6 | KI2              |           |                     |                     | AN_6          |                    |
| 89         |                | P10_5 | KI1              |           |                     |                     | AN_5          |                    |
| 90         |                | P10_4 | KI0              |           |                     |                     | AN_4          |                    |
| 91         |                | P10_3 |                  |           |                     |                     | AN_3          |                    |
| 92         |                | P10_2 |                  |           |                     |                     | AN_2          |                    |
| 93         |                | P10_1 |                  |           |                     |                     | AN_1          |                    |
| 94         | AVSS           |       |                  |           |                     |                     |               |                    |
| 95         |                | P10_0 |                  |           |                     |                     | AN_0          |                    |
| 96         | VREF           |       |                  |           |                     |                     |               |                    |
| 97         | AVCC           |       |                  |           |                     |                     |               |                    |
| 98         |                | P9_7  |                  |           | RXD4/SCL4/STXD4     |                     | ADTRG         |                    |
| 99         |                | P9_6  |                  |           | TXD4/SDA4/SRXD4     |                     | ANEX1         |                    |
| 100        |                | P9_5  |                  |           | CLK4                |                     | ANEX0         |                    |

 Table 1.13
 Pin Characteristics for the 100-pin Package (3/3)



### **1.5** Pin Definitions and Functions

Tables 1.14 to 1.18 list the pin definitions and functions.

| Function                                       | Symbol                    | I/O | Description                                                                                                                                                             |
|------------------------------------------------|---------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply                                   | VCC, VSS                  | I   | Applicable as follows: VCC = 3.0 to 5.5 V, VSS = 0 V                                                                                                                    |
| Connecting pins<br>for decoupling<br>capacitor | VDC0, VDC1                | _   | A decoupling capacitor for internal voltage should be connected between VDC0 and VDC1                                                                                   |
| Analog power<br>supply                         | AVCC, AVSS                | I   | Power supply for the A/D converter. AVCC and AVSS should be connected to VCC and VSS, respectively                                                                      |
| Reset input                                    | RESET                     | I   | The MCU is reset when this pin is driven low                                                                                                                            |
| CNVSS                                          | CNVSS                     | Ι   | This pin should be connected to VSS via a resistor                                                                                                                      |
| Debug port                                     | NSD                       | I/O | This pin is to communicate with a debugger. It should be connected to VCC via a resistor of 1 to 4.7 $k\Omega$                                                          |
| Main clock input                               | XIN                       | I   | Input/output for the main clock oscillator. A crystal, or a ceramic resonator should be connected between pins XIN                                                      |
| Main clock output                              | XOUT                      | 0   | and XOUT. An external clock should be input at the XIN while leaving the XOUT open                                                                                      |
| Sub clock input                                | XCIN                      | I   | Input/output for the sub clock oscillator. A crystal oscillator should be connected between pins XCIN and XCOUT. An                                                     |
| Sub clock output                               | XCOUT                     | 0   | external clock should be input at the XCIN while leaving the XCOUT open                                                                                                 |
| BCLK output                                    | BCLK                      | 0   | BCLK output                                                                                                                                                             |
| Clock output                                   | CLKOUT                    | 0   | Output of the clock with the same frequency as low speed clocks, f8, or f32                                                                                             |
| External interrupt input                       | INTO to INT8 (1)          | I   | Input for external interrupts                                                                                                                                           |
| NMI input                                      | P8_5/NMI                  | I   | Input for NMI                                                                                                                                                           |
| Key input interrupt                            | KIO to KI3                | Ι   | Input for the key input interrupt                                                                                                                                       |
| Bus control pins                               | D0 to D7                  | I/O | Input/output of data (D0 to D7) while accessing an external memory space with a separate bus                                                                            |
|                                                | D8 to D15                 | I/O | Input/output of data (D8 to D15) while accessing an external memory space with 16-bit or 32-bit separate bus                                                            |
|                                                | D16 to D31 <sup>(2)</sup> | I/O | Input/output of data (D16 to D31) while accessing an external memory space with 32-bit separate bus                                                                     |
|                                                | A0 to A23                 | 0   | Output of address bits A0 to A23                                                                                                                                        |
|                                                | A0/D0 to A7/D7            | I/O | Output of address bits (A0 to A7) and input/output of data (D0 to D7) by time-division while accessing an external memory space with multiplexed bus                    |
|                                                | A8/D8 to<br>A15/D15       | I/O | Output of address bits (A8 to A15) and input/output of data (D8 to D15) by time-division while accessing an external memory space with 16-bit or 32-bit multiplexed bus |

| Table 1.14         Pin Definitions and Functions (1) | 1/4) |
|------------------------------------------------------|------|
|------------------------------------------------------|------|

Notes:

1. Pins INT6 to INT8 are available in the 144-pin package only.

2. Pins D16 to D31 are available in the 144-pin package only.

| Function                                     | Symbol                                                                                                                                                                                                                                                                                                 | I/O | Description                                                                                                                                                                                                                                                                                             |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O port (1, 2)                              | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0 to P3_7,<br>P4_0 to P4_7,<br>P5_0 to P5_7,<br>P6_0 to P6_7,<br>P7_0 to P7_7,<br>P8_0 to P8_4,<br>P8_6, P8_7,<br>P9_0 to P9_7,<br>P10_0 to P10_7,<br>P11_0 to P11_4,<br>P12_0 to P12_7,<br>P13_0 to P13_7,<br>P14_3 to P14_6,<br>P15_0 to P15_7 | I/O | I/O ports in CMOS. Each port can be programmed to input<br>or output under the control of the direction register.<br>Some ports are 5 V tolerant inputs.<br>Pull-up resistors and N-channel open drain setting can be<br>enabled on some ports. Refer to Table 1.18 "Pin<br>Specifications" for details |
| Input port <sup>(2)</sup>                    | P9_1 (for 100-pin<br>package)<br>P14_1 (for 144-<br>pin package)                                                                                                                                                                                                                                       | Ι   | Input port in CMOS<br>Pull-up resistor is selectable.<br>Refer to Table 1.18 "Pin Specifications" for details                                                                                                                                                                                           |
| Timer A                                      | TA0OUT to<br>TA4OUT                                                                                                                                                                                                                                                                                    | I/O | Timers A0 to A4 input/output                                                                                                                                                                                                                                                                            |
|                                              | TA0IN to TA4IN                                                                                                                                                                                                                                                                                         | I   | Timers A0 to A4 input                                                                                                                                                                                                                                                                                   |
| Timer B                                      | TB0IN to TB5IN                                                                                                                                                                                                                                                                                         | I   | Timers B0 to B5 input                                                                                                                                                                                                                                                                                   |
| Three-phase<br>motor control<br>timer output | U, Ū, V, V, W, W                                                                                                                                                                                                                                                                                       | 0   | Three-phase motor control timer output                                                                                                                                                                                                                                                                  |
| Serial interface                             | CTS0 to CTS8                                                                                                                                                                                                                                                                                           | I   | Handshake input                                                                                                                                                                                                                                                                                         |
|                                              | RTS0 to RTS8                                                                                                                                                                                                                                                                                           | 0   | Handshake output                                                                                                                                                                                                                                                                                        |
|                                              | CLK0 to CLK8                                                                                                                                                                                                                                                                                           | I/O | Transmit/receive clock input/output                                                                                                                                                                                                                                                                     |
|                                              | RXD0 to RXD8                                                                                                                                                                                                                                                                                           | I   | Serial data input                                                                                                                                                                                                                                                                                       |
|                                              | TXD0 to TXD8                                                                                                                                                                                                                                                                                           | 0   | Serial data output                                                                                                                                                                                                                                                                                      |
| l <sup>2</sup> C-bus                         | SDA0 to SDA6                                                                                                                                                                                                                                                                                           | I/O | Serial data input/output                                                                                                                                                                                                                                                                                |
| (simplified)                                 | SCL0 to SCL6                                                                                                                                                                                                                                                                                           | I/O | Transmit/receive clock input/output                                                                                                                                                                                                                                                                     |
| Serial interface special functions           | STXD0 to<br>STXD6                                                                                                                                                                                                                                                                                      | 0   | Serial data output in slave mode                                                                                                                                                                                                                                                                        |
|                                              | SRXD0 to<br>SRXD6                                                                                                                                                                                                                                                                                      | Ι   | Serial data input in slave mode                                                                                                                                                                                                                                                                         |
|                                              | SS0 to SS6                                                                                                                                                                                                                                                                                             | I   | Input to control serial interface special functions                                                                                                                                                                                                                                                     |

### Table 1.16 Pin Definitions and Functions (3/4)

Notes:

1. Port P9\_1 in the 100-pin package is an input-only port.

2. Ports P9\_0, P9\_2, and P11 to P15 are available in the 144-pin package only.



### 2.2 Fast Interrupt Registers

The following three registers are provided to minimize the overhead of the interrupt sequence.

### 2.2.1 Save Flag Register (SVF)

This 32-bit register is used to save the flag register when a fast interrupt occurs.

### 2.2.2 Save PC Register (SVP)

This 32-bit register is used to save the program counter when a fast interrupt occurs.

### 2.2.3 Vector Register (VCT)

This 32-bit register is used to indicate a jump address when a fast interrupt occurs.

### 2.3 DMAC-associated Registers

There are seven types of DMAC-associated registers.

### 2.3.1 DMA Mode Registers (DMD0, DMD1, DMD2, and DMD3)

These 32-bit registers are used to set DMA transfer mode, bit rate, etc.

2.3.2 DMA Terminal Count Registers (DCT0, DCT1, DCT2, and DCT3)

These 24-bit registers are used to set the number of DMA transfers.

2.3.3 DMA Terminal Count Reload Registers (DCR0, DCR1, DCR2, and DCR3)

These 24-bit registers are used to set the reloaded values for DMA terminal count registers.

### 2.3.4 DMA Source Address Registers (DSA0, DSA1, DSA2, and DSA3)

These 32-bit registers are used to set DMA source addresses.

### 2.3.5 DMA Source Address Reload Registers (DSR0, DSR1, DSR2, and DSR3)

These 32-bit registers are used to set the reloaded values for DMA source address registers.

### 2.3.6 DMA Destination Address Registers (DDA0, DDA1, DDA2, and DDA3)

These 32-bit registers are used to set DMA destination addresses.

# 2.3.7 DMA Destination Address Reload Registers (DDR0, DDR1, DDR2, and DDR3)

These 32-bit registers are used to set reloaded values for DMA destination address registers.



| Table 4.12 | SFR List (12) |
|------------|---------------|
|------------|---------------|

| Address | Register                                            | Symbol | Reset Value |
|---------|-----------------------------------------------------|--------|-------------|
| 0002F0h |                                                     |        |             |
| 0002F1h |                                                     |        |             |
| 0002F2h |                                                     |        |             |
| 0002F3h |                                                     |        |             |
| 0002F4h | UART4 Special Mode Register 4                       | U4SMR4 | 00h         |
|         | UART4 Special Mode Register 3                       | U4SMR3 | 00h         |
| 0002F6h | UART4 Special Mode Register 2                       | U4SMR2 | 00h         |
| 0002F7h | UART4 Special Mode Register                         | U4SMR  | 00h         |
| 0002F8h | UART4 Transmit/Receive Mode Register                | U4MR   | 00h         |
| 0002F9h | UART4 Bit Rate Register                             | U4BRG  | XXh         |
| 0002FAh | UART4 Transmit Buffer Register                      | U4TB   | XXXXh       |
| 0002FBh |                                                     |        |             |
| 0002FCh | UART4 Transmit/Receive Control Register 0           | U4C0   | 0000 1000b  |
| 0002FDh | UART4 Transmit/Receive Control Register 1           | U4C1   | 0000 0010b  |
| 0002FEh | UART4 Receive Buffer Register                       | U4RB   | XXXXh       |
| 0002FFh | -                                                   |        |             |
| 000300h | Count Start Register for Timers B3, B4, and B5      | TBSR   | 000X XXXXb  |
| 000301h |                                                     |        |             |
| 000302h | Timer A1-1 Register                                 | TA11   | XXXXh       |
| 000303h | 5                                                   |        |             |
| 000304h | Timer A2-1 Register                                 | TA21   | XXXXh       |
| 000305h |                                                     |        |             |
|         | Timer A4-1 Register                                 | TA41   | XXXXh       |
| 000307h |                                                     |        |             |
|         | Three-phase PWM Control Register 0                  | INVC0  | 00h         |
|         | Three-phase PWM Control Register 1                  | INVC1  | 00h         |
|         | Three-phase Output Buffer Register 0                | IDB0   | XX11 1111b  |
|         | Three-phase Output Buffer Register 1                | IDB1   | XX11 1111b  |
|         | Dead Time Timer                                     | DTT    | XXh         |
|         | Timer B2 Interrupt Generating Frequency Set Counter | ICTB2  | XXh         |
| 00030Eh |                                                     |        |             |
| 00030Fh |                                                     |        |             |
|         | Timer B3 Register                                   | TB3    | XXXXh       |
| 000311h |                                                     | 1.50   | ,           |
|         | Timer B4 Register                                   | TB4    | XXXXh       |
| 000313h |                                                     |        | 7000th      |
|         | Timer B5 Register                                   | TB5    | XXXXh       |
| 000315h |                                                     | 100    | 70000       |
| 000316h |                                                     |        |             |
| 000317h |                                                     |        |             |
| 000317h |                                                     |        |             |
| 000310h |                                                     |        |             |
| 000319h |                                                     |        |             |
|         | Timor P3 Modo Dogistor                              |        | 00XX 0000b  |
|         | Timer B3 Mode Register                              | TB3MR  |             |
|         | Timer B4 Mode Register                              | TB4MR  | 00XX 0000b  |
|         | Timer B5 Mode Register                              | TB5MR  | 00XX 0000b  |
| 00031Eh |                                                     |        |             |
| 00031Fh |                                                     |        |             |

X: Undefined

Blanks are reserved. No access is allowed.



| Table 4.19 | SFR List (19) |
|------------|---------------|
|------------|---------------|

| Address     | Register                                  | Symbol         | Reset Value                                                        |
|-------------|-------------------------------------------|----------------|--------------------------------------------------------------------|
| 040030h to  |                                           |                |                                                                    |
| 04003Fh     |                                           |                |                                                                    |
| 040040h     |                                           |                |                                                                    |
| 040041h     |                                           |                |                                                                    |
| 040042h     |                                           |                |                                                                    |
| 040043h     |                                           |                |                                                                    |
| 040044h     | Processor Mode Register 0 <sup>(1)</sup>  | PM0            | 1000 0000b<br>(CNVSS pin = Low)<br>0000 0011b<br>(CNVSS pin = High |
| 040045h     |                                           |                |                                                                    |
| 040046h     | System Clock Control Register 0           | CM0            | 0000 1000b                                                         |
| 040047h     | System Clock Control Register 1           | CM1            | 0010 0000b                                                         |
| 040048h     | Processor Mode Register 3                 | PM3            | 00h                                                                |
| 040049h     |                                           |                |                                                                    |
| 04004Ah     | Protect Register                          | PRCR           | XXXX X000b                                                         |
| 04004Bh     | -                                         |                |                                                                    |
|             | Protect Register 3                        | PRCR3          | 0000 0000b                                                         |
|             | Oscillator Stop Detection Register        | CM2            | 00h                                                                |
| 04004Eh     |                                           |                |                                                                    |
| 04004Fh     |                                           |                |                                                                    |
| 040050h     |                                           |                |                                                                    |
| 040051h     |                                           |                |                                                                    |
| 040051h     |                                           |                |                                                                    |
|             | Processor Mode Register 2                 | PM2            | 00h                                                                |
|             | Chip Select Output Pin Setting Register 0 | CSOP0          | 1000 XXXXb                                                         |
|             | Chip Select Output Pin Setting Register 0 | CSOP1          | 01X0 XXXXb                                                         |
|             | Chip Select Output Pin Setting Register 1 | CSOP1<br>CSOP2 | XXXX 0000b                                                         |
|             |                                           | CSOP2          |                                                                    |
| 040057h     |                                           |                |                                                                    |
| 040058h     |                                           |                |                                                                    |
| 040059h     |                                           | 0140           |                                                                    |
|             | Low Speed Mode Clock Control Register     | CM3            | XXXX XX00b                                                         |
| 04005Bh     |                                           |                |                                                                    |
| 04005Ch     |                                           |                |                                                                    |
| 04005Dh     |                                           |                |                                                                    |
| 04005Eh     |                                           |                |                                                                    |
| 04005Fh     |                                           |                |                                                                    |
|             | Voltage Regulator Control Register        | VRCR           | 0000 0000b                                                         |
| 040061h     |                                           |                |                                                                    |
|             | Low Voltage Detector Control Register     | LVDC           | 0000 XX00b                                                         |
| 040063h     |                                           |                |                                                                    |
|             | Detection Voltage Configuration Register  | DVCR           | 0000 XXXXb                                                         |
| 040065h     |                                           |                |                                                                    |
| 040066h     |                                           |                |                                                                    |
| 040067h     |                                           |                |                                                                    |
| 040068h to  |                                           |                |                                                                    |
| 040093h     |                                           |                |                                                                    |
| X: Undefine |                                           | l              |                                                                    |

X: Undefined

Blanks are reserved. No access is allowed.

Note:

1. The value in the PM0 register is retained even after a software reset or watchdog timer reset.



| Address    | Register                        | Symbol | Reset Value |
|------------|---------------------------------|--------|-------------|
| 040120h to |                                 |        |             |
| 04403Fh    |                                 |        |             |
| 044040h    |                                 |        |             |
| 044041h    |                                 |        |             |
| 044042h    |                                 |        |             |
| 044043h    |                                 |        |             |
| 044044h    |                                 |        |             |
| 044045h    |                                 |        |             |
| 044046h    |                                 |        |             |
| 044047h    |                                 |        |             |
| 044048h    |                                 |        |             |
| 044049h    |                                 |        |             |
| 04404Ah    |                                 |        |             |
| 04404Bh    |                                 |        |             |
| 04404Ch    |                                 |        |             |
| 04404Dh    |                                 |        |             |
| 04404Eh    | Watchdog Timer Start Register   | WDTS   | XXXX XXXXb  |
| 04404Fh    | Watchdog Timer Control Register | WDC    | 000X XXXXb  |
| 044050h    |                                 |        |             |
| 044051h    |                                 |        |             |
| 044052h    |                                 |        |             |
| 044053h    |                                 |        |             |
| 044054h    |                                 |        |             |
| 044055h    |                                 |        |             |
| 044056h    |                                 |        |             |
| 044057h    |                                 |        |             |
| 044058h    |                                 |        |             |
| 044059h    |                                 |        |             |
| 04405Ah    |                                 |        |             |
| 04405Bh    |                                 |        |             |
| 04405Ch    |                                 |        |             |
| 04405Dh    |                                 |        |             |
| 04405Eh    |                                 |        |             |
|            | Protect Register 2              | PRCR2  | 0XXX XXXXb  |

### Table 4.23 SFR List (23)

X: Undefined

Blanks are reserved. No access is allowed.



| Table 4.26 | SFR List (26) |
|------------|---------------|
|------------|---------------|

| Address                  | Register                           | Symbol | Reset Value                             |
|--------------------------|------------------------------------|--------|-----------------------------------------|
| 046800h to               |                                    |        |                                         |
| 047BFFh                  |                                    |        |                                         |
|                          | CAN0 Mailbox 0: Message Identifier | C0MB0  | XXXX XXXXh                              |
| 047C01h                  | -                                  |        |                                         |
| 047C02h                  |                                    |        |                                         |
| 047C03h                  |                                    |        |                                         |
| 047C04h                  |                                    |        |                                         |
|                          | CAN0 Mailbox 0: Data Length        |        | XXh                                     |
|                          | CAN0 Mailbox 0: Data Field         |        | XXXX XXXX                               |
| 047C07h                  |                                    |        | XXXX XXXXh                              |
| 047C08h                  |                                    |        | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| 047C09h                  |                                    |        |                                         |
| 047C03h                  |                                    |        |                                         |
| 047C0Ah                  |                                    |        |                                         |
| 047C0Bh                  |                                    |        |                                         |
| 047C0Ch                  |                                    |        |                                         |
|                          |                                    |        | XXXXh                                   |
|                          | CAN0 Mailbox 0: Time Stamp         |        | ****                                    |
| 047C0Fh                  |                                    | 001104 |                                         |
|                          | CAN0 Mailbox 1: Message Identifier | C0MB1  | XXXX XXXXh                              |
| 047C11h                  |                                    |        |                                         |
| 047C12h                  |                                    |        |                                         |
| 047C13h                  |                                    |        |                                         |
| 047C14h                  |                                    |        | 20.0                                    |
|                          | CAN0 Mailbox 1: Data Length        |        | XXh                                     |
|                          | CAN0 Mailbox 1: Data Field         |        | XXXX XXXX                               |
| 047C17h                  |                                    |        | XXXX XXXXh                              |
| 047C18h                  |                                    |        |                                         |
| 047C19h                  |                                    |        |                                         |
| 047C1Ah                  |                                    |        |                                         |
| 047C1Bh                  |                                    |        |                                         |
| 047C1Ch                  |                                    |        |                                         |
| 047C1Dh                  |                                    |        |                                         |
|                          | CAN0 Mailbox 1: Time Stamp         |        | XXXXh                                   |
| 047C1Fh                  |                                    |        |                                         |
|                          | CAN0 Mailbox 2: Message Identifier | C0MB2  | XXXX XXXXh                              |
| 047C21h                  |                                    |        |                                         |
| 047C22h                  |                                    |        |                                         |
| 047C23h                  |                                    |        |                                         |
| 047C24h                  |                                    |        |                                         |
|                          | CAN0 Mailbox 2: Data Length        |        | XXh                                     |
| 047C26h                  | CAN0 Mailbox 2: Data Field         |        | XXXX XXXX                               |
| 047C27h                  |                                    |        | XXXX XXXXh                              |
| 047C28h                  |                                    |        |                                         |
| 047C29h                  |                                    |        |                                         |
| 047C2Ah                  |                                    |        |                                         |
| 047C2Bh                  |                                    |        |                                         |
| 047C2Ch                  |                                    |        |                                         |
| 047C2Dh                  |                                    |        |                                         |
|                          | CAN0 Mailbox 2: Time Stamp         |        | XXXXh                                   |
| 047C2Fh                  |                                    |        |                                         |
| X <sup>·</sup> Undefined |                                    |        |                                         |

X: Undefined

Blanks are reserved. No access is allowed.



|                        | (V <sub>CC</sub> = 3.0 to 5.5 V, V <sub>SS</sub> = 0 V, and $T_a = T_{opr}$ , unless otherwise noted) <sup>(1)</sup> |                                                                                                                                                                                                                                                                                      |       |      |       |      |  |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|--|--|
| Symbol                 |                                                                                                                      | Characteristic                                                                                                                                                                                                                                                                       | Value |      |       | Unit |  |  |
| Symbol                 |                                                                                                                      | Characteristic                                                                                                                                                                                                                                                                       | Min.  | Тур. | Max.  |      |  |  |
| I <sub>OH</sub> (peak) | peak<br>output                                                                                                       | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_4, P8_6,<br>P8_7, P9_0 to P9_7, P10_0 to P10_7,<br>P11_0 to P11_4, P12_0 to P12_7, P13_0 to P13_7,<br>P14_3 to P14_6, P15_0 to P15_7 <sup>(3)</sup> |       |      | -10.0 | mA   |  |  |
| I <sub>ОН(avg)</sub>   | average<br>output                                                                                                    | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_4, P8_6,<br>P8_7, P9_0 to P9_7, P10_0 to P10_7,<br>P11_0 to P11_4, P12_0 to P12_7, P13_0 to P13_7,<br>P14_3 to P14_6, P15_0 to P15_7 <sup>(3)</sup> |       |      | -5.0  | mA   |  |  |
| I <sub>OL(peak)</sub>  | Low level<br>peak<br>output<br>current <sup>(2)</sup>                                                                | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_4, P8_6,<br>P8_7, P9_0 to P9_7, P10_0 to P10_7,<br>P11_0 to P11_4, P12_0 to P12_7, P13_0 to P13_7,<br>P14_3 to P14_6, P15_0 to P15_7 <sup>(3)</sup> |       |      | 10.0  | mA   |  |  |
| I <sub>OL</sub> (avg)  | Low level<br>average<br>output<br>current <sup>(4)</sup>                                                             | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_4, P8_6,<br>P8_7, P9_0 to P9_7, P10_0 to P10_7,<br>P11_0 to P11_4, P12_0 to P12_7, P13_0 to P13_7,<br>P14_3 to P14_6, P15_0 to P15_7 <sup>(3)</sup> |       |      | 5.0   | mA   |  |  |

#### Table 5.4 **Operating Conditions (3/5)**

Notes:

- 1. The device is operationally guaranteed under these operating conditions.
- 2. The following conditions should be satisfied:
  - The sum of I<sub>OL(peak)</sub> of ports P0, P1, P2, P8\_6, P8\_7, P9, P10, P11, P14, and P15 is 80 mA or less.
  - The sum of I<sub>OL(peak)</sub> of ports P3, P4, P5, P6, P7, P8\_0 to P8\_4, P12, and P13 is 80 mA or less.
  - The sum of I<sub>OH(peak)</sub> of ports P0, P1, P2, and P11 is -40 mA or less.
  - The sum of I<sub>OH(peak)</sub> of ports P8\_6, P8\_7, P9, P10, P14, and P15 is -40 mA or less.
  - The sum of  $I_{OH(peak)}$  of ports P3, P4, P5, P12, and P13 is -40 mA or less.
  - The sum of I<sub>OH(peak)</sub> of ports P6, P7, and P8\_0 to P8\_4 is -40 mA or less.
- 3. Ports P9\_0, P9\_2, and P11 to P15 are available in the 144-pin package only. Port P9\_1 is designated as input pin in the 100-pin package.
- 4. Average value within 100 ms.



# Table 5.6Operating Conditions (5/5) $(V_{CC} = 3.0 \text{ to } 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V}, \text{ and } \text{T}_{a} = \text{T}_{opr}, \text{ unless otherwise noted})$ (1)

| Symbol Characteristic    |                            |                         | Value |      | Unit |      |
|--------------------------|----------------------------|-------------------------|-------|------|------|------|
| Symbol                   | Symbol                     |                         | Min.  | Тур. | Max. | Unit |
| V <sub>r(VCC)</sub>      | Allowable ripple voltage   | V <sub>CC</sub> = 5.0 V |       |      | 0.5  | Vp-р |
|                          |                            | V <sub>CC</sub> = 3.0 V |       |      | 0.3  | Vp-р |
| dV <sub>r(VCC)</sub> /dt | Ripple voltage gradient    | V <sub>CC</sub> = 5.0 V |       |      | ±0.3 | V/ms |
|                          |                            | V <sub>CC</sub> = 3.0 V |       |      | ±0.3 | V/ms |
| f <sub>r(VCC)</sub>      | Allowable ripple frequency |                         |       |      | 10   | kHz  |

Note:

1. The device is operationally guaranteed under these operating conditions.



Figure 5.2 Ripple Waveform



### Table 5.7 Electrical Characteristics of RAM

### (V<sub>CC</sub> = 3.0 to 5.5 V, V<sub>SS</sub> = 0 V, and Ta = T<sub>opr</sub>, unless otherwise noted)

| Symbol           | Characteristic             | Measurement  | Value |      |      | Unit |
|------------------|----------------------------|--------------|-------|------|------|------|
|                  |                            | Condition    | Min.  | Тур. | Max. | Onit |
| V <sub>RDR</sub> | RAM data retention voltage | In stop mode | 2.0   |      |      | V    |

# Table 5.8Electrical Characteristics of Flash Memory<br/>(V<sub>CC</sub> = 3.0 to 5.5 V, V<sub>SS</sub> = 0 V, and Ta = T<sub>opr</sub>, unless otherwise noted)

| Symbol | bol Characteristic                  |                           |       | Value |      | - Unit |
|--------|-------------------------------------|---------------------------|-------|-------|------|--------|
| Symbol | Characteristic                      |                           | Min.  | Тур.  | Max. | Onit   |
| —      | Program/erase cycles <sup>(1)</sup> | Program area              | 1000  |       |      | Cycles |
|        |                                     | Data area                 | 10000 |       |      | Cycles |
|        | 4-word program time                 | Program area              |       | 150   | 900  | μs     |
|        |                                     | Data area                 |       | 300   | 1700 | μs     |
|        | Lock bit program time               | Program area              |       | 70    | 500  | μs     |
|        |                                     | Data area                 |       | 140   | 1000 | μs     |
| _      | Block erasure time                  | 4-Kbyte block             |       | 0.12  | 3.0  | S      |
|        |                                     | 32-Kbyte block            |       | 0.17  | 3.0  | S      |
|        |                                     | 64-Kbyte block            |       | 0.20  | 3.0  | S      |
|        | Data retention <sup>(2)</sup>       | $T_a = 55^{\circ}C^{(3)}$ | 10    |       |      | Years  |

Notes:

1. Program/erase definition

This value represents the number of erasures per block.

When the number of program/erase cycles is n, each block can be erased n times.

For example, if a 4-word write is performed in 512 different addresses in the 4-Kbyte block A and then the block is erased, this is counted as a single program/erase operation.

However, the same address cannot be written to more than once per erasure (overwrite disabled).

2. Data retention includes periods when no supply voltage is applied and no clock is provided.

3. Contact a Renesas Electronics sales office for data retention times other than the above condition.



# $V_{CC}$ = 5 V

## Timing Requirements ( $V_{CC}$ = 4.2 to 5.5 V, $V_{SS}$ = 0 V, and $T_a$ = $T_{opr}$ , unless otherwise noted)

| Symbol                          | Characteristic                              | Va   | Unit |      |
|---------------------------------|---------------------------------------------|------|------|------|
| Symbol                          | Characteristic                              | Min. | Max. | Onic |
| t <sub>C(X)</sub>               | External clock input period                 | 62.5 | 250  | ns   |
| t <sub>w(XH)</sub>              | External clock input high level pulse width | 25   |      | ns   |
| t <sub>w(XL)</sub>              | External clock input low level pulse width  | 25   |      | ns   |
| t <sub>r(X)</sub>               | External clock input rise time              |      | 5    | ns   |
| t <sub>f(X)</sub>               | External clock input fall time              |      | 5    | ns   |
| t <sub>w</sub> / t <sub>C</sub> | External clock input duty                   | 40   | 60   | %    |

### Table 5.20External Clock Input

### Table 5.21 External Bus Timing

| Symbol                | Characteristic               | Value |                               | Unit |
|-----------------------|------------------------------|-------|-------------------------------|------|
| Symbol                | Characteristic               | Min.  | Max.                          | Unit |
| t <sub>su(D-R)</sub>  | Data setup time before read  | 40    |                               | ns   |
| t <sub>h(R-D)</sub>   | Data hold time after read    | 0     |                               | ns   |
| t <sub>dis(R-D)</sub> | Data disable time after read |       | $0.5 \times t_{c(Base)} + 10$ | ns   |



# $V_{CC}$ = 5 V

## Timing Requirements ( $V_{CC}$ = 4.2 to 5.5 V, $V_{SS}$ = 0 V, and $T_a$ = $T_{opr}$ , unless otherwise noted)

### Table 5.22 Timer A Input (counting input in event counter mode)

| Symbol              | Characteristic                     | Va   | Linit |      |
|---------------------|------------------------------------|------|-------|------|
| Symbol              | Characteristic                     | Min. | Max.  | Unit |
| t <sub>C(TA)</sub>  | TAIIN input clock cycle time       | 200  |       | ns   |
| t <sub>w(TAH)</sub> | TAiIN input high level pulse width | 80   |       | ns   |
| t <sub>w(TAL)</sub> | TAIIN input low level pulse width  | 80   |       | ns   |

### Table 5.23 Timer A Input (gating input in timer mode)

| Symbol              | Characteristic                     | Va   | Unit |      |
|---------------------|------------------------------------|------|------|------|
| Symbol              | Characteristic                     | Min. | Max. | Unit |
| t <sub>C(TA)</sub>  | TAIIN input clock cycle time       | 400  |      | ns   |
| t <sub>w(TAH)</sub> | TAIIN input high level pulse width | 180  |      | ns   |
| t <sub>w(TAL)</sub> | TAIIN input low level pulse width  | 180  |      | ns   |

### Table 5.24 Timer A Input (external trigger input in one-shot timer mode)

| Symbol              | Characteristic<br>TAiIN input clock cycle time | Va   | Unit |      |
|---------------------|------------------------------------------------|------|------|------|
| Symbol              |                                                | Min. | Max. | Unit |
| t <sub>C(TA)</sub>  | TAIIN input clock cycle time                   | 200  |      | ns   |
| t <sub>w(TAH)</sub> | TAIIN input high level pulse width             | 80   |      | ns   |
| t <sub>w(TAL)</sub> | TAIIN input low level pulse width              | 80   |      | ns   |

### Table 5.25 Timer A Input (external trigger input in pulse-width modulation mode)

| Symbol Characteristic - | Characteristic                     | Value |      | Unit |
|-------------------------|------------------------------------|-------|------|------|
|                         | Min.                               | Max.  | Unit |      |
| t <sub>w(TAH)</sub>     | TAiIN input high level pulse width | 80    |      | ns   |
| t <sub>w(TAL)</sub>     | TAiIN input low level pulse width  | 80    |      | ns   |

### Table 5.26 Timer A Input (increment/decrement switching input in event counter mode)

| Symbol                  | Characteristic                      | Value |      | Unit |
|-------------------------|-------------------------------------|-------|------|------|
|                         |                                     | Min.  | Max. | Onit |
| t <sub>C(UP)</sub>      | TAiOUT input clock cycle time       | 2000  |      | ns   |
| t <sub>w(UPH)</sub>     | TAiOUT input high level pulse width | 1000  |      | ns   |
| t <sub>w(UPL)</sub>     | TAiOUT input low level pulse width  | 1000  |      | ns   |
| t <sub>su(UP-TIN)</sub> | TAiOUT input setup time             | 400   |      | ns   |
| t <sub>h(TIN-UP)</sub>  | TAiOUT input hold time              | 400   |      | ns   |



## $V_{CC}$ = 3.3 V

# Table 5.41Electrical Characteristics (1/3) ( $V_{CC}$ = 3.0 to 3.6 V, $V_{SS}$ = 0 V, $T_a$ = $T_{opr}$ , and $f_{(CPU)}$ = 64 MHz, unless otherwise noted)

| Symbol          | Characteristic                     |                                                                                                                                                                                                                                                                                         | Measurement<br>Condition | Value                 |      |                 | Unit |
|-----------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------|------|-----------------|------|
|                 |                                    |                                                                                                                                                                                                                                                                                         |                          | Min.                  | Тур. | Max.            | Unit |
| V <sub>OH</sub> | High<br>level<br>output<br>voltage | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_4,<br>P8_6, P8_7, P9_0 to P9_7,<br>P10_0 to P10_7, P11_0 to P11_4,<br>P12_0 to P12_7, P13_0 to P13_7,<br>P14_3 to P14_6, P15_0 to P15_7 <sup>(1)</sup> | I <sub>OH</sub> = -1 mA  | V <sub>CC</sub> - 0.6 |      | V <sub>cc</sub> | V    |
| V <sub>OL</sub> | Low<br>level<br>output<br>voltage  | P0_0 to P0_7, P1_0 to P1_7, P2_0 to P2_7,<br>P3_0 to P3_7, P4_0 to P4_7, P5_0 to P5_7,<br>P6_0 to P6_7, P7_0 to P7_7, P8_0 to P8_4,<br>P8_6, P8_7, P9_0 to P9_7,<br>P10_0 to P10_7, P11_0 to P11_4,<br>P12_0 to P12_7, P13_0 to P13_7,<br>P14_3 to P14_6, P15_0 to P15_7 <sup>(1)</sup> | I <sub>OL</sub> = 1 mA   |                       |      | 0.5             | V    |

Note:

1. Ports P9\_0, P9\_2, and P11 to P15 are available in the 144-pin package only. Port P9\_1 is designated as input pin in the 100-pin package.





### Figure 5.6 Switching Characteristic Measurement Circuit



Figure 5.7 External Clock Input Timing



## **Appendix 1. Package Dimensions**







#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infingement of patents, copyrights, or other intellectual property rights of third patries by or arising from the use of Renesas Electronics products or
- technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

\*Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by vou.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations.
- It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

Refer to "http://www.renesas.com/" for the latest and detailed information

### **Renesas Electronics Corporation**

http://www.renesas.com

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 90500-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1011 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millozard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-11628-651-804 Renesas Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +861-04235-1155, Fax: +462-104237-f679 Renesas Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Shanghai 200120, China Tel: +861-04235-1155, Fax: +462-10487-7858 Renesas Electronics (Shanghai) Co., Ltd. 9th 1601-1613, 16/F., Towre 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +862-2869-9318, Fax: +462-24867-7058 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +862-4175-9800, Fax: +486-24175-9870 Renesas Electronics Taiwan Co., Ltd. 30 Bendemeer Road, Unit #06-f21 Hyllux Innovation Centre Singapore 339949 Tel: +656-24175-9800, Fax: +656-21300 Renesas Electronics Kalaysia Sdn.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +603-7355-9300, Fax: +656-21359.