# E·XFL

### Zilog - ZLP32300H2008C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                        |
| Number of I/O              | 16                                                            |
| Program Memory Size        | 8KB (8K x 8)                                                  |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | 0°C ~ 70°C (TA)                                               |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zlp32300h2008c00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Revision History**

Each instance in the Revision History table reflects a change to this document from its previous revision. For more details, refer to the corresponding pages or appropriate link in the table.

| Date             | Revision<br>Level | Description                                             | Page<br>Number |
|------------------|-------------------|---------------------------------------------------------|----------------|
| February<br>2008 | 23                | Updated Ordering Information section.                   | 87             |
| January<br>2008  | 22                | Updated Ordering Information section.                   | 87             |
| July 2007        | 21                | Updated Disclaimer section and implemented style guide. | All            |
| February<br>2007 | 20                | Updated Low-Voltage Detection.                          | 58             |
| May<br>2006      | 19                | Updated Figure 33 with pin P22 in SMR block input.      | 52             |
| December<br>2005 | 18                | Updated Clock and Input/Output Ports sections.          | 15 and 51      |



Figure 2. Counter/Timers Diagram

zilog 4



## **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is displayed in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are displayed in Figure 5, Figure 6, and described in Table 5.



|  | Figure 3. | 20-Pin | PDIP/SO | IC/SSOP | Pin | Confia | uration |
|--|-----------|--------|---------|---------|-----|--------|---------|
|--|-----------|--------|---------|---------|-----|--------|---------|

| Table 3. 20-P | in PDIP/S | OIC/SSOP | Pin | Identification |
|---------------|-----------|----------|-----|----------------|
|---------------|-----------|----------|-----|----------------|

| Pin No | Symbol          | Function                                             | Direction                                   |
|--------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3    | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4      | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5      | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6      | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7      | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10   | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12  | P34, P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13     | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14     | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15     | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20  | P20–P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |







### Port 1 (P17–P10)

Port 1 can be configured for standard port input or output mode (see Figure 8). After POR or Stop Mode Recovery, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.

- **Notes:** 1. The Port 1 direction is reset to be input following an SMR.
  - 2. In 20- and 28-pin packages, Port 1 is reserved. A write to this register will have no effect and will always read FF.





Figure 10. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The Analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edge-detection circuit is through P31 or P20



register RP select the working register group. Bits 3–0 of register RP select the expanded register file bank.



**Note:** An expanded register bank is also referred to as an expanded register group (see Figure 13).



### 33

### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

### CTR3 T8/T16 Control Register—CTR3(D)03h

Table 10 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

### Table 10.CTR3 (D)03h: T8/T16 Control Register

| Field                  | <b>Bit Position</b> |     | Value | Description        |
|------------------------|---------------------|-----|-------|--------------------|
| T <sub>16</sub> Enable | 7                   | R   | 0*    | Counter Disabled   |
| 10                     |                     | R   | 1     | Counter Enabled    |
|                        |                     | W   | 0     | Stop Counter       |
|                        |                     | W   | 1     | Enable Counter     |
| T <sub>8</sub> Enable  | -6                  | R   | 0*    | Counter Disabled   |
| °                      |                     | R   | 1     | Counter Enabled    |
|                        |                     | W   | 0     | Stop Counter       |
|                        |                     | W   | 1     | Enable Counter     |
| Sync Mode              | 5                   | R/W | 0**   | Disable Sync Mode  |
|                        |                     |     | 1     | Enable Sync Mode   |
| Reserved               | 43210               | R   | 1     | Always reads 11111 |
|                        |                     | W   | х     | No Effect          |

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode Recovery.

### **Counter/Timer Functional Blocks**

### **Input Circuit**

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5–D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 16).



## **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur, see Figure 19 and Figure 20.









### **T8 DEMODULATION Mode**

You must program TC8L and TC8H to FFh. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the time-out status bit (CTR0, D5) is set, and an



| Name | Source               | Vector Location | Comments                                       |
|------|----------------------|-----------------|------------------------------------------------|
| IRQ0 | P32                  | 0,1             | External (P32), Rising, Falling Edge Triggered |
| IRQ1 | P33                  | 2,3             | External (P33), Falling Edge Triggered         |
| IRQ2 | P31, T <sub>IN</sub> | 4,5             | External (P31), Rising, Falling Edge Triggered |
| IRQ3 | T16                  | 6,7             | Internal                                       |
| IRQ4 | Т8                   | 8,9             | Internal                                       |
| IRQ5 | LVD                  | 10,11           | Internal                                       |

#### Table 11. Interrupt Types, Sources, and Vectors

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All Crimzon ZLP32300 interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service.

An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable. The software can poll to identify the state of the pin.

Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 12.

| IRQ                                            |    | Interr     | Interrupt Edge |  |  |
|------------------------------------------------|----|------------|----------------|--|--|
| D7                                             | D6 | IRQ2 (P31) | IRQ0 (P32)     |  |  |
| 0                                              | 0  | F          | F              |  |  |
| 0                                              | 1  | F          | R              |  |  |
| 1                                              | 0  | R          | F              |  |  |
| 1                                              | 1  | R/F        | R/F            |  |  |
| <b>Note:</b> F = Falling Edge; R = Rising Edge |    |            |                |  |  |

Table 12. IRQ Register



#### Table 14. Stop Mode Recovery Source

| SMR:432 |    |    | Operation                          |  |  |
|---------|----|----|------------------------------------|--|--|
| D4      | D3 | D2 | Description of Action              |  |  |
| 0       | 0  | 0  | POR and/or external reset recovery |  |  |
| 0       | 0  | 1  | Reserved                           |  |  |
| 0       | 1  | 0  | P31 transition                     |  |  |
| 0       | 1  | 1  | P32 transition                     |  |  |
| 1       | 0  | 0  | P33 transition                     |  |  |
| 1       | 0  | 1  | P27 transition                     |  |  |
| 1       | 1  | 0  | Logical NOR of P20 through P23     |  |  |
| 1       | 1  | 1  | Logical NOR of P20 through P27     |  |  |

Note:

Any Port 2 bit defined as an output drives the corresponding input to the default state. For example, if the NOR of P23-P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23-P21) form the NOR equation. This condition allows the remaining inputs to control the AND/OR function, refer to SMR2 register on page 54 for other recover sources.

### Stop Mode Recovery Delay Select (D5)

This bit, if low, disables the  $T_{POR}$  delay after Stop Mode Recovery. The default configuration of this bit is 1. If the 'fast' wake up is selected, the Stop Mode Recovery source must be kept active for at least 10 TpC.

**Note:** This bit must be set to 1 if a crystal or resonator clock source is used. The  $T_{POR}$  delay allows the clock source to stabilize before executing instructions.

### Stop Mode Recovery Edge Select (D6)

A 1 in this bit position indicates that a High level on any one of the recovery sources wakes the Crimzon ZLP32300 from STOP mode. A 0 indicates Low level recovery. The default is 0 on POR.

### Cold or Warm Start (D7)

This bit is read only. It is set to 1 when the device is recovered from STOP mode. The bit is set to 0 when the device reset is other than Stop Mode Recovery.

### Watchdog Timer Mode

### Watchdog Timer Mode Register (WDTMR)

The Watchdog Timer is a retriggerable one-shot timer that resets the  $Z8^{\mathbb{R}}$  if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) Flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum time-out period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (see Figure 35). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-on reset, Watchdog Reset, or a Stop Mode Recovery (see Figure 34). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 35.

#### WDTMR(0F)0Fh



\*Default setting after reset

### Figure 35. Watchdog Timer Mode Register (Write Only)



#### Table 16. EPROM Selectable Options

| Port 00–03 Pull-Ups              | ON/OFF |
|----------------------------------|--------|
| Port 04–07 Pull-Ups              | ON/OFF |
| Port 10–13 Pull-Ups              | ON/OFF |
| Port 14–17 Pull-Ups              | ON/OFF |
| Port 20–27 Pull-Ups              | ON/OFF |
| EPROM Protection                 | ON/OFF |
| Watchdog Timer at Power-On Reset | ON/OFF |

#### Voltage Brownout/Standby

An on-chip Voltage Comparator checks that the  $V_{DD}$  is at the required level for correct operation of the device. Reset is globally driven when  $V_{DD}$  falls below  $V_{BO}$ . A small drop in  $V_{DD}$  causes the XTAL1 and XTAL2 circuitry to stop the crystal or resonator clock. If the  $V_{DD}$  is allowed to stay above  $V_{RAM}$ , the RAM content is preserved. When the power level is returned to above  $V_{BO}$ , the device performs a POR and functions normally.

### Low-Voltage Detection

#### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** *Voltage detection does not work at STOP mode.* 

| Field      | Bit Position |     |         | Description                    |
|------------|--------------|-----|---------|--------------------------------|
| LVD        | 76543        |     |         | Reserved<br>No Effect          |
|            | 2            | R   | 1<br>0* | HVD Flag set<br>HVD Flag reset |
|            | 1-           | R   | 1<br>0* | LVD Flag set<br>LVD Flag reset |
|            | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default a | fter POR     |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both Ports 0 and 1 together might trigger the LVD Flag.



### **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are displayed in Figure 37 through Figure 41.

### CTR0(0D)00H



\*Default setting after reset.

\*\*Default setting after reset. Not reset with a Stop Mode Recovery.

### Figure 37. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)



#### R248 P01M(F8H)



\*Default setting after reset; only P00, P01 and P07 are available on Crimzon ZLP32300 20-pin configurations.

### Figure 48. Port 0 and 1 Mode Register (F8H: Write Only)



#### R249 IPR(F9H)



### Figure 49. Interrupt Priority Register (F9H: Write Only)

#### R254 SPH(FEH)



General-Purpose Register

### Figure 54. Stack Pointer High (FEH: Read/Write)

### R255 SPL(FFH)



### Figure 55. Stack Pointer Low (FFH: Read/Write)









## **Ordering Information**

The Crimzon ZLP32300 is available for the following parts:

| Device   | Part Number    | Description          |
|----------|----------------|----------------------|
| Crimzon  | ZLP32300H4832G | 48-pin SSOP 32 K OTP |
| ZLP32300 | ZLP32300P4032G | 40-pin PDIP 32 K OTP |
|          | ZLP32300H2832G | 28-pin SSOP 32 K OTP |
|          | ZLP32300P2832G | 28-pin PDIP 32 K OTP |
|          | ZLP32300S2832G | 28-pin SOIC 32 K OTP |
|          | ZLP32300H2032G | 20-pin SSOP 32 K OTP |
|          | ZLP32300P2032G | 20-pin PDIP 32 K OTP |
|          | ZLP32300S2032G | 20-pin SOIC 32 K OTP |
|          |                |                      |
|          | ZLP32300H4816G | 48-pin SSOP 16 K OTP |
|          | ZLP32300P4016G | 40-pin PDIP 16 K OTP |
|          | ZLP32300H2816G | 28-pin SSOP 16 K OTP |
|          | ZLP32300P2816G | 28-pin PDIP 16 K OTP |
|          | ZLP32300S2816G | 28-pin SOIC 16 K OTP |
|          | ZLP32300H2016G | 20-pin SSOP 16 K OTP |
|          | ZLP32300P2016G | 20-pin PDIP 16 K OTP |
|          | ZLP32300S2016G | 20-pin SOIC 16 K OTP |
|          |                |                      |
|          | ZLP32300H4808G | 48-pin SSOP 8 K OTP  |
|          | ZLP32300P4008G | 40-pin PDIP 8 K OTP  |
|          | ZLP32300H2808G | 28-pin SSOP 8 K OTP  |
|          | ZLP32300P2808G | 28-pin PDIP 8 K OTP  |
|          | ZLP32300S2808G | 28-pin SOIC 8 K OTP  |
|          | ZLP32300H2008G | 20-pin SSOP 8 K OTP  |



## Index

### **Numerics**

16-bit counter/timer circuits 40 20-pin DIP package diagram 80 20-pin SSOP package diagram 82 28-pin DIP package diagram 84 28-pin SOIC package diagram 83 28-pin SSOP package diagram 85 40-pin DIP package diagram 85 48-pin SSOP package diagram 86 8-bit counter/timer circuits 36

### Α

absolute maximum ratings 75 AC characteristics 78 timing diagram 78 address spaces, basic 1 architecture 1 expanded register file 22

### В

basic address spaces 1 block diagram, ZLP32300 functional 3

### С

capacitance 76 characteristics AC 78 DC 76 clock 46 comparator inputs/outputs 18 configuration port 0 12 port 1 13 port 2 14 port 3 15

port 3 counter/timer 17 counter/timer 16-bit circuits 40 8-bit circuits 36 brown-out voltage/standby 58 clock 46 demodulation mode count capture flowchart 38 demodulation mode flowchart 39 EPROM selectable options 58 glitch filter circuitry 34 halt instruction 47 input circuit 33 interrupt block diagram 44 interrupt types, sources and vectors 45 oscillator configuration 46 output circuit 43 port configuration register 48 resets and WDT 57 SCLK circuit 50 stop instruction 47 stop mode recovery register 49 stop mode recovery register 2 54 stop mode recovery source 52 T16 demodulation mode **41** T16 transmit mode 40 T16 OUT in modulo-N mode 41 T16 OUT in single-pass mode 41 T8 demodulation mode 37 T8 transmit mode 34 T8 OUT in modulo-N mode **37** T8 OUT in single-pass mode 37 transmit mode flowchart 35 voltage detection and flags 59 watch-dog timer mode register 55 watch-dog timer time select 56 CTR(D)01h T8 and T16 Common Functions 29

### D

DC characteristics 76 demodulation mode count capture flowchart 38 flowchart 39 T16 41



register description Counter/Timer2 LS-Byte Hold 26 Counter/Timer2 MS-Byte Hold 26 Counter/Timer8 Control 27 Counter/Timer8 High Hold 27 Counter/Timer8 Low Hold 27 CTR2 Counter/Timer 16 Control 31 CTR3 T8/T16 Control 33 Stop Mode Recovery2 33 T16 Capture LO 26 T8 and T16 Common functions 28 T8 Capture HI 25 T8 Capture LO 26 register file 24 expanded 20 register pointer 23 detail 25 reset pin function 18 resets and WDT 57

### S

SCLK circuit 50 single-pass mode T16 OUT 41 T8 OUT 37 stack 25 standard test conditions 75 standby modes 2 stop instruction, counter/timer 47 stop mode recovery 2 register 54 source 52 stop mode recovery 2 54 stop mode recovery register 49

### Т

T16 transmit mode 40 T16 Capture HI 26 T8 transmit mode 34 T8 Capture HI 25 test conditions, standard 75 test load diagram 75

timing diagram, AC 78 transmit mode flowchart 35

### V

VCC 5 voltage brown-out/standby 58 detection and flags 59 voltage detection register 64

### W

watchdog timer mode register watchdog timer mode register 55 time select 56

## Х

XTAL1 5 XTAL1 pin function 10 XTAL2 5 XTAL2 pin function 10

### Ζ

ZLP32300 family members 2