# E·XFL

#### Zilog - ZLP32300H2032C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                        |
| Number of I/O              | 16                                                            |
| Program Memory Size        | 32KB (32K x 8)                                                |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | 0°C ~ 70°C (TA)                                               |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zlp32300h2032c00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2. Counter/Timers Diagram

zilog 4





Figure 5. 40-Pin PDIP Pin Configuration







#### Port 3 (P37-P30)

Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 10). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs.



| Location of 3                    | 2768 | Not Accessible      |
|----------------------------------|------|---------------------|
| first Byte of                    | 2700 | On-Chip             |
| instruction                      |      | ROM                 |
| executed                         |      |                     |
| after RESET                      | 12   | Reset Start Address |
|                                  | 11   | IRQ5                |
|                                  |      |                     |
|                                  | 10   | IRQ5                |
|                                  | 9    | IRQ4                |
|                                  | 8    | IRQ4                |
|                                  | 7    | IRQ3                |
| Interrupt Vector<br>(Lower Byte) | 6    | IRQ3                |
|                                  | 5    | IRQ2                |
| Interrupt Vector                 | 4    | IRQ2                |
| (Upper Byte)                     |      | IRQ1                |
|                                  | 2    | IRQ1                |
|                                  | 1    | IRQ0                |
|                                  | 0    | IRQ0                |



#### **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8 register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the ERF (Expanded Register File). Bits 7–4 of



register RP select the working register group. Bits 3–0 of register RP select the expanded register file bank.



**Note:** An expanded register bank is also referred to as an expanded register group (see Figure 13).



#### T8 Enable

This field enables T8 when set (written) to 1.

#### Single/Modulo-N

When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached.

#### Timeout

This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location.



**Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers. The first clock of T8 might not have complete clock width and can occur any time when enabled.



**Note:** Ensure to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (DEMODULATION mode) when using the OR or AND commands. These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers.

#### T8 Clock

These bits define the frequency of the input signal to T8.

#### Capture\_INT\_Mask

Set this bit to allow an interrupt when data is captured into either LO8 or HI8 upon a positive or negative edge detection in DEMODULATION mode.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T8 has a timeout.

#### P34\_Out

This bit defines whether P34 is used as a normal output pin or the T8 output.

#### T8 and T16 Common Functions—CTR1(0D)01h

This register controls the functions in common with the T8 and T16.

Table 8 lists and briefly describes the fields for this register.

| Field            | Bit Position |     | Value | Description               |
|------------------|--------------|-----|-------|---------------------------|
| T16_Clock        | 43           | R/W | 00**  | SCLK                      |
| —                |              |     | 01    | SCLK/2                    |
|                  |              |     | 10    | SCLK/4                    |
|                  |              |     | 11    | SCLK/8                    |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int. |
|                  |              |     | 1     | Enable Data Capture Int.  |
| Counter_INT_Mask | 1-           | R/W | 0     | Disable Timeout Int.      |
|                  |              |     | 1     | Enable Timeout Int.       |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output        |
| —                |              |     | 1     | T16 Output on P35         |

#### Table 9. CTR2(D)02h: Counter/Timer16 Control Register (Continued)

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode Recovery.

#### T16\_Enable

This field enables T16 when set to 1.

#### Single/Modulo-N

In TRANSMIT mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.

In DEMODULATION mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see T16 DEMODULATION Mode on page 41.

#### Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

#### T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

#### Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.





Figure 17. TRANSMIT Mode Flowchart



## **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur, see Figure 19 and Figure 20.









#### **T8 DEMODULATION Mode**

You must program TC8L and TC8H to FFh. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the time-out status bit (CTR0, D5) is set, and an





Figure 22. DEMODULATION Mode Flowchart



#### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (see Figure 32). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



Figure 32. SCLK Circuit

#### Stop Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (see Figure 33 and Table 14).

#### Stop Mode Recovery Register 2—SMR2(F)0Dh

Table 13 lists and briefly describes the fields for this register.

| Field             | Bit Position | Value               | Description          |
|-------------------|--------------|---------------------|----------------------|
| Reserved          | 7            | 0                   | Reserved (Must be 0) |
| Recovery<br>Level | -6 W         | 0 <sup>†</sup><br>1 | Low<br>High          |
| Reserved          | 5            | 0                   | Reserved (Must be 0) |



#### LVD(0D)0CH



\*Default setting after reset.

#### Figure 41. Voltage Detection Register

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both Ports 0 and 1 together might trigger the LVD Flag.



## **Expanded Register File Control Registers (0F)**

The expanded register file control registers (0F) are displayed in Figure 42 through Figure 55 on page 74.

PCON(0F)00H



\*Default setting after reset

#### Figure 42. Port Configuration Register (PCON)(0F)00H: Write Only)





| 0 OFF *<br>1 ON                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------|
| Reserved (Must be 0)                                                                                                                |
| Stop Mode Recovery Source   000 POR Only *   001 Reserved   010 P31   011 P32   100 P33   101 P27   110 P2 NOR 0–3   111 P2 NOR 0–7 |
| Stop Delay<br>0 OFF<br>1 ON * * * *                                                                                                 |
| Stop Recovery Level * * *<br>0 Low *<br>1 High                                                                                      |
| Stop Flag<br>0 POR * * * *<br>1 Stop Recovery * *                                                                                   |

\*Default setting after Reset

SMR(0F)0BH

D6

D5

D4

D3

D2

D1

D7

\* \*Set after Stop Mode Recovery

\* \* \*At the XOR gate input

\*\*\* \*Default setting after Reset. Must be 1 if using a crystal or resonator clock source.

\*\*\* \* \*Default setting after Power-On Reset. Not Reset with a Stop Mode Recovery.

Figure 43. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)

66



#### Table 19. DC Characteristics (Continued)

| T <sub>A</sub> = 0 °C to +70 °C |                                           |                          |           |                      |                     |                      |                                                                                                                            |                    |
|---------------------------------|-------------------------------------------|--------------------------|-----------|----------------------|---------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|
| Symbol                          | Parameter                                 | V <sub>cc</sub>          | Min       | Тур <sup>(7)</sup>   | Max                 | Units                | Conditions                                                                                                                 | Notes              |
| IIL                             | Input Leakage                             | 2.0-3.6                  | –1        |                      | 1                   | μA                   | V <sub>IN</sub> = 0 V, V <sub>CC</sub><br>Pull-ups disabled                                                                |                    |
| R <sub>PU</sub>                 | Pull-Up Resistance                        | 2.0<br>3.6               | 225<br>75 |                      | 675<br>275          | kΩ<br>kΩ             | V <sub>IN</sub> = 0 V, Pull-ups<br>selected by<br>mask option                                                              |                    |
| I <sub>OL</sub>                 | Output Leakage                            | 2.0-3.6                  | -1        |                      | 1                   | μΑ                   | $V_{IN}$ = 0 V, $V_{CC}$                                                                                                   |                    |
| ICC                             | Supply Current                            | 2.0<br>3.6               |           | 1<br>5               | 3<br>10             | mA<br>mA             | at 8.0 MHz<br>at 8.0 MHz                                                                                                   | 1, 2<br>1, 2       |
| I <sub>CC1</sub>                | Standby Current<br>(HALT Mode)            | 2.0<br>3.6               |           | 0.5<br>0.8           | 1.6<br>2.0          | mA                   | V <sub>IN</sub> = 0V, V <sub>CC</sub> at 8.0<br>MHz<br>Same as above                                                       | 1, 2, 6<br>1, 2, 6 |
| I <sub>CC2</sub>                | Standby Current<br>(STOP Mode)            | 2.0<br>3.6<br>2.0<br>3.6 |           | 1.6<br>1.8<br>5<br>8 | 8<br>10<br>20<br>30 | μΑ<br>μΑ<br>μΑ<br>μΑ | $V_{IN} = 0 V, V_{CC} WDT$ is<br>not Running<br>Same as above<br>$V_{IN} = 0 V, V_{CC} WDT$ is<br>Running<br>Same as above | 3<br>3             |
| I <sub>LV</sub>                 | Standby Current<br>(Low Voltage)          |                          |           | 1.2                  | 6                   | μA                   | Measured at 1.3 V                                                                                                          | 4                  |
| V <sub>BO</sub>                 | V <sub>CC</sub> Low Voltage<br>Protection |                          |           | 1.9                  | 2.0                 | V                    | 8 MHz maximum<br>Ext. CLK Freq.                                                                                            |                    |
| $V_{LVD}$                       | Vcc Low Voltage<br>Detection              |                          |           | 2.4                  |                     | V                    |                                                                                                                            |                    |
| V <sub>HVD</sub>                | Vcc High Voltage<br>Detection             |                          |           | 2.7                  |                     | V                    |                                                                                                                            |                    |

Notes

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VDD and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an infrared LED.

6. Comparator and Timers are on. Interrupt disabled.

7. Typical values shown are at 25 °C.





| 0141001 |          | MILLIMETER |      |            | INCH  |       |
|---------|----------|------------|------|------------|-------|-------|
| SYMBOL  | MIN      | NOM        | MAX  | MIN        | NOM   | MAX   |
| A       | 1.73     | 1.85       | 1.98 | 0.068      | 0.073 | 0.078 |
| A1      | 0.05     | 0.13       | 0.21 | 0.002      | 0.005 | 0.008 |
| A2      | 1.68     | 1.73       | 1.83 | 0.066      | 0.068 | 0.072 |
| В       | 0.25     | 0.30       | 0.38 | 0.010      | 0.012 | 0.015 |
| С       | 0.13     | 0.15       | 0.22 | 0.005      | 0.006 | 0.009 |
| D       | 7.07     | 7.20       | 7.33 | 0.278      | 0.283 | 0.289 |
| E       | 5.20     | 5.30       | 5.38 | 0.205      | 0.209 | 0.212 |
| е       | 0.65 BSC |            |      | 0.0256 BSC |       | ,     |
| Н       | 7.65     | 7.80       | 7.90 | 0.301      | 0.307 | 0.311 |
| L       | 0.56     | 0.75       | 0.94 | 0.022      | 0.030 | 0.037 |
| Q1      | 0.74     | 0.78       | 0.82 | 0.029      | 0.031 | 0.032 |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

DETAIL A

Н



0-8

zilog

88

| Device | Part Number                                                                         | Description                                     |  |  |  |  |
|--------|-------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--|--|
|        | ZLP32300P2008G                                                                      | 20-pin PDIP 8 K OTP                             |  |  |  |  |
|        | ZLP32300S2008G                                                                      | 20-pin SOIC 8 K OTP                             |  |  |  |  |
|        |                                                                                     |                                                 |  |  |  |  |
|        | ZLP32300H4804G                                                                      | 48-pin SSOP 4 K OTP                             |  |  |  |  |
|        | ZLP32300P4004G                                                                      | 40-pin PDIP 4 K OTP                             |  |  |  |  |
|        | ZLP32300H2804G                                                                      | 28-pin SSOP 4 K OTP                             |  |  |  |  |
|        | ZLP32300P2804G                                                                      | 28-pin PDIP 4 K OTP                             |  |  |  |  |
|        | ZLP32300S2804G                                                                      | 28-pin SOIC 4 K OTP                             |  |  |  |  |
|        | ZLP32300H2004G                                                                      | 20-pin SSOP 4 K OTP                             |  |  |  |  |
|        | ZLP32300P2004G                                                                      | 20-pin PDIP 4 K OTP                             |  |  |  |  |
|        | ZLP32300S2004G                                                                      | 20-pin SOIC 4 K OTP                             |  |  |  |  |
|        |                                                                                     |                                                 |  |  |  |  |
|        | ZLP323ICE01ZAC*                                                                     | 40-PDIP/48-SSOP Accessory Kit                   |  |  |  |  |
|        | Note: *ZLP323ICE01ZAC has been replaced by an improved version,<br>ZCRMZNICE02ZACG. |                                                 |  |  |  |  |
|        | ZLP128ICE01ZEMG                                                                     | In-Circuit Emulator                             |  |  |  |  |
|        | Note: *ZLP128ICE01ZEMG<br>ZCRMZNICE01ZEM                                            | has been replaced by an improved version,<br>G. |  |  |  |  |
|        | ZCRMZNICE01ZEMG                                                                     | Crimzon In-Circuit Emulator                     |  |  |  |  |
|        | ZCRMZN00100KITG                                                                     | Crimzon In-Circuit Emulator<br>Development Kit  |  |  |  |  |
|        | ZCRMZNICE01ZACG                                                                     | 20-Pin Accessory Kit                            |  |  |  |  |
|        | ZCRMZNICE02ZACG                                                                     | 40/48-Pin Accessory Kit                         |  |  |  |  |

1. Replace C with G for Lead-Free Packaging.

2. Contact <u>www.zilog.com</u> for the die form.

For fast results, contact your local Zilog<sup>®</sup> sales office for assistance in ordering the part(s) desired.



## **Part Number Description**

Zilog<sup>®</sup> part numbers consist of a number of components, as shown below. ZLP32300H2832G is a Crimzon ZLP32300 OTP product in a 28-pin SSOP package, with 32 KB of OTP and built with lead-free solder.





T8 37 description functional 19 general 3 pin 5

### Ε

**EPROM** selectable options 58 expanded register file 20 expanded register file architecture 22 expanded register file control registers 64 flag 73 interrupt mask register 72 interrupt priority register 71 interrupt request register 72 port 0 and 1 mode register 70 port 2 configuration register 69 port 3 mode register 69 port configuration register 69 register pointer 73 stack pointer high register 74 stack pointer low register 74 stop mode recovery register 66 stop mode recovery register 2 67 T16 control register 62 T8 and T16 common control functions register 61 T8/T16 control register 63 TC8 control register 60 watchdog timer register 68

## F

features standby modes 2 ZLP32300 2 functional description counter/timer functional blocks 33 CTR(D)01h register 28 CTR0(D)00h register 27 CTR2(D)02h register 31 CTR3(D)03h register 33 expanded register file 20 expanded register file architecture 22 HI16(D)09h register 26 HI8(D)0Bh register 25 L08(D)0Ah register 26 L0I6(D)08h register 26 program memory map 20 **RAM 19** register description 58 register file 24 register pointer 23 register pointer detail 25 SMR2(F)0D1h register 33 stack 25 TC16H(D)07h register 26 TC16L(D)06h register 26 TC8H(D)05h register 27 TC8L(D)04h register 27

## G

glitch filter circuitry 34

## Η

halt instruction, counter/timer 47

## I

input circuit 33 interrupt block diagram, counter/timer 44 interrupt types, sources and vectors 45

#### L

low-voltage detection register 58

## Μ

memory, program 19 modulo-N mode T16\_OUT 41 T8\_OUT 37



## **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.