

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                           |
|----------------------------|--------------------------------------------------------------------|
| Core Processor             | Z8                                                                 |
| Core Size                  | 8-Bit                                                              |
| Speed                      | 8MHz                                                               |
| Connectivity               |                                                                    |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                             |
| Number of I/O              | 24                                                                 |
| Program Memory Size        | 8KB (8K x 8)                                                       |
| Program Memory Type        | OTP                                                                |
| EEPROM Size                |                                                                    |
| RAM Size                   | 237 x 8                                                            |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                          |
| Data Converters            |                                                                    |
| Oscillator Type            | Internal                                                           |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                      |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                     |
| Supplier Device Package    | 28-SSOP                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/zlp32300h2808g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# zilog



#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, Z8 Encore! XP, Z8 Encore! MC, Crimzon, eZ80, and ZNEO are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.



ISO 9001:2000 FS 507510 Zilog products are designed and manufactured under an ISO registered 9001:2000 Quality Management System. For more details, please visit www.zilog.com/quality.



### **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is displayed in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are displayed in Figure 5, Figure 6, and described in Table 5.



| Figure 3. 20-Pi | n PDIP/SOIC/SSOP | Pin Configuration |
|-----------------|------------------|-------------------|
|-----------------|------------------|-------------------|

| Table 3. 20-P | in PDIP/SOIC/ | SSOP Pin Id | entification |
|---------------|---------------|-------------|--------------|
|---------------|---------------|-------------|--------------|

| Pin No | Symbol          | Function                                             | Direction                                   |
|--------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3    | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4      | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5      | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6      | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7      | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10   | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12  | P34, P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13     | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14     | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15     | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20  | P20–P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |





Figure 5. 40-Pin PDIP Pin Configuration



| NC    | <b>–</b> 1  | $\smile$ | 48 | ⊐ NC         |
|-------|-------------|----------|----|--------------|
| P25   | <b>–</b> 2  |          | 47 | ⊐ NC         |
| P26   | □ 3         |          | 46 | ⊐ P24        |
| P27   | □ 4         |          | 45 | ⊐ P23        |
| P04   | □ 5         |          | 44 | ⊐ P22        |
| N/C   | □ 6         |          | 43 | ⊐ P21        |
| P05   | □ 7         |          | 42 | <b>P</b> 20  |
| P06   | □ 8         |          | 41 | ⊐ P03        |
| P14   | <b>9</b>    |          | 40 | <b>⊐</b> P13 |
| P15   | □ 10        |          | 39 | ⊐ P12        |
| P07   | □ 11        | 48-Pin   | 38 | ⊐ VSS        |
| VDD   | <b></b> 12  | SSOP     | 37 | ⊐ VSS        |
|       | □ 13        | 0001     | 36 | ⊐ N/C        |
| 10.0  | ⊏ 14        |          | 35 | <b>P</b> 02  |
| P16   | □ 15        |          | 34 | <b>–</b> P11 |
| P17   | ⊏ 16        |          | 33 | <b>–</b> P10 |
| XTAL2 | □ 17        |          | 32 | <b>P</b> 01  |
| XTAL1 | □ 18        |          | 31 | ⊐ P00        |
| P31   | □ 19        |          | 30 | ⊐ N/C        |
| P32   | □ 20        |          | 29 | □ PREF1/P30  |
| P33   | <b>二</b> 21 |          | 28 | ⊐ P36        |
| P34   | 22          |          | 27 | ⊐ P37        |
|       | 23          |          | 26 | □ <u>P35</u> |
| VSS   | 24          |          | 25 | RESET        |

#### Figure 6. 48-Pin SSOP Pin Configuration

Table 5. 40- and 48-Pin Configuration

| 40-Pin PDIP No | 48-Pin SSOP No | Symbol |
|----------------|----------------|--------|
| 26             | 31             | P00    |
| 27             | 32             | P01    |
| 30             | 35             | P02    |
| 34             | 41             | P03    |
| 5              | 5              | P04    |
| 6              | 7              | P05    |
| 7              | 8              | P06    |
| 10             | 11             | P07    |
| 28             | 33             | P10    |
| 29             | 34             | P11    |
|                |                |        |







#### Port 1 (P17–P10)

Port 1 can be configured for standard port input or output mode (see Figure 8). After POR or Stop Mode Recovery, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.

- **Notes:** 1. The Port 1 direction is reset to be input following an SMR.
  - 2. In 20- and 28-pin packages, Port 1 is reserved. A write to this register will have no effect and will always read FF.





#### Port 2 (P27-P20)

Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 9). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A EPROM option bit is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs.

Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in DEMODULATION mode.

Crimzon<sup>®</sup> ZLP32300 Product Specification

zilog

#### 26

#### T8\_Capture\_LO—L08(D)0Ah

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field         | Bit Position |     | Description             |  |
|---------------|--------------|-----|-------------------------|--|
| T8_Capture_L0 | [7:0]        | R/W | Captured Data—No Effect |  |

#### T16\_Capture\_HI—HI16(D)09h

This register holds the captured data from the output of the 16-bit Counter/Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description             |
|----------------|--------------|-----|-------------------------|
| T16_Capture_HI | [7:0]        | R/W | Captured Data—No Effect |

#### T16\_Capture\_LO—L016(D)08h

This register holds the captured data from the output of the 16-bit Counter/Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position |     | Description             |
|----------------|--------------|-----|-------------------------|
| T16_Capture_LO | [7:0]        | R/W | Captured Data—No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07h

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_HI | [7:0]        | R/W | Data        |

#### Counter/Timer2 LS-Byte Hold Register—TC16L(D)06h

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_LO | [7:0]        | R/W | Data        |





Figure 17. TRANSMIT Mode Flowchart

### Crimzon<sup>®</sup> ZLP32300 **Product Specification** zilog Do not load these registers at the time the values are to be loaded into the counter/timer Caution: to ensure known operation. An initial count of 1 is not allowed. An initial count of 0causes T16 to count from 0 to FFFFh to FFFFh. Transition from 0 to FFFFh is not a timeout condition. -TC16H\*256+TC16L Counts "Counter Enable" Command T16 OUT Toggles, T16 OUT Switches to Its Timeout Interrupt Initial Value (CTR1 D0) Figure 24. T16 OUT in SINGLE-PASS Mode TC16H\*256+TC16L TC16H\*256+TC16L



#### Figure 25. T16\_OUT in MODULO-N Mode

#### **T16 DEMODULATION Mode**

You must program TC16L and TC16H to FFh. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures H116 and LO16, reloads, and begins counting.

#### If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFh and starts again.

counter/timers (see Table 11 on page 45) and one for low-voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in DIGITAL mode, Pin P33 is the source. When in ANALOG mode, the output of the Stop Mode Recovery source logic is used as the source for the interrupt, see Figure 33 on page 52.



Figure 28. Interrupt Block Diagram

zilog

For both resonator and crystal oscillator, the oscillation ground must go directly to the ground pin of the microcontroller. The oscillation ground must use the shortest distance from the microcontroller ground pin and it must be isolated from other connections.

#### **Power Management**

#### **Power-On Reset**

A timer circuit clocked by a dedicated on-board RC-oscillator is used for the Power-On Reset timer function. The POR time allows  $V_{DD}$  and the oscillator circuit to stabilize before instruction execution begins.

The POR timer circuit is a one-shot timer triggered by one of three conditions:

- Power Fail to Power OK status, including Waking up from V<sub>BO</sub> Standby
- Stop Mode Recovery (if D5 of SMR = 1)
- WDT Timeout

The POR timer is 2.5 ms minimum. Bit 5 of the Stop Mode Register determines whether the POR timer is bypassed after Stop Mode Recovery (typical for external clock).

#### HALT Mode

This instruction turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, and IRQ5 remain active. The devices are recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after HALT Mode.

#### **STOP Mode**

This instruction turns OFF the internal clock and external crystal oscillation, reducing the standby current to 10  $\mu$ A or less. STOP mode is terminated only by a reset, such as WDT time-out, POR or SMR. This condition causes the processor to restart the application program at address 000Ch. To enter STOP (or HALT) mode, first flush the instruction pipe-line to avoid suspending execution in mid-instruction. Execute a NOP (Opcode = FFh) immediately before the appropriate sleep instruction, as follows:

| FF | NOP  | ; | clear | the pipeline |
|----|------|---|-------|--------------|
| 6F | STOP | ; | enter | Stop Mode    |
| or |      |   |       |              |
| FF | NOP  | ; | clear | the pipeline |
| 7F | HALT | ; | enter | HALT Mode    |

#### Watchdog Timer Mode

#### Watchdog Timer Mode Register (WDTMR)

The Watchdog Timer is a retriggerable one-shot timer that resets the  $Z8^{\mathbb{R}}$  if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) Flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum time-out period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (see Figure 35). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-on reset, Watchdog Reset, or a Stop Mode Recovery (see Figure 34). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 35.

#### WDTMR(0F)0Fh



\*Default setting after reset

#### Figure 35. Watchdog Timer Mode Register (Write Only)



#### CTR3(0D)03H



\*\*Default setting after reset. Not reset with a Stop Mode Recovery.

#### Figure 40. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)

**Note:** If Sync Mode is enabled, the first pulse of T8 carrier is always synchronized with T16 (demodulated signal). It can always provide a full carrier pulse.





| 0 OFF *<br>1 ON                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------|
| Reserved (Must be 0)                                                                                                                |
| Stop Mode Recovery Source   000 POR Only *   001 Reserved   010 P31   011 P32   100 P33   101 P27   110 P2 NOR 0–3   111 P2 NOR 0–7 |
| Stop Delay<br>0 OFF<br>1 ON * * * *                                                                                                 |
| Stop Recovery Level * * *<br>0 Low *<br>1 High                                                                                      |
| Stop Flag<br>0 POR * * * *<br>1 Stop Recovery * *                                                                                   |

\*Default setting after Reset

SMR(0F)0BH

D6

D5

D4

D3

D2

D1

D7

\* \*Set after Stop Mode Recovery

\* \* \*At the XOR gate input

\*\*\* \*Default setting after Reset. Must be 1 if using a crystal or resonator clock source.

\*\*\* \* \*Default setting after Power-On Reset. Not Reset with a Stop Mode Recovery.

Figure 43. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)

66



#### 69

#### **Standard Control Registers**

The standard control registers are displayed in Figure 46 through Figure 55 on page 74. R246 P2M(F6H)



\*Default setting after reset. Not Reset with a Stop Mode Recovery.



#### R247 P3M(F7H)



\*Default setting after reset. Not Reset with a Stop Mode Recovery.

#### Figure 47. Port 3 Mode Register (F7H: Write Only)

### Crimzon<sup>®</sup> ZLP32300 Product Specification Zilog <sub>73</sub>

#### R252 Flags(FCH)



#### Figure 52. Flag Register (FCH: Read/Write)

R253 RP(FDH)



Default setting after reset = 0000 0000

Figure 53. Register Pointer (FDH: Read/Write)



### Capacitance

Table 18 lists the capacitances.

#### Table 18. Capacitance

| Parameter                                                                            | Maximum               |
|--------------------------------------------------------------------------------------|-----------------------|
| Input capacitance                                                                    | 12 pF                 |
| Output capacitance                                                                   | 12 pF                 |
| I/O capacitance                                                                      | 12 pF                 |
| $T_A = 25 \text{ °C}, V_{CC} = GND = 0 \text{ V}, \text{ f}$<br>pins returned to GND | = 1.0 MHz, unmeasured |

### **DC Characteristics**

Table 19 describes the DC characteristics.

#### **Table 19. DC Characteristics**

|                     |                                                |                 | T <sub>A</sub> = 0 °C | to +70             | °C                       |       |                                       |       |
|---------------------|------------------------------------------------|-----------------|-----------------------|--------------------|--------------------------|-------|---------------------------------------|-------|
| Symbol              | Parameter                                      | V <sub>cc</sub> | Min                   | Тур <sup>(7)</sup> | Мах                      | Units | Conditions                            | Notes |
| V <sub>CC</sub>     | Supply Voltage                                 |                 | 2.0                   |                    | 3.6                      | V     | See Notes                             | 5     |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                    | 2.0-3.6         | 0.8 V <sub>CC</sub>   |                    | V <sub>CC</sub> +0.3     | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                     | 2.0-3.6         | V <sub>SS</sub> -0.3  |                    | 0.4                      | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>     | Input High Voltage                             | 2.0-3.6         | 0.7 V <sub>CC</sub>   |                    | V <sub>CC</sub> +0.3     | V     |                                       |       |
| V <sub>IL</sub>     | Input Low Voltage                              | 2.0-3.6         | V <sub>SS</sub> -0.3  |                    | $0.2 V_{CC}$             | V     |                                       |       |
| V <sub>OH1</sub>    | Output High Voltage                            | 2.0-3.6         | V <sub>CC</sub> -0.4  |                    |                          | V     | I <sub>OH</sub> = -0.5 mA             |       |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00,<br>P01) | 2.0-3.6         | V <sub>CC</sub> -0.8  |                    |                          | V     | I <sub>OH</sub> = -7 mA               |       |
| V <sub>OL1</sub>    | Output Low Voltage                             | 2.0-3.6         |                       |                    | 0.4                      | V     | I <sub>OL</sub> = 4.0 mA              |       |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36,<br>P37)  | 2.0-3.6         |                       |                    | 0.8                      | V     | I <sub>OL</sub> = 10 mA               |       |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage             | 2.0-3.6         |                       |                    | 25                       | mV    |                                       |       |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage             | 2.0-3.6         | 0                     |                    | V <sub>CC</sub><br>-1.75 | V     |                                       |       |

zilog

88

| Device | Part Number                                                                        | Description                                    |  |  |  |  |
|--------|------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|
|        | ZLP32300P2008G                                                                     | 20-pin PDIP 8 K OTP                            |  |  |  |  |
|        | ZLP32300S2008G                                                                     | 20-pin SOIC 8 K OTP                            |  |  |  |  |
|        |                                                                                    |                                                |  |  |  |  |
|        | ZLP32300H4804G                                                                     | 48-pin SSOP 4 K OTP                            |  |  |  |  |
|        | ZLP32300P4004G                                                                     | 40-pin PDIP 4 K OTP                            |  |  |  |  |
|        | ZLP32300H2804G                                                                     | 28-pin SSOP 4 K OTP                            |  |  |  |  |
|        | ZLP32300P2804G                                                                     | 28-pin PDIP 4 K OTP                            |  |  |  |  |
|        | ZLP32300S2804G                                                                     | 28-pin SOIC 4 K OTP                            |  |  |  |  |
|        | ZLP32300H2004G                                                                     | 20-pin SSOP 4 K OTP                            |  |  |  |  |
|        | ZLP32300P2004G                                                                     | 20-pin PDIP 4 K OTP                            |  |  |  |  |
|        | ZLP32300S2004G                                                                     | 20-pin SOIC 4 K OTP                            |  |  |  |  |
|        |                                                                                    |                                                |  |  |  |  |
|        | ZLP323ICE01ZAC*                                                                    | 40-PDIP/48-SSOP Accessory Kit                  |  |  |  |  |
|        | Note: *ZLP323ICE01ZAC has been replaced by an improved version<br>ZCRMZNICE02ZACG. |                                                |  |  |  |  |
|        | ZLP128ICE01ZEMG                                                                    | In-Circuit Emulator                            |  |  |  |  |
|        | Note: *ZLP128ICE01ZEMG has been replaced by an improved vers<br>ZCRMZNICE01ZEMG.   |                                                |  |  |  |  |
|        | ZCRMZNICE01ZEMG                                                                    | Crimzon In-Circuit Emulator                    |  |  |  |  |
|        | ZCRMZN00100KITG                                                                    | Crimzon In-Circuit Emulator<br>Development Kit |  |  |  |  |
|        | ZCRMZNICE01ZACG                                                                    | 20-Pin Accessory Kit                           |  |  |  |  |
|        | ZCRMZNICE02ZACG                                                                    | 40/48-Pin Accessory Kit                        |  |  |  |  |

1. Replace C with G for Lead-Free Packaging.

2. Contact <u>www.zilog.com</u> for the die form.

For fast results, contact your local Zilog<sup>®</sup> sales office for assistance in ordering the part(s) desired.



## Index

#### **Numerics**

16-bit counter/timer circuits 40 20-pin DIP package diagram 80 20-pin SSOP package diagram 82 28-pin DIP package diagram 84 28-pin SOIC package diagram 83 28-pin SSOP package diagram 85 40-pin DIP package diagram 85 48-pin SSOP package diagram 86 8-bit counter/timer circuits 36

#### Α

absolute maximum ratings 75 AC characteristics 78 timing diagram 78 address spaces, basic 1 architecture 1 expanded register file 22

#### В

basic address spaces 1 block diagram, ZLP32300 functional 3

#### С

capacitance 76 characteristics AC 78 DC 76 clock 46 comparator inputs/outputs 18 configuration port 0 12 port 1 13 port 2 14 port 3 15

port 3 counter/timer 17 counter/timer 16-bit circuits 40 8-bit circuits 36 brown-out voltage/standby 58 clock 46 demodulation mode count capture flowchart 38 demodulation mode flowchart 39 **EPROM** selectable options 58 glitch filter circuitry 34 halt instruction 47 input circuit 33 interrupt block diagram 44 interrupt types, sources and vectors 45 oscillator configuration 46 output circuit 43 port configuration register 48 resets and WDT 57 SCLK circuit 50 stop instruction 47 stop mode recovery register 49 stop mode recovery register 2 54 stop mode recovery source 52 T16 demodulation mode **41** T16 transmit mode 40 T16 OUT in modulo-N mode 41 T16 OUT in single-pass mode 41 T8 demodulation mode 37 T8 transmit mode 34 T8 OUT in modulo-N mode **37** T8 OUT in single-pass mode 37 transmit mode flowchart 35 voltage detection and flags 59 watch-dog timer mode register 55 watch-dog timer time select 56 CTR(D)01h T8 and T16 Common Functions 29

#### D

DC characteristics 76 demodulation mode count capture flowchart 38 flowchart 39 T16 41



### **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.