



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                    |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zlp32300h2816c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# zilog



#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2008 by Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZILOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8, Z8 Encore!, Z8 Encore! XP, Z8 Encore! MC, Crimzon, eZ80, and ZNEO are trademarks or registered trademarks of Zilog, Inc. All other product or service names are the property of their respective owners.



ISO 9001:2000 FS 507510 Zilog products are designed and manufactured under an ISO registered 9001:2000 Quality Management System. For more details, please visit www.zilog.com/quality.



### **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is displayed in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are displayed in Figure 5, Figure 6, and described in Table 5.



| Figure 3. 20-Pi | n PDIP/SOIC/SSOP | Pin Configuration |
|-----------------|------------------|-------------------|
|-----------------|------------------|-------------------|

| Table 3. 20-P | in PDIP/SOIC/ | SSOP Pin Id | entification |
|---------------|---------------|-------------|--------------|
|---------------|---------------|-------------|--------------|

| Pin No | Symbol          | Function                                             | Direction                                   |
|--------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3    | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4      | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5      | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6      | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7      | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10   | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12  | P34, P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13     | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14     | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15     | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20  | P20–P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |



| NC    | <b>–</b> 1  | $\smile$ | 48 | ⊐ NC         |
|-------|-------------|----------|----|--------------|
| P25   | <b>2</b>    |          | 47 | ⊐ NC         |
| P26   | □ 3         |          | 46 | ⊐ P24        |
| P27   | □ 4         |          | 45 | ⊐ P23        |
| P04   | □ 5         |          | 44 | ⊐ P22        |
| N/C   | □ 6         |          | 43 | ⊐ P21        |
| P05   | □ 7         |          | 42 | ⊐ P20        |
| P06   | □ 8         |          | 41 | ⊐ P03        |
| P14   | <b>9</b>    |          | 40 | <b>⊐</b> P13 |
| P15   | □ 10        |          | 39 | ⊐ P12        |
| P07   | □ 11        | 48-Pin   | 38 | ⊐ VSS        |
| VDD   | <b>1</b> 2  | SSOP     | 37 | ⊐ VSS        |
|       | □ 13        | 0001     | 36 | ⊐ N/C        |
| 10.0  | ⊏ 14        |          | 35 | <b>P</b> 02  |
| P16   | □ 15        |          | 34 | <b>–</b> P11 |
| P17   | ⊏ 16        |          | 33 | <b>–</b> P10 |
| XTAL2 | □ 17        |          | 32 | <b>P</b> 01  |
| XTAL1 | □ 18        |          | 31 | ⊐ P00        |
| P31   | □ 19        |          | 30 | ⊐ N/C        |
| P32   | □ 20        |          | 29 | □ PREF1/P30  |
| P33   | <b>二</b> 21 |          | 28 | ⊐ P36        |
| P34   | 22          |          | 27 | ⊐ P37        |
|       | 23          |          | 26 | □ <u>P35</u> |
| VSS   | 24          |          | 25 | RESET        |

#### Figure 6. 48-Pin SSOP Pin Configuration

Table 5. 40- and 48-Pin Configuration

| 40-Pin PDIP No | 48-Pin SSOP No | Symbol |
|----------------|----------------|--------|
| 26             | 31             | P00    |
| 27             | 32             | P01    |
| 30             | 35             | P02    |
| 34             | 41             | P03    |
| 5              | 5              | P04    |
| 6              | 7              | P05    |
| 7              | 8              | P06    |
| 10             | 11             | P07    |
| 28             | 33             | P10    |
| 29             | 34             | P11    |
|                |                |        |

#### 26

#### T8\_Capture\_LO—L08(D)0Ah

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field         | Bit Position |     | Description             |
|---------------|--------------|-----|-------------------------|
| T8_Capture_L0 | [7:0]        | R/W | Captured Data—No Effect |

#### T16\_Capture\_HI—HI16(D)09h

This register holds the captured data from the output of the 16-bit Counter/Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description             |
|----------------|--------------|-----|-------------------------|
| T16_Capture_HI | [7:0]        | R/W | Captured Data—No Effect |

#### T16\_Capture\_LO—L016(D)08h

This register holds the captured data from the output of the 16-bit Counter/Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position |     | Description             |
|----------------|--------------|-----|-------------------------|
| T16_Capture_LO | [7:0]        | R/W | Captured Data—No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07h

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_HI | [7:0]        | R/W | Data        |

#### Counter/Timer2 LS-Byte Hold Register—TC16L(D)06h

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_LO | [7:0]        | R/W | Data        |

## zilog

#### Table 8. CTR1(0D)01h T8 and T16 Common Functions (Continued)

| Field            | <b>Bit Position</b> |     | Value | Description            |
|------------------|---------------------|-----|-------|------------------------|
| Initial_T16_Out/ | 0                   |     |       | TRANSMIT Mode          |
| Falling_Edge     |                     | R/W | 0*    | T16_OUT is 0 Initially |
|                  |                     |     | 1     | T16_OUT is 1 Initially |
|                  |                     |     |       | DEMODULATION Mode      |
|                  |                     | R   | 0*    | No Falling Edge        |
|                  |                     |     | 1     | Falling Edge Detected  |
|                  |                     | W   | 0     | No Effect              |
|                  |                     |     | 1     | Reset Flag to 0        |

\*Default at Power-On Reset

\*\*Default at Power-On Reset. Not reset with a Stop Mode Recovery.

#### Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

#### P36\_Out/Demodulator\_Input

In TRANSMIT mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.

#### T8/T16\_Logic/Edge \_Detect

In TRANSMIT mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION mode, this field defines which edge should be detected by the edge detector.

#### Transmit\_Submode/Glitch Filter

In TRANSMIT mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to normal operation mode terminates the 'PING-PONG Mode' operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION mode, this field defines the width of the glitch that must be filtered out.

interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFh (see Figure 21 and Figure 22).



#### Figure 21. DEMODULATION Mode Count Capture Flowchart

#### 40

#### T16 TRANSMIT Mode

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NOR-MAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set, see Figure 23.



Figure 23. 16-Bit Counter/Timer Circuits

**Note:** *Global interrupts override this function as described in* Interrupts on page 43.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 24). If it is in MODULO-N mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 25).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).

#### If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

#### **PING-PONG Mode**

This operation mode is only valid in TRANSMIT mode. T8 and T16 must be programmed in SINGLE-PASS mode (CTR0, D6; CTR2, D6), and PING-PONG mode must be programmed in CTR1, D3; D2. You can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the Ping-Pong operation, write 00 to bits D3 and D2 of CTR1, see Figure 26.

Note:

Enabling Ping-Pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status Flags before instituting this operation.







#### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (see Figure 32). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



Figure 32. SCLK Circuit

#### Stop Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (see Figure 33 and Table 14).

#### Stop Mode Recovery Register 2—SMR2(F)0Dh

Table 13 lists and briefly describes the fields for this register.

| Field             | Bit Position | Value               | Description          |
|-------------------|--------------|---------------------|----------------------|
| Reserved          | 7            | 0                   | Reserved (Must be 0) |
| Recovery<br>Level | -6 W         | 0 <sup>†</sup><br>1 | Low<br>High          |
| Reserved          | 5            | 0                   | Reserved (Must be 0) |



#### Table 14. Stop Mode Recovery Source

| SMR:432 |    |    | Operation                          |  |  |
|---------|----|----|------------------------------------|--|--|
| D4      | D3 | D2 | Description of Action              |  |  |
| 0       | 0  | 0  | POR and/or external reset recovery |  |  |
| 0       | 0  | 1  | Reserved                           |  |  |
| 0       | 1  | 0  | P31 transition                     |  |  |
| 0       | 1  | 1  | P32 transition                     |  |  |
| 1       | 0  | 0  | P33 transition                     |  |  |
| 1       | 0  | 1  | P27 transition                     |  |  |
| 1       | 1  | 0  | Logical NOR of P20 through P23     |  |  |
| 1       | 1  | 1  | Logical NOR of P20 through P27     |  |  |

Note:

Any Port 2 bit defined as an output drives the corresponding input to the default state. For example, if the NOR of P23-P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23-P21) form the NOR equation. This condition allows the remaining inputs to control the AND/OR function, refer to SMR2 register on page 54 for other recover sources.

#### Stop Mode Recovery Delay Select (D5)

This bit, if low, disables the  $T_{POR}$  delay after Stop Mode Recovery. The default configuration of this bit is 1. If the 'fast' wake up is selected, the Stop Mode Recovery source must be kept active for at least 10 TpC.

**Note:** This bit must be set to 1 if a crystal or resonator clock source is used. The  $T_{POR}$  delay allows the clock source to stabilize before executing instructions.

#### Stop Mode Recovery Edge Select (D6)

A 1 in this bit position indicates that a High level on any one of the recovery sources wakes the Crimzon ZLP32300 from STOP mode. A 0 indicates Low level recovery. The default is 0 on POR.

#### Cold or Warm Start (D7)

This bit is read only. It is set to 1 when the device is recovered from STOP mode. The bit is set to 0 when the device reset is other than Stop Mode Recovery.

#### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 15.

#### Table 15. Watchdog Timer Time Select

| D1 | D0 | Timeout of Internal RC-Oscillator |
|----|----|-----------------------------------|
| 0  | 0  | 5 ms min                          |
| 0  | 1  | 10 ms min                         |
| 1  | 0  | 20 ms min                         |
| 1  | 1  | 80 ms min                         |

#### WDTMR During Halt (D2)

This bit determines whether or not the WDT is active during HALT mode. A 1 indicates active during HALT. The default is 1, see Figure 36.



#### **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are displayed in Figure 37 through Figure 41.

#### CTR0(0D)00H



\*Default setting after reset.

\*\*Default setting after reset. Not reset with a Stop Mode Recovery.

#### Figure 37. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)





Ensure to differentiate the TRANSMIT mode from DEMODULATION 1. mode. Depending on which of these two modes is operating, the CTR1 bit has different functions.

2. Changing from one mode to another cannot be performed without disabling the counter/timers.

#### CTR2(0D)02H

| D7                                                                                                     | D6 | D5 | D4 | D3 | D2 | D1       | D0                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------|----|----|----|----|----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                        |    |    |    |    |    |          |                                                                                                                                                                                                                        | <ul> <li>0 P35 is Port Output *</li> <li>1 P35 is TC16 Output</li> <li>0 Disable T16 Timeout Interrupt*</li> <li>1 Enable T16 Timeout Interrupt</li> <li>0 Disable T16 Data Capture Interrupt**</li> <li>1 Enable T16 Data Capture Interrupt</li> <li>0 0 SCLK on T16**</li> <li>0 1 SCLK/2 on T16</li> <li>1 0 SCLK/4 on T16</li> <li>1 1 SCLK/8 on T16</li> <li>R 0 No T16 Timeout**</li> <li>R 1 T16 Timeout Occurs</li> <li>W 0 No Effect</li> <li>W 1 Reset Flag to 0</li> </ul> |
| *Default setting after reset<br>**Default setting after reset. Not reset with a Stop Mode<br>Recovery. |    |    |    |    |    | t with a | TRANSMIT Mode<br>0 Modulo-N for T16*<br>1 Single Pass for T16<br>DEMODULATOR Mode<br>0 T16 Recognizes Edge<br>1 T16 Does Not Recognize Edge<br>R 0 T16 Disabled *<br>R 1 T16 Enabled<br>W 0 Stop T16<br>W 1 Enable T16 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |







| 0 OFF *<br>1 ON                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved (Must be 0)                                                                                                                                                                                                                                                |
| Stop Mode Recovery Source           000         POR Only *           001         Reserved           010         P31           011         P32           100         P33           101         P27           110         P2 NOR 0–3           111         P2 NOR 0–7 |
| Stop Delay<br>0 OFF<br>1 ON * * * *                                                                                                                                                                                                                                 |
| Stop Recovery Level * * *<br>0 Low *<br>1 High                                                                                                                                                                                                                      |
| Stop Flag<br>0 POR * * * *<br>1 Stop Recovery * *                                                                                                                                                                                                                   |

\*Default setting after Reset

SMR(0F)0BH

D6

D5

D4

D3

D2

D1

D7

\* \*Set after Stop Mode Recovery

\* \* \*At the XOR gate input

\*\*\* \*Default setting after Reset. Must be 1 if using a crystal or resonator clock source.

\*\*\* \* \*Default setting after Power-On Reset. Not Reset with a Stop Mode Recovery.

Figure 43. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)

66

SMR2(0F)0DH D7 D6 D5 D4 D3 D2 D1 D0 Reserved (Must be 0) Reserved (Must be 0) Stop Mode Recovery Source 2 000 POR Only \* 001 NAND P20, P21, P22, P23 010 NAND P20, P21, P22, P23, P24, P25, P26, P27 011 NOR P31, P32, P33 100 NAND P31, P32, P33 101 NOR P31, P32, P33, P00, P07 110 NAND P31, P32, P33, P00, P07 111 NAND P31, P32, P33, P20, P21, P22 Reserved (Must be 0) Recovery Level \* \* 0 Low 1 High Reserved (Must be 0)

If used in conjunction with SMR, either of the two specified events causes a Stop Mode Recovery.

\*Default setting after reset. Not Reset with a Stop Mode Recovery.

\* \*At the XOR gate input

#### Figure 44. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)

Crimzon<sup>®</sup> ZLP32300 Product Specification

zilog



#### R250 IRQ(FAH)



#### Figure 50. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\*Default setting after reset

\* \*Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 51. Interrupt Mask Register (FBH: Read/Write)



### **Electrical Characteristics**

#### **Absolute Maximum Ratings**

Stresses greater than those listed in Table 18 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

Table 17. Absolute Maximum Ratings

| Parameter                                                                           | Minimum         | Maximun | n Units | Notes |
|-------------------------------------------------------------------------------------|-----------------|---------|---------|-------|
| Ambient temperature under bias                                                      | 0               | +70     | С       |       |
| Storage temperature                                                                 | -65             | +150    | С       |       |
| Voltage on any pin with respect to $V_{SS}$                                         | -0.3            | +5.5    | V       | 1     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$                                    | -0.3            | +3.6    | V       |       |
| Maximum current on input and/or inactive output pin                                 | -5              | +5      | μA      |       |
| Maximum output current from active output pin                                       | -25             | +25     | mA      |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$                                    |                 | 75      | mA      |       |
| <sup>1</sup> This voltage applies to all pins except the following: $V_{DD}$ , P32, | , P33 and RESET |         |         |       |

#### **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 56).



Figure 56. Test Load Diagram



Figure 59. 20-Pin SOIC Package Diagram

INCH

NOM

0.073

0.005

0.068

0.006

0.402

0.209

0.307

0.030

0.0256 TYP



MAX

0.078

0.008

0.070

0.015

0.008

0.407

0.212

0.311

0.037





|      | 1 |
|------|---|
| 0-8° | - |

SYMBOL

А

A1

A2

В

С

D

Е

е

Н

L

MIN

1.73

0.05

1.68

0.25

0.09

10.07

5.20

7.65

0.63

CONTROLLING DIMENSIONS: MM LEADS ARE COPLANAR WITHIN .004 INCHES.

MILLIMETER

NOM

1.86

0.13

1.73

\_

10.20

5.30

0.65 TYP

7.80

0.75

MAX

1.99

0.21

1.78

0.38

0.20

10.33

5.38

7.90

0.95

MIN

0.068

0.002

0.066

0.010

0.004

0.397

0.205

0.301

0.025







| SYMBOL | MILLIN | IETER | INCH     |       |  |
|--------|--------|-------|----------|-------|--|
| SIMDUL | MIN    | MAX   | MIN      | MAX   |  |
| A1     | 0.51   | 1.02  | .020     | .040  |  |
| A2     | 3.18   | 3.94  | .125     | .155  |  |
| В      | 0.38   | 0.53  | .015     | .021  |  |
| B1     | 1.02   | 1.52  | .040     | .060  |  |
| С      | 0.23   | 0.38  | .009     | .015  |  |
| D      | 52.07  | 52.58 | 2.050    | 2.070 |  |
| E      | 15.24  | 15.75 | .600     | .620  |  |
| E1     | 13.59  | 14.22 | .535     | .560  |  |
| e      | 2.54   | TYP   | .100 TYP |       |  |
| eA     | 15.49  | 16.76 | .610     | .660  |  |
| L      | 3.05   | 3.81  | .120     | .150  |  |
| Q1     | 1.40   | 1.91  | .055     | .075  |  |
| S      | 1.52   | 2.29  | .060     | .090  |  |

CONTROLLING DIMENSIONS : INCH

#### Figure 64. 40-Pin PDIP Package Diagram



### **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.