# E. Analog Devices Inc./Maxim Integrated - <u>ZLP32300H4816G Datasheet</u>



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                           |
|----------------------------|--------------------------------------------------------------------|
| Core Processor             | Z8                                                                 |
| Core Size                  | 8-Bit                                                              |
| Speed                      | 8MHz                                                               |
| Connectivity               | -                                                                  |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                             |
| Number of I/O              | 32                                                                 |
| Program Memory Size        | 16KB (16K × 8)                                                     |
| Program Memory Type        | OTP                                                                |
| EEPROM Size                | -                                                                  |
| RAM Size                   | 237 x 8                                                            |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                          |
| Data Converters            | -                                                                  |
| Oscillator Type            | Internal                                                           |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                      |
| Package / Case             | 48-BSSOP (0.295", 7.50mm Width)                                    |
| Supplier Device Package    | 48-SSOP                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/zlp32300h4816g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Development Features**

Table 2 lists the features of Crimzon ZLP32300 family.

 Table 2. Crimzon ZLP32300 MCU Features

| Device           | OTP(KB)   | RAM* (Bytes) | I/O Lines    | Voltage Range |
|------------------|-----------|--------------|--------------|---------------|
| Crimzon ZLP32300 | 8, 16, 32 | 237          | 32, 24 or 16 | 2.0–3.6 V     |
| *General purpose |           |              |              |               |

The additional features include:

- Low power consumption–11 mW (typical)
- Three standby modes:
  - STOP—1.7 μA (typical)
  - HALT—0.6 mA (typical)
  - Low-voltage reset
- Special architecture to automate both generation and reception of complex pulses or signals:
  - One programmable 8-bit counter/timer with two capture registers and two load registers
  - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair
  - Programmable input glitch filter for pulse reception
- Six priority interrupts
  - Three external
  - Two assigned to counter/timers
  - One Low-Voltage Detection interrupt
- Low-Voltage Detection and high voltage detection Flags
- Programmable Watchdog Timer/Power-On Reset (WDT/POR) circuits
- Two independent comparators with programmable interrupt polarity
- Programmable EPROM options
  - Port 0: 0–3 pull-up transistors
  - Port 0: 4–7 pull-up transistors
  - Port 1: 0–3 pull-up transistors
  - Port 1: 4–7 pull-up transistors



- EPROM Protection
- WDT enabled at POR

# **Functional Block Diagram**

Figure 1 displays the Crimzon ZLP32300 MCU functional block diagram.



Note: Refer to the specific package for available pins.

### Figure 1. Crimzon ZLP32300 MCU Functional Block Diagram

Crimzon<sup>®</sup> ZLP32300 Product Specification

zilog

3



Figure 2. Counter/Timers Diagram

zilog 4



| NC    | <b>–</b> 1  | $\smile$ | 48 | ⊐ NC         |
|-------|-------------|----------|----|--------------|
| P25   | <b>2</b>    |          | 47 | ⊐ NC         |
| P26   | □ 3         |          | 46 | ⊐ P24        |
| P27   | □ 4         |          | 45 | ⊐ P23        |
| P04   | □ 5         |          | 44 | ⊐ P22        |
| N/C   | □ 6         |          | 43 | ⊐ P21        |
| P05   | □ 7         |          | 42 | <b>P</b> 20  |
| P06   | □ 8         |          | 41 | ⊐ P03        |
| P14   | <b>9</b>    |          | 40 | <b>⊐</b> P13 |
| P15   | □ 10        |          | 39 | ⊐ P12        |
| P07   | □ 11        | 48-Pin   | 38 | ⊐ VSS        |
| VDD   | <b>1</b> 2  | SSOP     | 37 | ⊐ VSS        |
|       | □ 13        | 0001     | 36 | ⊐ N/C        |
| 10.0  | ⊏ 14        |          | 35 | <b>P</b> 02  |
| P16   | □ 15        |          | 34 | <b>–</b> P11 |
| P17   | ⊏ 16        |          | 33 | <b>–</b> P10 |
| XTAL2 | □ 17        |          | 32 | <b>P</b> 01  |
| XTAL1 | □ 18        |          | 31 | ⊐ P00        |
| P31   | □ 19        |          | 30 | ⊐ N/C        |
| P32   | □ 20        |          | 29 | □ PREF1/P30  |
| P33   | <b>二</b> 21 |          | 28 | ⊐ P36        |
| P34   | 22          |          | 27 | ⊐ P37        |
|       | 23          |          | 26 | □ <u>P35</u> |
| VSS   | 24          |          | 25 | RESET        |

### Figure 6. 48-Pin SSOP Pin Configuration

Table 5. 40- and 48-Pin Configuration

| 40-Pin PDIP No | 48-Pin SSOP No | Symbol |
|----------------|----------------|--------|
| 26             | 31             | P00    |
| 27             | 32             | P01    |
| 30             | 35             | P02    |
| 34             | 41             | P03    |
| 5              | 5              | P04    |
| 6              | 7              | P05    |
| 7              | 8              | P06    |
| 10             | 11             | P07    |
| 28             | 33             | P10    |
| 29             | 34             | P11    |
|                |                |        |



| 40-Pin PDIP No | 48-Pin SSOP No | Symbol          |
|----------------|----------------|-----------------|
| 32             | 39             | P12             |
| 33             | 40             | P13             |
| 8              | 9              | P14             |
| 9              | 10             | P15             |
| 12             | 15             | P16             |
| 13             | 16             | P17             |
| 35             | 42             | P20             |
| 36             | 43             | P21             |
| 37             | 44             | P22             |
| 38             | 45             | P23             |
| 39             | 46             | P24             |
| 2              | 2              | P25             |
| 3              | 3              | P26             |
| 4              | 4              | P27             |
| 16             | 19             | P31             |
| 17             | 20             | P32             |
| 18             | 21             | P33             |
| 19             | 22             | P34             |
| 22             | 26             | P35             |
| 24             | 28             | P36             |
| 23             | 27             | P37             |
| 20             | 23             | NC              |
| 40             | 47             | NC              |
| 1              | 1              | NC              |
| 21             | 25             | RESET           |
| 15             | 18             | XTAL1           |
| 14             | 17             | XTAL2           |
| 11             | 12, 13         | V <sub>DD</sub> |
| 31             | 24, 37, 38     | V <sub>SS</sub> |
| 25             | 29             | Pref1/P30       |
|                | 48             | NC              |
|                | 6              | NC              |

### Table 5. 40- and 48-Pin Configuration (Continued)



| 40-Pin PDIP No | 48-Pin SSOP No | Symbol |
|----------------|----------------|--------|
|                | 14             | NC     |
|                | 30             | NC     |
|                | 36             | NC     |

## **Pin Functions**

### XTAL1 Crystal 1 (Time-Based Input)

This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input.

### XTAL2 Crystal 2 (Time-Based Output)

This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output.

### Input/Output Ports

 $\wedge$ 

**Caution:** The CMOS input buffer for each Port 0, 1, or 2 pin is always connected to the pin, even when the pin is configured as an output. If the pin is configured as an open-drain output and no external signal is applied, a High output state can cause the CMOS input buffer to float. This might lead to excessive leakage current of more than 100  $\mu$ A. To prevent this leakage, connect the pin to an external signal with a defined logic level or ensure its output state is Low, especially during STOP mode.

Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode.

Port 0, 1, and 2 have both input and output capability. The input logic is always present no matter whether the port is configured as input or output. When doing a READ instruction, the MCU reads the actual value at the input logic but not from the output buffer. In addition, the instructions of OR, AND, and XOR have the Read-Modify-Write sequence. The MCU first reads the port, and then modifies the value and load back to the port.

Precaution must be taken if the port is configured as open-drain output or if the port is driving any circuit that makes the voltage different from the desired output logic. For example, pins P00–P07 are not connected to anything else. If it is configured as





Figure 10. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The Analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edge-detection circuit is through P31 or P20

(see T8 and T16 Common Functions—CTR1(0D)01h on page 28). Other edge detect and IRQ modes are described in Table 6.

**Note:** Comparators are powered down by entering STOP mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into DIGITAL mode.

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

 Table 6. Port 3 Pin Function Summary

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 11). Control is performed by programming bits D5–D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.

16



### Counter/Timer8 High Hold Register—TC8H(D)05h

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_HI | [7:0]        | R/W | Data        |

### Counter/Timer8 Low Hold Register—TC8L(D)04h

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_LO | [7:0]        | R/W | Data        |

### CTR0 Counter/Timer8 Control Register—CTR0(D)00h

Table 7 lists and briefly describes the fields for this register.

### Table 7. CTR0(D)00h Counter/Timer8 Control Register

| Field            | <b>Bit Position</b> |     | Value | Description                    |
|------------------|---------------------|-----|-------|--------------------------------|
| T8_Enable        | 7                   | R/W | 0*    | Counter Disabled               |
| -                |                     |     | 1     | Counter Enabled                |
|                  |                     |     | 0     | Stop Counter                   |
|                  |                     |     | 1     | Enable Counter                 |
| Single/Modulo-N  | -6                  | R/W | 0*    | Modulo-N                       |
| -                |                     |     | 1     | Single Pass                    |
| Time_Out         | 5                   | R/W | 0**   | No Counter Time-Out            |
| _                |                     |     | 1     | Counter Time-Out Occurred      |
|                  |                     |     | 0     | No Effect                      |
|                  |                     |     | 1     | Reset Flag to 0                |
| T8 _Clock        | 43                  | R/W | 0 0** | SCLK                           |
|                  |                     |     | 0 1   | SCLK/2                         |
|                  |                     |     | 10    | SCLK/4                         |
|                  |                     |     | 11    | SCLK/8                         |
| Capture_INT_Mask | 2                   | R/W | 0**   | Disable Data Capture Interrupt |
|                  |                     |     | 1     | Enable Data Capture Interrupt  |
| Counter_INT_Mask | 1-                  | R/W | 0**   | Disable Time-Out Interrupt     |
|                  |                     |     | 1     | Enable Time-Out Interrupt      |
| P34_Out          | 0                   | R/W | 0*    | P34 as Port Output             |
|                  |                     |     | 1     | T8 Output on P34               |

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode Recovery.



# **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur, see Figure 19 and Figure 20.









### **T8 DEMODULATION Mode**

You must program TC8L and TC8H to FFh. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the time-out status bit (CTR0, D5) is set, and an

zilog

### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors from each pin to ground. The typical capacitor value is 10 pF for 8 MHz. Also check with the crystal supplier for the optimum capacitance.



\*Note: preliminary value.

### Figure 29. Oscillator Configuration

Zilog's IR MCU supports crystal, resonator, and oscillator. Most resonators have a frequency tolerance of less than  $\pm 0.5\%$ , which is enough for remote control application. Resonator has a very fast startup time, which is around few hundred microseconds. Most crystals have a frequency tolerance of less than 50 ppm ( $\pm 0.005\%$ ). However, crystal needs longer startup time than the resonator. The large loading capacitance slows down the oscillation startup time. Zilog<sup>®</sup> suggests not to use more than 10 pF loading capacitor for the crystal. If the stray capacitance of the PCB or the crystal is high, the loading capacitance C1 and C2 must be reduced further to ensure stable oscillation before the T<sub>POR</sub> (Power-On Reset time is typically 5-6 ms, see Table 20 on page 79).

For Stop Mode Recovery operation, bit 5 of SMR register allows you to select the Stop Mode Recovery delay, which is the  $T_{POR}$ . If Stop Mode Recovery delay is not selected, the MCU executes instruction immediately after it wakes up from the STOP mode. If resonator or crystal is used as a clock source then Stop Mode Recovery delay needs to be selected (bit 5 of SMR = 1).



### Stop Mode Recovery

### Stop Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (see Figure 31). All bits are write only except bit 7, which is read only. Bit 7 is a Flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (see Figure 33 on page 52) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBh.





\*Default after Power-On Reset or Watchdog Reset

- \* \*Default setting after Reset and Stop Mode Recovery.
- \* \* \*At the XOR gate input
- \* \* \* \*Default setting after reset. Must be 1 if using a crystal or resonator clock source.

### Figure 31. Stop Mode Recovery Register

SMR2(0F)0DH D7 D6 D5 D4 D3 D2 D1 D0 Reserved (Must be 0) Reserved (Must be 0) Stop Mode Recovery Source 2 000 POR Only \* 001 NAND P20, P21, P22, P23 010 NAND P20, P21, P22, P23, P24, P25, P26, P27 011 NOR P31, P32, P33 100 NAND P31, P32, P33 101 NOR P31, P32, P33, P00, P07 110 NAND P31, P32, P33, P00, P07 111 NAND P31, P32, P33, P20, P21, P22 Reserved (Must be 0) Recovery Level \* \* 0 Low 1 High Reserved (Must be 0)

If used in conjunction with SMR, either of the two specified events causes a Stop Mode Recovery.

\*Default setting after reset. Not Reset with a Stop Mode Recovery.

\* \*At the XOR gate input

### Figure 44. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)

Crimzon<sup>®</sup> ZLP32300 Product Specification

zilog



### R248 P01M(F8H)



\*Default setting after reset; only P00, P01 and P07 are available on Crimzon ZLP32300 20-pin configurations.

### Figure 48. Port 0 and 1 Mode Register (F8H: Write Only)



### R249 IPR(F9H)



### Figure 49. Interrupt Priority Register (F9H: Write Only)



# Capacitance

Table 18 lists the capacitances.

### Table 18. Capacitance

| Parameter                                                                                               | Maximum |  |
|---------------------------------------------------------------------------------------------------------|---------|--|
| Input capacitance                                                                                       | 12 pF   |  |
| Output capacitance                                                                                      | 12 pF   |  |
| I/O capacitance                                                                                         | 12 pF   |  |
| $T_A = 25 \text{ °C}, V_{CC} = GND = 0 \text{ V}, f = 1.0 \text{ MHz}, unmeasured pins returned to GND$ |         |  |

# **DC Characteristics**

Table 19 describes the DC characteristics.

### **Table 19. DC Characteristics**

|                     |                                                |                 | T <sub>A</sub> = 0 °C to +70 °C |                    |                          |       |                                       |       |
|---------------------|------------------------------------------------|-----------------|---------------------------------|--------------------|--------------------------|-------|---------------------------------------|-------|
| Symbol              | Parameter                                      | V <sub>cc</sub> | Min                             | Тур <sup>(7)</sup> | Мах                      | Units | Conditions                            | Notes |
| V <sub>CC</sub>     | Supply Voltage                                 |                 | 2.0                             |                    | 3.6                      | V     | See Notes                             | 5     |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                    | 2.0-3.6         | 0.8 V <sub>CC</sub>             |                    | V <sub>CC</sub> +0.3     | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                     | 2.0-3.6         | V <sub>SS</sub> -0.3            |                    | 0.4                      | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>     | Input High Voltage                             | 2.0-3.6         | 0.7 V <sub>CC</sub>             |                    | V <sub>CC</sub> +0.3     | V     |                                       |       |
| V <sub>IL</sub>     | Input Low Voltage                              | 2.0-3.6         | V <sub>SS</sub> -0.3            |                    | $0.2 V_{CC}$             | V     |                                       |       |
| V <sub>OH1</sub>    | Output High Voltage                            | 2.0-3.6         | V <sub>CC</sub> -0.4            |                    |                          | V     | I <sub>OH</sub> = -0.5 mA             |       |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00,<br>P01) | 2.0-3.6         | V <sub>CC</sub> -0.8            |                    |                          | V     | I <sub>OH</sub> = -7 mA               |       |
| V <sub>OL1</sub>    | Output Low Voltage                             | 2.0-3.6         |                                 |                    | 0.4                      | V     | I <sub>OL</sub> = 4.0 mA              |       |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36,<br>P37)  | 2.0-3.6         |                                 |                    | 0.8                      | V     | I <sub>OL</sub> = 10 mA               |       |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage             | 2.0-3.6         |                                 |                    | 25                       | mV    |                                       |       |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage             | 2.0-3.6         | 0                               |                    | V <sub>CC</sub><br>-1.75 | V     |                                       |       |



# **AC Characteristics**











Figure 65. 48-Pin SSOP Package Design

**Note:** Contact  $Zilog^{\mathbb{R}}$  on the actual bonding diagram and coordinate for chip-on-board assembly.





# **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <u>http://support.zilog.com</u>.