

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                           |
|----------------------------|--------------------------------------------------------------------|
| Core Processor             | Z8                                                                 |
| Core Size                  | 8-Bit                                                              |
| Speed                      | 8MHz                                                               |
| Connectivity               | -                                                                  |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                             |
| Number of I/O              | 32                                                                 |
| Program Memory Size        | 16KB (16K x 8)                                                     |
| Program Memory Type        | ОТР                                                                |
| EEPROM Size                | -                                                                  |
| RAM Size                   | 237 x 8                                                            |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                          |
| Data Converters            | -                                                                  |
| Oscillator Type            | Internal                                                           |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                    |
| Mounting Type              | Through Hole                                                       |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                           |
| Supplier Device Package    | 40-PDIP                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/zlp32300p4016g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Revision History**

Each instance in the Revision History table reflects a change to this document from its previous revision. For more details, refer to the corresponding pages or appropriate link in the table.

| Date             | Revision<br>Level | Description                                             | Page<br>Number |
|------------------|-------------------|---------------------------------------------------------|----------------|
| February<br>2008 | 23                | Updated Ordering Information section.                   | 87             |
| January<br>2008  | 22                | Updated Ordering Information section.                   | 87             |
| July 2007        | 21                | Updated Disclaimer section and implemented style guide. | All            |
| February<br>2007 | 20                | Updated Low-Voltage Detection.                          | 58             |
| May<br>2006      | 19                | Updated Figure 33 with pin P22 in SMR block input.      | 52             |
| December<br>2005 | 18                | Updated Clock and Input/Output Ports sections.          | 15 and 51      |



### **Architectural Overview**

Zilog's Crimzon<sup>®</sup> ZLP32300 is an OTP-based member of the MCU family of infrared microcontrollers. With 237 B of general-purpose RAM and 8 KB to 32 KB of OTP, Zilog's CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Crimzon ZLP32300 architecture (see Figure 1 on page 3) is based on Zilog's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> CPU offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations:

- 1. Program Memory
- 2. Register File
- 3. Expanded Register File

The register file is composed of 256 Bytes of RAM. It includes four I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Crimzon ZLP32300 offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2 on page 4). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, " $\overline{}$ ", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 1.

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |
| Ground     | GND             | V <sub>SS</sub> |

### **Table 1. Power Connections**





Figure 5. 40-Pin PDIP Pin Configuration



open-drain output with output logic as ONE, it is a floating port and reads back as ZERO. The following instruction sets P00-P07 all Low.

AND P0,#%F0

### Port 0 (P00–P07)

Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or opendrain controlled by bit D2 in the PCON register.

If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 01 mode register (P01M). After a hardware reset or Stop Mode Recovery, Port 0 is configured as an input port.

An optional pull-up transistor is available as a OTP option bit on all Port 0 bits with nibble select.

**Note:** *The Port 0 direction is reset to be input following an SMR.* 







### Port 1 (P17–P10)

Port 1 can be configured for standard port input or output mode (see Figure 8). After POR or Stop Mode Recovery, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.

- **Notes:** 1. The Port 1 direction is reset to be input following an SMR.
  - 2. In 20- and 28-pin packages, Port 1 is reserved. A write to this register will have no effect and will always read FF.





Figure 10. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The Analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edge-detection circuit is through P31 or P20

(see T8 and T16 Common Functions—CTR1(0D)01h on page 28). Other edge detect and IRQ modes are described in Table 6.

**Note:** Comparators are powered down by entering STOP mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into DIGITAL mode.

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

 Table 6. Port 3 Pin Function Summary

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 11). Control is performed by programming bits D5–D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.

16





Figure 11. Port 3 Counter/Timer Output Configuration

zilog



Figure 13. Expanded Register File Architecture

22



### Table 8. CTR1(0D)01h T8 and T16 Common Functions

| Field             | Bit Position |     | Value | Description           |
|-------------------|--------------|-----|-------|-----------------------|
| Mode              | 7            | R/W | 0*    | TRANSMIT Mode         |
|                   |              |     | 1     | DEMODULATION Mode     |
| P36_Out/          | -б           | R/W |       | TRANSMIT Mode         |
| Demodulator_Input |              |     | 0*    | Port Output           |
|                   |              |     | 1     | T8/T16 Output         |
|                   |              |     |       | DEMODULATION Mode     |
|                   |              |     | 0*    | P31                   |
|                   |              |     | 1     | P20                   |
| T8/T16_Logic/     | 54           | R/W |       | TRANSMIT Mode         |
| Edge _Detect      |              |     | 00**  | AND                   |
|                   |              |     | 01    | OR                    |
|                   |              |     | 10    | NOR                   |
|                   |              |     | 11    | NAND                  |
|                   |              |     |       | DEMODULATION Mode     |
|                   |              |     | 00**  | Falling Edge          |
|                   |              |     | 01    | Rising Edge           |
|                   |              |     | 10    | Both Edges            |
|                   |              |     | 11    | Reserved              |
| Transmit_Submode/ | 32           | R/W |       | TRANSMIT Mode         |
| Glitch_Filter     |              |     | 00*   | Normal Operation      |
|                   |              |     | 01    | PING-PONG Mode        |
|                   |              |     | 10    | T16_Out = 0           |
|                   |              |     | 11    | T16_Out = 1           |
|                   |              |     |       | DEMODULATION Mode     |
|                   |              |     | 00*   | No Filter             |
|                   |              |     | 01    | 4 SCLK Cycle          |
|                   |              |     | 10    | 8 SCLK Cycle          |
|                   |              |     | 11    | Reserved              |
| Initial_T8_Out/   | 1-           |     |       | TRANSMIT Mode         |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially |
|                   |              |     | 1     | T8_OUT is 1 Initially |
|                   |              |     |       | DEMODULATION Mode     |
|                   |              | R   | 0*    | No Rising Edge        |
|                   |              |     | 1     | Rising Edge Detected  |
|                   |              | W   | 0     | No Effect             |
|                   |              |     | 1     | Reset Flag to 0       |

zilog

### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors from each pin to ground. The typical capacitor value is 10 pF for 8 MHz. Also check with the crystal supplier for the optimum capacitance.



\*Note: preliminary value.

### Figure 29. Oscillator Configuration

Zilog's IR MCU supports crystal, resonator, and oscillator. Most resonators have a frequency tolerance of less than  $\pm 0.5\%$ , which is enough for remote control application. Resonator has a very fast startup time, which is around few hundred microseconds. Most crystals have a frequency tolerance of less than 50 ppm ( $\pm 0.005\%$ ). However, crystal needs longer startup time than the resonator. The large loading capacitance slows down the oscillation startup time. Zilog<sup>®</sup> suggests not to use more than 10 pF loading capacitor for the crystal. If the stray capacitance of the PCB or the crystal is high, the loading capacitance C1 and C2 must be reduced further to ensure stable oscillation before the T<sub>POR</sub> (Power-On Reset time is typically 5-6 ms, see Table 20 on page 79).

For Stop Mode Recovery operation, bit 5 of SMR register allows you to select the Stop Mode Recovery delay, which is the  $T_{POR}$ . If Stop Mode Recovery delay is not selected, the MCU executes instruction immediately after it wakes up from the STOP mode. If resonator or crystal is used as a clock source then Stop Mode Recovery delay needs to be selected (bit 5 of SMR = 1).



### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (see Figure 32). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or HALT mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



Figure 32. SCLK Circuit

### Stop Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (see Figure 33 and Table 14).

### Stop Mode Recovery Register 2—SMR2(F)0Dh

Table 13 lists and briefly describes the fields for this register.

| Table 13. | . SMR2(F)0Dh:Stop | <b>Mode Recovery</b> | Register 2* |
|-----------|-------------------|----------------------|-------------|
|-----------|-------------------|----------------------|-------------|

| Field             | Bit Position | Value               | Description          |
|-------------------|--------------|---------------------|----------------------|
| Reserved          | 7            | 0                   | Reserved (Must be 0) |
| Recovery<br>Level | -6 W         | 0 <sup>†</sup><br>1 | Low<br>High          |
| Reserved          | 5            | 0                   | Reserved (Must be 0) |

### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 15.

### Table 15. Watchdog Timer Time Select

| D1 | D0 | Timeout of Internal RC-Oscillator |
|----|----|-----------------------------------|
| 0  | 0  | 5 ms min                          |
| 0  | 1  | 10 ms min                         |
| 1  | 0  | 20 ms min                         |
| 1  | 1  | 80 ms min                         |

### WDTMR During Halt (D2)

This bit determines whether or not the WDT is active during HALT mode. A 1 indicates active during HALT. The default is 1, see Figure 36.



### WDTMR(0F)0FH



\*Default setting after reset. Not Reset with a Stop Mode Recovery.

### Figure 45. Watchdog Timer Register ((0F) 0FH: Write Only)



### R249 IPR(F9H)



### Figure 49. Interrupt Priority Register (F9H: Write Only)



### Capacitance

Table 18 lists the capacitances.

### Table 18. Capacitance

| Parameter                                                                            | Maximum               |
|--------------------------------------------------------------------------------------|-----------------------|
| Input capacitance                                                                    | 12 pF                 |
| Output capacitance                                                                   | 12 pF                 |
| I/O capacitance                                                                      | 12 pF                 |
| $T_A = 25 \text{ °C}, V_{CC} = GND = 0 \text{ V}, \text{ f}$<br>pins returned to GND | = 1.0 MHz, unmeasured |

### **DC Characteristics**

Table 19 describes the DC characteristics.

### **Table 19. DC Characteristics**

| T <sub>A</sub> = 0 °C to +70 °C |                                                |                 |                      |                           |                          |       |                                       |       |
|---------------------------------|------------------------------------------------|-----------------|----------------------|---------------------------|--------------------------|-------|---------------------------------------|-------|
| Symbol                          | Parameter                                      | V <sub>CC</sub> | Min                  | <b>Typ</b> <sup>(7)</sup> | Max                      | Units | Conditions                            | Notes |
| V <sub>CC</sub>                 | Supply Voltage                                 |                 | 2.0                  |                           | 3.6                      | V     | See Notes                             | 5     |
| V <sub>CH</sub>                 | Clock Input High<br>Voltage                    | 2.0-3.6         | 0.8 V <sub>CC</sub>  |                           | V <sub>CC</sub> +0.3     | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>                 | Clock Input Low<br>Voltage                     | 2.0-3.6         | V <sub>SS</sub> -0.3 |                           | 0.4                      | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>                 | Input High Voltage                             | 2.0-3.6         | 0.7 V <sub>CC</sub>  |                           | V <sub>CC</sub> +0.3     | V     |                                       |       |
| V <sub>IL</sub>                 | Input Low Voltage                              | 2.0-3.6         | V <sub>SS</sub> -0.3 |                           | $0.2 V_{CC}$             | V     |                                       |       |
| V <sub>OH1</sub>                | Output High Voltage                            | 2.0-3.6         | V <sub>CC</sub> -0.4 |                           |                          | V     | I <sub>OH</sub> = -0.5 mA             |       |
| V <sub>OH2</sub>                | Output High Voltage<br>(P36, P37, P00,<br>P01) | 2.0-3.6         | V <sub>CC</sub> -0.8 |                           |                          | V     | I <sub>OH</sub> = -7 mA               |       |
| V <sub>OL1</sub>                | Output Low Voltage                             | 2.0-3.6         |                      |                           | 0.4                      | V     | I <sub>OL</sub> = 4.0 mA              |       |
| V <sub>OL2</sub>                | Output Low Voltage<br>(P00, P01, P36,<br>P37)  | 2.0-3.6         |                      |                           | 0.8                      | V     | I <sub>OL</sub> = 10 mA               |       |
| V <sub>OFFSET</sub>             | Comparator Input<br>Offset Voltage             | 2.0-3.6         |                      |                           | 25                       | mV    |                                       |       |
| V <sub>REF</sub>                | Comparator<br>Reference<br>Voltage             | 2.0-3.6         | 0                    |                           | V <sub>CC</sub><br>-1.75 | V     |                                       |       |

### 80

## Packaging

Package information for all versions of Crimzon ZLP32300 is displayed in Figure 58 through Figure 65.



| SYMBOL | MILLIN | ETER  | INC   | н     |
|--------|--------|-------|-------|-------|
| STWDOL | MIN    | MAX   | MIN   | MAX   |
| A1     | 0.38   | 0.81  | .015  | .032  |
| A2     | 3.25   | 3.68  | .128  | .145  |
| В      | 0.41   | 0.51  | .016  | .020  |
| B1     | 1.47   | 1.57  | .058  | .062  |
| С      | 0.20   | 0.30  | .008  | .012  |
| D      | 25.65  | 26.16 | 1.010 | 1.030 |
| E      | 7.49   | 8.26  | .295  | .325  |
| E1     | 6.10   | 6.65  | .240  | .262  |
| e      | 2.54   | BSC   | .100  | BSC   |
| eA     | 7.87   | 9.14  | .310  | .360  |
| L      | 3.18   | 3.43  | .125  | .135  |
| Q1     | 1.42   | 1.65  | .056  | .065  |
| S      | 1.52   | 1.65  | .060  | .065  |

F

L\_\_\_



| CONTROLLING | DIMENSIONS | : | INCH |
|-------------|------------|---|------|







| SYMBOL | MILLIMETER |      |      | INCH       |       |       |
|--------|------------|------|------|------------|-------|-------|
|        | MIN        | NOM  | MAX  | MIN        | NOM   | MAX   |
| A      | 1.73       | 1.85 | 1.98 | 0.068      | 0.073 | 0.078 |
| A1     | 0.05       | 0.13 | 0.21 | 0.002      | 0.005 | 0.008 |
| A2     | 1.68       | 1.73 | 1.83 | 0.066      | 0.068 | 0.072 |
| В      | 0.25       | 0.30 | 0.38 | 0.010      | 0.012 | 0.015 |
| С      | 0.13       | 0.15 | 0.22 | 0.005      | 0.006 | 0.009 |
| D      | 7.07       | 7.20 | 7.33 | 0.278      | 0.283 | 0.289 |
| E      | 5.20       | 5.30 | 5.38 | 0.205      | 0.209 | 0.212 |
| e      | 0.65 BSC   |      |      | 0.0256 BSC |       |       |
| Н      | 7.65       | 7.80 | 7.90 | 0.301      | 0.307 | 0.311 |
| L      | 0.56       | 0.75 | 0.94 | 0.022      | 0.030 | 0.037 |
| Q1     | 0.74       | 0.78 | 0.82 | 0.029      | 0.031 | 0.032 |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

DETAIL A

Н



0-8





Note: ZiLOG supplies both options for production. Component layout PCB design should cover bigger option 01.



