# E. Analog Devices Inc./Maxim Integrated - <u>ZLP3230052004G Datasheet</u>



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                    |
|----------------------------|--------------------------------------------------------------------|
| Product Status             | Obsolete                                                           |
| Core Processor             | Z8                                                                 |
| Core Size                  | 8-Bit                                                              |
| Speed                      | 8MHz                                                               |
| Connectivity               | -                                                                  |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                             |
| Number of I/O              | 16                                                                 |
| Program Memory Size        | 4KB (4K x 8)                                                       |
| Program Memory Type        | OTP                                                                |
| EEPROM Size                | ·                                                                  |
| RAM Size                   | 237 x 8                                                            |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                          |
| Data Converters            | ·                                                                  |
| Oscillator Type            | Internal                                                           |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                      |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                     |
| Supplier Device Package    | 20-SOIC                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/zlp32300s2004g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







| Pin No | Symbol          | Direction    | Description                  |
|--------|-----------------|--------------|------------------------------|
| 1-3    | P25-P27         | Input/Output | Port 2, Bits 5, 6, 7         |
| 4-7    | P04-P07         | Input/Output | Port 0, Bits 4, 5, 6, 7      |
| 8      | V <sub>DD</sub> |              | Power supply                 |
| 9      | XTAL2           | Output       | Crystal, oscillator clock    |
| 10     | XTAL1           | Input        | Crystal, oscillator clock    |
| 11-13  | P31-P33         | Input        | Port 3, Bits 1, 2, 3         |
| 14     | P34             | Output       | Port 3, Bit 4                |
| 15     | P35             | Output       | Port 3, Bit 5                |
| 16     | P37             | Output       | Port 3, Bit 7                |
| 17     | P36             | Output       | Port 3, Bit 6                |
| 18     | Pref1/P30       | Input        | Analog ref input; connect to |
|        | Port 3 Bit 0    |              | V <sub>CC</sub> if not used  |
|        |                 |              | Input for Pref1/P30          |
| 19-21  | P00-P02         | Input/Output | Port 0, Bits 0, 1, 2         |
| 22     | V <sub>SS</sub> |              | Ground                       |
| 23     | P03             | Input/Output | Port 0, Bit 3                |
| 24-28  | P20-P24         | Input/Output | Port 2, Bits 0–4             |

Table 4. 28-Pin PDIP/SOIC/SSOP Pin Identification



| 40-Pin PDIP No | 48-Pin SSOP No | Symbol |
|----------------|----------------|--------|
|                | 14             | NC     |
|                | 30             | NC     |
|                | 36             | NC     |

#### **Pin Functions**

#### XTAL1 Crystal 1 (Time-Based Input)

This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input.

#### XTAL2 Crystal 2 (Time-Based Output)

This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output.

#### Input/Output Ports

 $\wedge$ 

**Caution:** The CMOS input buffer for each Port 0, 1, or 2 pin is always connected to the pin, even when the pin is configured as an output. If the pin is configured as an open-drain output and no external signal is applied, a High output state can cause the CMOS input buffer to float. This might lead to excessive leakage current of more than 100  $\mu$ A. To prevent this leakage, connect the pin to an external signal with a defined logic level or ensure its output state is Low, especially during STOP mode.

Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode.

Port 0, 1, and 2 have both input and output capability. The input logic is always present no matter whether the port is configured as input or output. When doing a READ instruction, the MCU reads the actual value at the input logic but not from the output buffer. In addition, the instructions of OR, AND, and XOR have the Read-Modify-Write sequence. The MCU first reads the port, and then modifies the value and load back to the port.

Precaution must be taken if the port is configured as open-drain output or if the port is driving any circuit that makes the voltage different from the desired output logic. For example, pins P00–P07 are not connected to anything else. If it is configured as

(see T8 and T16 Common Functions—CTR1(0D)01h on page 28). Other edge detect and IRQ modes are described in Table 6.

**Note:** Comparators are powered down by entering STOP mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into DIGITAL mode.

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

 Table 6. Port 3 Pin Function Summary

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 11). Control is performed by programming bits D5–D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.

16

#### R1, 2 LD; CTR2→CTR1 LD RP, #0Dh ; Select ERF D for access to bank D ; (working register group 0) ; Select LDRP, #7Dh expanded register bank D and working ; register group 7 of bank 0 for access. LD 71h, 2 ; CTRL2 $\rightarrow$ register 71h LD R1, 2 ; CTRL2 $\rightarrow$ register 71h

#### **Register File**

The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 7 on page 27) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (see Figure 15). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group.



*Working register group E0–EF can only be accessed through working registers and indirect addressing modes.* 

Crimzon<sup>®</sup> ZLP32300 Product Specification

zilog



#### Table 8. CTR1(0D)01h T8 and T16 Common Functions

| Field             | <b>Bit Position</b> |     | Value | Description           |
|-------------------|---------------------|-----|-------|-----------------------|
| Mode              | 7                   | R/W | 0*    | TRANSMIT Mode         |
|                   |                     |     | 1     | DEMODULATION Mode     |
| P36_Out/          | -б                  | R/W |       | TRANSMIT Mode         |
| Demodulator Input |                     |     | 0*    | Port Output           |
|                   |                     |     | 1     | T8/T16 Output         |
|                   |                     |     |       | DEMODULATION Mode     |
|                   |                     |     | 0*    | P31                   |
|                   |                     |     | 1     | P20                   |
| T8/T16_Logic/     | 54                  | R/W |       | TRANSMIT Mode         |
| Edge _Detect      |                     |     | 00**  | AND                   |
| <b>5 –</b>        |                     |     | 01    | OR                    |
|                   |                     |     | 10    | NOR                   |
|                   |                     |     | 11    | NAND                  |
|                   |                     |     |       | DEMODULATION Mode     |
|                   |                     |     | 00**  | Falling Edge          |
|                   |                     |     | 01    | Rising Edge           |
|                   |                     |     | 10    | Both Edges            |
|                   |                     |     | 11    | Reserved              |
| Transmit_Submode/ | 32                  | R/W |       | TRANSMIT Mode         |
| Glitch_Filter     |                     |     | 00*   | Normal Operation      |
|                   |                     |     | 01    | PING-PONG Mode        |
|                   |                     |     | 10    | T16_Out = 0           |
|                   |                     |     | 11    | T16_Out = 1           |
|                   |                     |     |       | DEMODULATION Mode     |
|                   |                     |     | 00*   | No Filter             |
|                   |                     |     | 01    | 4 SCLK Cycle          |
|                   |                     |     | 10    | 8 SCLK Cycle          |
|                   |                     |     | 11    | Reserved              |
| Initial_T8_Out/   | 1-                  |     |       | TRANSMIT Mode         |
| Rising Edge       |                     | R/W | 0*    | T8_OUT is 0 Initially |
|                   |                     |     | 1     | T8_OUT is 1 Initially |
|                   |                     |     |       | DEMODULATION Mode     |
|                   |                     | R   | 0*    | No Rising Edge        |
|                   |                     |     | 1     | Rising Edge Detected  |
|                   |                     | W   | 0     | No Effect             |
|                   |                     |     | 1     | Reset Flag to 0       |



#### 33

#### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

#### CTR3 T8/T16 Control Register—CTR3(D)03h

Table 10 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

#### Table 10.CTR3 (D)03h: T8/T16 Control Register

| Field                  | Bit Position |     | Value | Description        |
|------------------------|--------------|-----|-------|--------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled   |
| 10                     |              | R   | 1     | Counter Enabled    |
|                        |              | W   | 0     | Stop Counter       |
|                        |              | W   | 1     | Enable Counter     |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled   |
| C C                    |              | R   | 1     | Counter Enabled    |
|                        |              | W   | 0     | Stop Counter       |
|                        |              | W   | 1     | Enable Counter     |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode  |
| -                      |              |     | 1     | Enable Sync Mode   |
| Reserved               | 43210        | R   | 1     | Always reads 11111 |
|                        |              | W   | х     | No Effect          |

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode Recovery.

#### **Counter/Timer Functional Blocks**

#### **Input Circuit**

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5–D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 16).



## **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur, see Figure 19 and Figure 20.









#### **T8 DEMODULATION Mode**

You must program TC8L and TC8H to FFh. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the time-out status bit (CTR0, D5) is set, and an

interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFh (see Figure 21 and Figure 22).



#### Figure 21. DEMODULATION Mode Count Capture Flowchart





Figure 22. DEMODULATION Mode Flowchart

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).

#### If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

#### **PING-PONG Mode**

This operation mode is only valid in TRANSMIT mode. T8 and T16 must be programmed in SINGLE-PASS mode (CTR0, D6; CTR2, D6), and PING-PONG mode must be programmed in CTR1, D3; D2. You can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the Ping-Pong operation, write 00 to bits D3 and D2 of CTR1, see Figure 26.

Note:

Enabling Ping-Pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status Flags before instituting this operation.





# zilog ,

#### Table 13. SMR2(F)0Dh:Stop Mode Recovery Register 2\* (Continued)

| Field                                                                   | <b>Bit Position</b> | Value              | Description                  |  |
|-------------------------------------------------------------------------|---------------------|--------------------|------------------------------|--|
| Source                                                                  | 432 \               | N 000 <sup>†</sup> | A. POR Only                  |  |
|                                                                         |                     | 001                | B. NAND of P23–P20           |  |
|                                                                         |                     | 010                | C. NAND of P27–P20           |  |
|                                                                         |                     | 011                | D. NOR of P33–P31            |  |
|                                                                         |                     | 100                | E. NAND of P33–P31           |  |
|                                                                         |                     | 101                | F. NOR of P33–P31, P00, P07  |  |
|                                                                         |                     | 110                | G. NAND of P33–P31, P00, P07 |  |
|                                                                         |                     | 111                | H. NAND of P33–P31, P22–P20  |  |
| Reserved                                                                | 10                  | 00                 | Reserved (Must be 0)         |  |
| *Port pins configured as outputs are ignored as an SMR recovery source. |                     |                    |                              |  |

<sup>†</sup>Indicates the value upon Power-On Reset.

51



#### CTR3(0D)03H



\*\*Default setting after reset. Not reset with a Stop Mode Recovery.

#### Figure 40. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)

**Note:** If Sync Mode is enabled, the first pulse of T8 carrier is always synchronized with T16 (demodulated signal). It can always provide a full carrier pulse.



#### LVD(0D)0CH



\*Default setting after reset.

#### Figure 41. Voltage Detection Register

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both Ports 0 and 1 together might trigger the LVD Flag.





| 0 OFF *<br>1 ON                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved (Must be 0)                                                                                                                                                                                                                                                |
| Stop Mode Recovery Source           000         POR Only *           001         Reserved           010         P31           011         P32           100         P33           101         P27           110         P2 NOR 0–3           111         P2 NOR 0–7 |
| Stop Delay<br>0 OFF<br>1 ON * * * *                                                                                                                                                                                                                                 |
| Stop Recovery Level * * *<br>0 Low *<br>1 High                                                                                                                                                                                                                      |
| Stop Flag<br>0 POR * * * *<br>1 Stop Recovery * *                                                                                                                                                                                                                   |

\*Default setting after Reset

SMR(0F)0BH

D6

D5

D4

D3

D2

D1

D7

\* \*Set after Stop Mode Recovery

\* \* \*At the XOR gate input

\*\*\* \*Default setting after Reset. Must be 1 if using a crystal or resonator clock source.

\*\*\* \* \*Default setting after Power-On Reset. Not Reset with a Stop Mode Recovery.

Figure 43. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)

66



#### R248 P01M(F8H)



\*Default setting after reset; only P00, P01 and P07 are available on Crimzon ZLP32300 20-pin configurations.

#### Figure 48. Port 0 and 1 Mode Register (F8H: Write Only)



### Capacitance

Table 18 lists the capacitances.

#### Table 18. Capacitance

| Parameter                                                                            | Maximum               |
|--------------------------------------------------------------------------------------|-----------------------|
| Input capacitance                                                                    | 12 pF                 |
| Output capacitance                                                                   | 12 pF                 |
| I/O capacitance                                                                      | 12 pF                 |
| $T_A = 25 \text{ °C}, V_{CC} = GND = 0 \text{ V}, \text{ f}$<br>pins returned to GND | = 1.0 MHz, unmeasured |

### **DC Characteristics**

Table 19 describes the DC characteristics.

#### **Table 19. DC Characteristics**

| T <sub>A</sub> = 0 °C to +70 °C |                                                |                 |                      |                    |                          |       |                                       |       |
|---------------------------------|------------------------------------------------|-----------------|----------------------|--------------------|--------------------------|-------|---------------------------------------|-------|
| Symbol                          | Parameter                                      | V <sub>cc</sub> | Min                  | Тур <sup>(7)</sup> | Мах                      | Units | Conditions                            | Notes |
| V <sub>CC</sub>                 | Supply Voltage                                 |                 | 2.0                  |                    | 3.6                      | V     | See Notes                             | 5     |
| V <sub>CH</sub>                 | Clock Input High<br>Voltage                    | 2.0-3.6         | 0.8 V <sub>CC</sub>  |                    | V <sub>CC</sub> +0.3     | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>                 | Clock Input Low<br>Voltage                     | 2.0-3.6         | V <sub>SS</sub> -0.3 |                    | 0.4                      | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>                 | Input High Voltage                             | 2.0-3.6         | 0.7 V <sub>CC</sub>  |                    | V <sub>CC</sub> +0.3     | V     |                                       |       |
| V <sub>IL</sub>                 | Input Low Voltage                              | 2.0-3.6         | V <sub>SS</sub> -0.3 |                    | $0.2 V_{CC}$             | V     |                                       |       |
| V <sub>OH1</sub>                | Output High Voltage                            | 2.0-3.6         | V <sub>CC</sub> -0.4 |                    |                          | V     | I <sub>OH</sub> = -0.5 mA             |       |
| V <sub>OH2</sub>                | Output High Voltage<br>(P36, P37, P00,<br>P01) | 2.0-3.6         | V <sub>CC</sub> -0.8 |                    |                          | V     | I <sub>OH</sub> = -7 mA               |       |
| V <sub>OL1</sub>                | Output Low Voltage                             | 2.0-3.6         |                      |                    | 0.4                      | V     | I <sub>OL</sub> = 4.0 mA              |       |
| V <sub>OL2</sub>                | Output Low Voltage<br>(P00, P01, P36,<br>P37)  | 2.0-3.6         |                      |                    | 0.8                      | V     | I <sub>OL</sub> = 10 mA               |       |
| V <sub>OFFSET</sub>             | Comparator Input<br>Offset Voltage             | 2.0-3.6         |                      |                    | 25                       | mV    |                                       |       |
| V <sub>REF</sub>                | Comparator<br>Reference<br>Voltage             | 2.0-3.6         | 0                    |                    | V <sub>CC</sub><br>-1.75 | V     |                                       |       |

INCH

NOM

0.073

0.005

0.068

0.006

0.402

0.209

0.307

0.030

0.0256 TYP



MAX

0.078

0.008

0.070

0.015

0.008

0.407

0.212

0.311

0.037





| l |      |
|---|------|
|   | 0-8° |
|   | 0-8  |

SYMBOL

А

A1

A2

В

С

D

Е

е

Н

L

MIN

1.73

0.05

1.68

0.25

0.09

10.07

5.20

7.65

0.63

CONTROLLING DIMENSIONS: MM LEADS ARE COPLANAR WITHIN .004 INCHES.

MILLIMETER

NOM

1.86

0.13

1.73

\_

10.20

5.30

0.65 TYP

7.80

0.75

MAX

1.99

0.21

1.78

0.38

0.20

10.33

5.38

7.90

0.95

MIN

0.068

0.002

0.066

0.010

0.004

0.397

0.205

0.301

0.025







| SYMBOL | MILLIMETER |       | INCH     |       |
|--------|------------|-------|----------|-------|
|        | MIN        | MAX   | MIN      | MAX   |
| A1     | 0.51       | 1.02  | .020     | .040  |
| A2     | 3.18       | 3.94  | .125     | .155  |
| В      | 0.38       | 0.53  | .015     | .021  |
| B1     | 1.02       | 1.52  | .040     | .060  |
| С      | 0.23       | 0.38  | .009     | .015  |
| D      | 52.07      | 52.58 | 2.050    | 2.070 |
| E      | 15.24      | 15.75 | .600     | .620  |
| E1     | 13.59      | 14.22 | .535     | .560  |
| e      | 2.54 TYP   |       | .100 TYP |       |
| eA     | 15.49      | 16.76 | .610     | .660  |
| L      | 3.05       | 3.81  | .120     | .150  |
| Q1     | 1.40       | 1.91  | .055     | .075  |
| S      | 1.52       | 2.29  | .060     | .090  |

CONTROLLING DIMENSIONS : INCH

#### Figure 64. 40-Pin PDIP Package Diagram



## **Ordering Information**

The Crimzon ZLP32300 is available for the following parts:

| Device              | Part Number    | Description          |
|---------------------|----------------|----------------------|
| Crimzon<br>ZLP32300 | ZLP32300H4832G | 48-pin SSOP 32 K OTP |
|                     | ZLP32300P4032G | 40-pin PDIP 32 K OTP |
|                     | ZLP32300H2832G | 28-pin SSOP 32 K OTP |
|                     | ZLP32300P2832G | 28-pin PDIP 32 K OTP |
|                     | ZLP32300S2832G | 28-pin SOIC 32 K OTP |
|                     | ZLP32300H2032G | 20-pin SSOP 32 K OTP |
|                     | ZLP32300P2032G | 20-pin PDIP 32 K OTP |
|                     | ZLP32300S2032G | 20-pin SOIC 32 K OTP |
|                     | ZLP32300H4816G | 48-pin SSOP 16 K OTP |
|                     | ZLP32300P4016G | 40-pin PDIP 16 K OTP |
|                     | ZLP32300H2816G | 28-pin SSOP 16 K OTP |
|                     | ZLP32300P2816G | 28-pin PDIP 16 K OTP |
|                     | ZLP32300S2816G | 28-pin SOIC 16 K OTP |
|                     | ZLP32300H2016G | 20-pin SSOP 16 K OTP |
|                     | ZLP32300P2016G | 20-pin PDIP 16 K OTP |
|                     | ZLP32300S2016G | 20-pin SOIC 16 K OTP |
|                     |                |                      |
|                     | ZLP32300H4808G | 48-pin SSOP 8 K OTP  |
|                     | ZLP32300P4008G | 40-pin PDIP 8 K OTP  |
|                     | ZLP32300H2808G | 28-pin SSOP 8 K OTP  |
|                     | ZLP32300P2808G | 28-pin PDIP 8 K OTP  |
|                     | ZLP32300S2808G | 28-pin SOIC 8 K OTP  |
|                     | ZLP32300H2008G | 20-pin SSOP 8 K OTP  |





register description Counter/Timer2 LS-Byte Hold 26 Counter/Timer2 MS-Byte Hold 26 Counter/Timer8 Control 27 Counter/Timer8 High Hold 27 Counter/Timer8 Low Hold 27 CTR2 Counter/Timer 16 Control 31 CTR3 T8/T16 Control 33 Stop Mode Recovery2 33 T16 Capture LO 26 T8 and T16 Common functions 28 T8 Capture HI 25 T8 Capture LO 26 register file 24 expanded 20 register pointer 23 detail 25 reset pin function 18 resets and WDT 57

#### S

SCLK circuit 50 single-pass mode T16 OUT 41 T8 OUT 37 stack 25 standard test conditions 75 standby modes 2 stop instruction, counter/timer 47 stop mode recovery 2 register 54 source 52 stop mode recovery 2 54 stop mode recovery register 49

#### Т

T16 transmit mode 40 T16 Capture HI 26 T8 transmit mode 34 T8 Capture HI 25 test conditions, standard 75 test load diagram 75

timing diagram, AC 78 transmit mode flowchart 35

#### V

VCC 5 voltage brown-out/standby 58 detection and flags 59 voltage detection register 64

#### W

watchdog timer mode register watchdog timer mode register 55 time select 56

### Х

XTAL1 5 XTAL1 pin function 10 XTAL2 5 XTAL2 pin function 10

### Ζ

ZLP32300 family members 2