## E. Analog Devices Inc./Maxim Integrated - <u>ZLP3230052032G Datasheet</u>



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                           |
|----------------------------|--------------------------------------------------------------------|
| Core Processor             | Z8                                                                 |
| Core Size                  | 8-Bit                                                              |
| Speed                      | 8MHz                                                               |
| Connectivity               | -                                                                  |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, WDT                             |
| Number of I/O              | 16                                                                 |
| Program Memory Size        | 32KB (32K x 8)                                                     |
| Program Memory Type        | ОТР                                                                |
| EEPROM Size                | -                                                                  |
| RAM Size                   | 237 x 8                                                            |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                          |
| Data Converters            | -                                                                  |
| Oscillator Type            | Internal                                                           |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                      |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                     |
| Supplier Device Package    | 20-SOIC                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/zlp32300s2032g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Revision History**

Each instance in the Revision History table reflects a change to this document from its previous revision. For more details, refer to the corresponding pages or appropriate link in the table.

| Date             | Revision<br>Level | Description                                             | Page<br>Number |
|------------------|-------------------|---------------------------------------------------------|----------------|
| February<br>2008 | 23                | Updated Ordering Information section.                   | 87             |
| January<br>2008  | 22                | Updated Ordering Information section.                   | 87             |
| July 2007        | 21                | Updated Disclaimer section and implemented style guide. | All            |
| February<br>2007 | 20                | Updated Low-Voltage Detection.                          | 58             |
| May<br>2006      | 19                | Updated Figure 33 with pin P22 in SMR block input.      | 52             |
| December<br>2005 | 18                | Updated Clock and Input/Output Ports sections.          | 15 and 51      |



## **Table of Contents**

| Architectural Overview                           |
|--------------------------------------------------|
| Development Features                             |
| Functional Block Diagram                         |
| Pin Description                                  |
| Pin Functions                                    |
| XTAL1 Crystal 1 (Time-Based Input) 10            |
| XTAL2 Crystal 2 (Time-Based Output) 10           |
| Input/Output Ports                               |
| RESET (Input, Active Low) 18                     |
| Functional Description                           |
| Program Memory                                   |
| RAM                                              |
| Expanded Register File 20                        |
| Register File                                    |
| Stack                                            |
| Timers                                           |
| Counter/Timer Functional Blocks                  |
| Interrupts                                       |
| Clock                                            |
| Power Management                                 |
| Port Configuration                               |
| Stop Mode Recovery                               |
| Watchdog Timer Mode                              |
|                                                  |
| Expanded Register File Control Registers (0D)    |
| Expanded Register File Control Registers (0F) 65 |
| Standard Control Registers 69                    |
| Electrical Characteristics                       |
| Absolute Maximum Ratings                         |
| Standard Test Conditions                         |
| Capacitance                                      |
| DC Characteristics                               |
| AC Characteristics                               |
| Packaging                                        |
| Ordering Information                             |
| Part Number Description 89                       |
| Index 91                                         |
| Customer Support                                 |
|                                                  |



## **Architectural Overview**

Zilog's Crimzon<sup>®</sup> ZLP32300 is an OTP-based member of the MCU family of infrared microcontrollers. With 237 B of general-purpose RAM and 8 KB to 32 KB of OTP, Zilog's CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Crimzon ZLP32300 architecture (see Figure 1 on page 3) is based on Zilog's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> CPU offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations:

- 1. Program Memory
- 2. Register File
- 3. Expanded Register File

The register file is composed of 256 Bytes of RAM. It includes four I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Crimzon ZLP32300 offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2 on page 4). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, " $\overline{}$ ", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 1.

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |
| Ground     | GND             | V <sub>SS</sub> |

#### **Table 1. Power Connections**

### **Development Features**

Table 2 lists the features of Crimzon ZLP32300 family.

 Table 2. Crimzon ZLP32300 MCU Features

| Device           | OTP(KB)   | RAM* (Bytes) | I/O Lines    | Voltage Range |
|------------------|-----------|--------------|--------------|---------------|
| Crimzon ZLP32300 | 8, 16, 32 | 237          | 32, 24 or 16 | 2.0–3.6 V     |
| *General purpose |           |              |              |               |

The additional features include:

- Low power consumption–11 mW (typical)
- Three standby modes:
  - STOP—1.7 µA (typical)
  - HALT—0.6 mA (typical)
  - Low-voltage reset
- Special architecture to automate both generation and reception of complex pulses or signals:
  - One programmable 8-bit counter/timer with two capture registers and two load registers
  - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair
  - Programmable input glitch filter for pulse reception
- Six priority interrupts
  - Three external
  - Two assigned to counter/timers
  - One Low-Voltage Detection interrupt
- Low-Voltage Detection and high voltage detection Flags
- Programmable Watchdog Timer/Power-On Reset (WDT/POR) circuits
- Two independent comparators with programmable interrupt polarity
- Programmable EPROM options
  - Port 0: 0–3 pull-up transistors
  - Port 0: 4–7 pull-up transistors
  - Port 1: 0–3 pull-up transistors
  - Port 1: 4–7 pull-up transistors



Figure 2. Counter/Timers Diagram

zilog 4







#### Port 1 (P17–P10)

Port 1 can be configured for standard port input or output mode (see Figure 8). After POR or Stop Mode Recovery, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.

- **Notes:** 1. The Port 1 direction is reset to be input following an SMR.
  - 2. In 20- and 28-pin packages, Port 1 is reserved. A write to this register will have no effect and will always read FF.



## **Functional Description**

This device incorporates special functions to enhance the Z8 functionality in consumer and battery-operated applications.

#### **Program Memory**

This device addresses 32 KB of OTP memory. The first 12 bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts. See Figure 12.

#### RAM

This device features 256 B of RAM.



## **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur, see Figure 19 and Figure 20.









#### **T8 DEMODULATION Mode**

You must program TC8L and TC8H to FFh. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the time-out status bit (CTR0, D5) is set, and an



| Name | Source               | Vector Location | Comments                                       |
|------|----------------------|-----------------|------------------------------------------------|
| IRQ0 | P32                  | 0,1             | External (P32), Rising, Falling Edge Triggered |
| IRQ1 | P33                  | 2,3             | External (P33), Falling Edge Triggered         |
| IRQ2 | P31, T <sub>IN</sub> | 4,5             | External (P31), Rising, Falling Edge Triggered |
| IRQ3 | T16                  | 6,7             | Internal                                       |
| IRQ4 | Т8                   | 8,9             | Internal                                       |
| IRQ5 | LVD                  | 10,11           | Internal                                       |

#### Table 11. Interrupt Types, Sources, and Vectors

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All Crimzon ZLP32300 interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service.

An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable. The software can poll to identify the state of the pin.

Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 12.

| I                                              | RQ | Interrupt Edge |            |  |  |  |  |
|------------------------------------------------|----|----------------|------------|--|--|--|--|
| D7                                             | D6 | IRQ2 (P31)     | IRQ0 (P32) |  |  |  |  |
| 0                                              | 0  | F              | F          |  |  |  |  |
| 0                                              | 1  | F              | R          |  |  |  |  |
| 1                                              | 0  | R              | F          |  |  |  |  |
| 1 1 R/F R/F                                    |    |                |            |  |  |  |  |
| <b>Note:</b> F = Falling Edge; R = Rising Edge |    |                |            |  |  |  |  |

Table 12. IRQ Register



#### **Port Configuration**

#### Port Configuration Register

The Port Configuration (PCON) register (see Figure 30) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00.

PCON(FH)00h



\* Default setting after reset

#### Figure 30. Port Configuration Register (PCON) (Write Only)

#### Comparator Output Port 3 (D0)

Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration.

#### Port 1 Output Mode (D1)

Bit 1 controls the output mode of Port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Port 0 Output Mode (D2)

Bit 2 controls the output mode of Port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.





Figure 33. Stop Mode Recovery Source





#### Stop Mode Recovery Register 2 (SMR2)

This register determines the mode of Stop Mode Recovery for SMR2 (see Figure 34).

SMR2(0F)Dh

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                                                                                           |
|----|----|----|----|----|----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    |    | Reserved (Must be 0)<br>Reserved (Must be 0)<br>Stop Mode Recovery Source 2<br>000 POR Only *<br>001 NAND P20, P21, P22, P23<br>010 NAND P20, P21, P22, P23, P24, P25, P26, P27<br>011 NOR P31, P32, P33<br>100 NAND P31, P32, P33<br>101 NOR P31, P32, P33, P00, P07<br>110 NAND P31, P32, P33, P00, P07 |
|    |    |    |    |    |    |    |    | 111 NAND P31, P32, P33, P20, P21, P22<br>Reserved (Must be 0)<br>Recovery Level * *<br>0 Low *<br>1 High                                                                                                                                                                                                  |
|    |    |    |    |    |    |    |    | Reserved (Must be 0)                                                                                                                                                                                                                                                                                      |

If used in conjunction with SMR, either of the two specified events causes a Stop Mode Recovery.

\*Default setting after reset.

\* \*At the XOR gate input.

#### Figure 34. Stop Mode Recovery Register 2 ((0F)DH:D2–D4, D6 Write Only)

If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery.

**Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation.



\* CLR1 and CLR2 enable the WDT/POR and 18 Clock Reset timers respectively upon a Low-to-High

#### Figure 36. Resets and WDT

#### WDTMR During STOP (D3)

This bit determines whether or not the WDT is active during STOP mode. A 1 indicates active during Stop. The default is 1.

#### **EPROM Selectable Options**

There are seven EPROM Selectable Options to choose from based on ROM code requirements. These are listed in Table 16.

Crimzon<sup>®</sup> ZLP32300 Product Specification

zilog



#### R248 P01M(F8H)



\*Default setting after reset; only P00, P01 and P07 are available on Crimzon ZLP32300 20-pin configurations.

#### Figure 48. Port 0 and 1 Mode Register (F8H: Write Only)



## Capacitance

Table 18 lists the capacitances.

#### Table 18. Capacitance

| Parameter                                                                            | Maximum               |
|--------------------------------------------------------------------------------------|-----------------------|
| Input capacitance                                                                    | 12 pF                 |
| Output capacitance                                                                   | 12 pF                 |
| I/O capacitance                                                                      | 12 pF                 |
| $T_A = 25 \text{ °C}, V_{CC} = GND = 0 \text{ V}, \text{ f}$<br>pins returned to GND | = 1.0 MHz, unmeasured |

### **DC Characteristics**

Table 19 describes the DC characteristics.

#### **Table 19. DC Characteristics**

|                     | T <sub>A</sub> = 0 °C to +70 °C                |                 |                      |                           |                          |       |                                       |       |
|---------------------|------------------------------------------------|-----------------|----------------------|---------------------------|--------------------------|-------|---------------------------------------|-------|
| Symbol              | Parameter                                      | V <sub>CC</sub> | Min                  | <b>Typ</b> <sup>(7)</sup> | Max                      | Units | Conditions                            | Notes |
| V <sub>CC</sub>     | Supply Voltage                                 |                 | 2.0                  |                           | 3.6                      | V     | See Notes                             | 5     |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                    | 2.0-3.6         | 0.8 V <sub>CC</sub>  |                           | V <sub>CC</sub> +0.3     | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                     | 2.0-3.6         | V <sub>SS</sub> -0.3 |                           | 0.4                      | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>     | Input High Voltage                             | 2.0-3.6         | 0.7 V <sub>CC</sub>  |                           | V <sub>CC</sub> +0.3     | V     |                                       |       |
| V <sub>IL</sub>     | Input Low Voltage                              | 2.0-3.6         | V <sub>SS</sub> -0.3 |                           | $0.2 V_{CC}$             | V     |                                       |       |
| V <sub>OH1</sub>    | Output High Voltage                            | 2.0-3.6         | V <sub>CC</sub> -0.4 |                           |                          | V     | I <sub>OH</sub> = -0.5 mA             |       |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00,<br>P01) | 2.0-3.6         | V <sub>CC</sub> -0.8 |                           |                          | V     | I <sub>OH</sub> = -7 mA               |       |
| V <sub>OL1</sub>    | Output Low Voltage                             | 2.0-3.6         |                      |                           | 0.4                      | V     | I <sub>OL</sub> = 4.0 mA              |       |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36,<br>P37)  | 2.0-3.6         |                      |                           | 0.8                      | V     | I <sub>OL</sub> = 10 mA               |       |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage             | 2.0-3.6         |                      |                           | 25                       | mV    |                                       |       |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage             | 2.0-3.6         | 0                    |                           | V <sub>CC</sub><br>-1.75 | V     |                                       |       |



#### Table 19. DC Characteristics (Continued)

|                  |                                           |                 | T <sub>A</sub> = 0 °0 | C to +70           | °C  |       |                                                             |         |
|------------------|-------------------------------------------|-----------------|-----------------------|--------------------|-----|-------|-------------------------------------------------------------|---------|
| Symbol           | Parameter                                 | V <sub>cc</sub> | Min                   | Тур <sup>(7)</sup> | Max | Units | Conditions                                                  | Notes   |
| IIL              | Input Leakage                             | 2.0-3.6         | –1                    |                    | 1   | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub><br>Pull-ups disabled |         |
| R <sub>PU</sub>  | Pull-Up Resistance                        | 2.0             | 225                   |                    | 675 | kΩ    | V <sub>IN</sub> = 0 V, Pull-ups                             |         |
|                  |                                           | 3.6             | 75                    |                    | 275 | kΩ    | selected by<br>mask option                                  |         |
| I <sub>OL</sub>  | Output Leakage                            | 2.0-3.6         | -1                    |                    | 1   | μA    | $V_{IN}$ = 0 V, $V_{CC}$                                    |         |
| I <sub>CC</sub>  | Supply Current                            | 2.0             |                       | 1                  | 3   | mA    | at 8.0 MHz                                                  | 1, 2    |
|                  |                                           | 3.6             |                       | 5                  | 10  | mA    | at 8.0 MHz                                                  | 1, 2    |
| I <sub>CC1</sub> | Standby Current                           | 2.0             |                       | 0.5                | 1.6 | mA    | V <sub>IN</sub> = 0V, V <sub>CC</sub> at 8.0                | 1, 2, 6 |
|                  | (HALT Mode)                               | 3.6             |                       | 0.8                | 2.0 |       | MHz                                                         | 1, 2, 6 |
|                  |                                           |                 |                       |                    |     |       | Same as above                                               |         |
| I <sub>CC2</sub> | Standby Current                           | 2.0             |                       | 1.6                | 8   | μA    | $V_{IN}$ = 0 V, $V_{CC}$ WDT is                             | 3       |
|                  | (STOP Mode)                               | 3.6             |                       | 1.8                | 10  | μA    | not Running                                                 | 3       |
|                  |                                           | 2.0             |                       | 5                  | 20  | μA    | Same as above                                               | 3       |
|                  |                                           | 3.6             |                       | 8                  | 30  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is<br>Running    | 3       |
|                  |                                           |                 |                       |                    |     |       | Same as above                                               |         |
| I <sub>LV</sub>  | Standby Current<br>(Low Voltage)          |                 |                       | 1.2                | 6   | μA    | Measured at 1.3 V                                           | 4       |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage<br>Protection |                 |                       | 1.9                | 2.0 | V     | 8 MHz maximum<br>Ext. CLK Freq.                             |         |
| $V_{LVD}$        | Vcc Low Voltage<br>Detection              |                 |                       | 2.4                |     | V     |                                                             |         |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection             |                 |                       | 2.7                |     | V     |                                                             |         |

Notes

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VDD and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an infrared LED.

6. Comparator and Timers are on. Interrupt disabled.

7. Typical values shown are at 25 °C.

#### 80

## Packaging

Package information for all versions of Crimzon ZLP32300 is displayed in Figure 58 through Figure 65.



| SYMBOL | MILLIN    | ETER  | INCH     |       |  |
|--------|-----------|-------|----------|-------|--|
| STWDOL | MIN       | MAX   | MIN      | MAX   |  |
| A1     | 0.38      | 0.81  | .015     | .032  |  |
| A2     | 3.25      | 3.68  | .128     | .145  |  |
| В      | 0.41      | 0.51  | .016     | .020  |  |
| B1     | 1.47 1.57 |       | .058     | .062  |  |
| С      | 0.20      | 0.30  | .008     | .012  |  |
| D      | 25.65     | 26.16 | 1.010    | 1.030 |  |
| E      | 7.49 8.2  |       | .295     | .325  |  |
| E1     | 6.10      | 6.65  | .240     | .262  |  |
| e      | 2.54      | BSC   | .100 BSC |       |  |
| eA     | 7.87      | 9.14  | .310     | .360  |  |
| L      | 3.18      | 3.43  | .125     | .135  |  |
| Q1     | 1.42      | 1.65  | .056     | .065  |  |
| S      | 1.52      | 1.65  | .060     | .065  |  |

F

L\_\_\_



| CONTROLLING | DIMENSIONS | : | INCH |
|-------------|------------|---|------|







Note: ZiLOG supplies both options for production. Component layout PCB design should cover bigger option 01.







## Index

#### **Numerics**

16-bit counter/timer circuits 40 20-pin DIP package diagram 80 20-pin SSOP package diagram 82 28-pin DIP package diagram 84 28-pin SOIC package diagram 83 28-pin SSOP package diagram 85 40-pin DIP package diagram 85 48-pin SSOP package diagram 86 8-bit counter/timer circuits 36

### Α

absolute maximum ratings 75 AC characteristics 78 timing diagram 78 address spaces, basic 1 architecture 1 expanded register file 22

### В

basic address spaces 1 block diagram, ZLP32300 functional 3

### С

capacitance 76 characteristics AC 78 DC 76 clock 46 comparator inputs/outputs 18 configuration port 0 12 port 1 13 port 2 14 port 3 15

port 3 counter/timer 17 counter/timer 16-bit circuits 40 8-bit circuits 36 brown-out voltage/standby 58 clock 46 demodulation mode count capture flowchart 38 demodulation mode flowchart 39 EPROM selectable options 58 glitch filter circuitry 34 halt instruction 47 input circuit 33 interrupt block diagram 44 interrupt types, sources and vectors 45 oscillator configuration 46 output circuit 43 port configuration register 48 resets and WDT 57 SCLK circuit 50 stop instruction 47 stop mode recovery register 49 stop mode recovery register 2 54 stop mode recovery source 52 T16 demodulation mode **41** T16 transmit mode 40 T16 OUT in modulo-N mode 41 T16 OUT in single-pass mode 41 T8 demodulation mode 37 T8 transmit mode 34 T8 OUT in modulo-N mode **37** T8 OUT in single-pass mode 37 transmit mode flowchart 35 voltage detection and flags 59 watch-dog timer mode register 55 watch-dog timer time select 56 CTR(D)01h T8 and T16 Common Functions 29

### D

DC characteristics 76 demodulation mode count capture flowchart 38 flowchart 39 T16 41