

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E-XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 26                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                               |
| Data Converters            | A/D 10x12b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 32-TQFP                                                                    |
| Supplier Device Package    | 32-TQFP (7x7)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamd21e15l-aft |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| Inti                                      | oduction                                                                                                                                                                                                                                                           | 1                                        |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|
| Fea                                       | tures                                                                                                                                                                                                                                                              | 1                                        |  |
| 1.                                        | Description                                                                                                                                                                                                                                                        | 5                                        |  |
| 2.                                        | Configuration Summary                                                                                                                                                                                                                                              | 6                                        |  |
| 3.                                        | Ordering Information<br>3.1. SAM D21ExL<br>3.2. SAM D21GxL<br>3.3. Device Identification                                                                                                                                                                           | 7<br>7<br>7<br>7                         |  |
| 4.                                        | Block Diagram                                                                                                                                                                                                                                                      | 9                                        |  |
| 5.                                        | Pinout<br>5.1. SAM D21GxL<br>5.2. SAM D21ExL                                                                                                                                                                                                                       | . 10<br>10<br>11                         |  |
| 6.                                        | Product Mapping                                                                                                                                                                                                                                                    | . 12                                     |  |
| 7.                                        | Processor And Architecture.         7.1. Cortex M0+ Processor.         7.2. Nested Vector Interrupt Controller.         7.3. Micro Trace Buffer.         7.4. High-Speed Bus System.         7.5. AHB-APB Bridge.         7.6. PAC - Peripheral Access Controller. | . 13<br>13<br>14<br>16<br>17<br>18<br>19 |  |
| 8.                                        | Packaging Information                                                                                                                                                                                                                                              | .29                                      |  |
|                                           | 8.1.       Thermal Considerations                                                                                                                                                                                                                                  | 29<br>30<br>34                           |  |
| Th                                        | Microchip Web Site                                                                                                                                                                                                                                                 | . 35                                     |  |
| Cu                                        | stomer Change Notification Service                                                                                                                                                                                                                                 | 35                                       |  |
| Cu                                        | Customer Support                                                                                                                                                                                                                                                   |                                          |  |
| Product Identification System             |                                                                                                                                                                                                                                                                    |                                          |  |
| Microchip Devices Code Protection Feature |                                                                                                                                                                                                                                                                    |                                          |  |
| Legal Notice                              |                                                                                                                                                                                                                                                                    |                                          |  |
| Tra                                       | demarks                                                                                                                                                                                                                                                            | . 37                                     |  |

| Quality Management System Certified by DNV | 37 |
|--------------------------------------------|----|
| Worldwide Sales and Service                | 38 |

# 1. Description

The SAM D21L is a series of low-power microcontrollers using the 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ processor, and offered in 32- and 48-pin packages with up to 64KB Flash and 8KB of SRAM. The SAM D21L operate at a maximum frequency of 48MHz and reach 2.46 CoreMark/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces.

The SAM D21L microcontrollers provide the following features: In-system programmable Flash, twelvechannel direct memory access (DMA) controller, 12 channel Event System, programmable interrupt controller, up to 52 programmable I/O pins, 32-bit real-time clock and calendar, up to five 16-bit Timer/ Counters (TC) and three 24-bit Timer/Counters for Control (TCC), where each TC can be configured to perform frequency and waveform generation, accurate program execution timing or input capture with time and frequency measurement of digital signals. The TCs can operate in 8- or 16-bit mode, selected TCs can be cascaded to form a 32-bit TC, and three timer/counters have extended functions optimized for motor, lighting and other control applications. The series provide up to six Serial Communication Modules (SERCOM) that each can be configured to act as an USART, UART, SPI, I<sup>2</sup>C up to 3.4MHz, SMBus, PMBus, and LIN slave; up to eighteen-channel 350ksps 12-bit ADC with programmable gain and optional oversampling and decimation supporting up to 16-bit resolution, one 10-bit 350ksps DAC, four analog comparators with window mode; programmable Watchdog Timer, brown-out detector and poweron reset and two-pin Serial Wire Debug (SWD) program and debug interface.

All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies, enabling power saving by running each peripheral at its optimal clock frequency, and thus maintaining a high CPU frequency while reducing power consumption.

The SAM D21L microcontrollers have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking. This feature allows the peripheral to wake up from sleep based on predefined conditions, and thus allows the CPU to wake up only when needed, e.g. when a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode.

The Flash program memory can be reprogrammed in-system through the SWD interface. The same interface can be used for non-intrusive on-chip debug of application code. A boot loader running in the device can use any communication interface to download and upgrade the application program in the Flash memory.

The SAM D21L microcontrollers are supported with a full suite of program and system development tools, including C compilers, macro assemblers, program debugger/simulators, programmers and evaluation kits.

# 3. Ordering Information



A = Default Variant

L = Pinout optimized for analog and PWM

## 3.1 SAM D21ExL

| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Temperature Range | Package | Carrier Type |
|------------------|---------------|--------------|-------------------|---------|--------------|
| ATSAMD21E15L-MNT | 32K           | 4K           | 105°C             | QFN32   | Tape & Reel  |
| ATSAMD21E15L-MFT | 32K           | 4K           | 125°C             | QFN32   | Tape & Reel  |
| ATSAMD21E15L-AFT | 32K           | 4K           | 125°C             | TQFP32  | Tape & Reel  |
| ATSAMD21E16L-MNT | 64K           | 8K           | 105°C             | QFN32   | Tape & Reel  |
| ATSAMD21E16L-MFT | 64K           | 8K           | 125°C             | QFN32   | Tape & Reel  |
| ATSAMD21E16L-AFT | 64K           | 8K           | 125°C             | TQFP32  | Tape & Reel  |

# 3.2 SAM D21GxL

| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Temperature Range | Package | Carrier Type |
|------------------|---------------|--------------|-------------------|---------|--------------|
| ATSAMD21G16L-MUT | 64K           | 8К           | 85°C              | QFN48   | Tape & Reel  |
| ATSAMD21G16L-MNT | 64K           | 8K           | 105°C             | QFN48   | Tape & Reel  |

# 3.3 Device Identification

The DSU - Device Service Unit peripheral provides the Device Selection bits in the Device Identification register (DID.DEVSEL) in order to identify the device by software. The SAM D21L variants have a reset value of DID=0x1001drxx, with the LSB identifying the die number ('d'), the die revision ('r') and the device selection ('xx').

## 5.2 SAM D21ExL

#### 5.2.1 QFN32 / TQFP32



# 6. Product Mapping

Figure 6-1. SAM D21L Product Mapping



| AHB-APB Bridge C |                        |  |
|------------------|------------------------|--|
| 0x42000000       | PAC2                   |  |
| 0x42000400       | EVSYS                  |  |
| 0x42000800       | SERCOM0                |  |
| 0x42000C00       | SERCOM1                |  |
| 0x42001000       | SERCOM2                |  |
| 0x42001400       | SERCOM3                |  |
| 0x42001800       | SERCOM4(1)             |  |
| 0x42001C00       | SERCOM5 <sup>(1)</sup> |  |
| 0x42002000       | TCC0                   |  |
| 0x42002400       | TCC1                   |  |
| 0x42002800       | TCC2                   |  |
| 0x42002C00       | TC3                    |  |
| 0x42003000       | TC4                    |  |
| 0x42003400       | TC5                    |  |
| 0x42003C00       | TC6 <sup>(1)</sup>     |  |
| 0x42004000       | TC7 <sup>(1)</sup>     |  |
| 0x42004400       | ADC                    |  |
| 0x42004800       | AC                     |  |
| 0x42004C00       | DAC                    |  |
| 0x42005000       | Reserved               |  |
| 0x42005400       | Reserved               |  |
| 0x42005800       | AC1                    |  |
| 0x42FFFFFF       | Reserved               |  |

This figure represents the full configuration of the SAM D21L with maximum flash and SRAM capabilities and a full set of peripherals. Refer to the configuration summary for details.

# 7. Processor And Architecture

## 7.1 Cortex M0+ Processor

The SAM D21L implements the ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ processor, based on the ARMv6 Architecture and Thumb<sup>®</sup>-2 ISA. The Cortex M0+ is 100% instruction set compatible with its predecessor, the Cortex-M0 core, and upward compatible to Cortex-M3 and M4 cores. The ARM Cortex-M0+ implemented is revision r0p1. For more information refer to http://www.arm.com.

## 7.1.1 Cortex M0+ Configuration Table 7-1. Cortex M0+ Configuration

| Features                         | Configurable option          | Device configuration  |
|----------------------------------|------------------------------|-----------------------|
| Interrupts                       | External interrupts 0-32     | 28                    |
| Data endianness                  | Little-endian or big-endian  | Little-endian         |
| SysTick timer                    | Present or absent            | Present               |
| Number of watchpoint comparators | 0, 1, 2                      | 2                     |
| Number of breakpoint comparators | 0, 1, 2, 3, 4                | 4                     |
| Halting debug support            | Present or absent            | Present               |
| Multiplier                       | Fast or small                | Fast (single cycle)   |
| Single-cycle I/O port            | Present or absent            | Present               |
| Wake-up interrupt controller     | Supported or not supported   | Not supported         |
| Vector Table Offset Register     | Present or absent            | Present               |
| Unprivileged/Privileged support  | Present or absent            | Absent <sup>(1)</sup> |
| Memory Protection Unit           | Not present or 8-region      | Not present           |
| Reset all registers              | Present or absent            | Absent                |
| Instruction fetch width          | 16-bit only or mostly 32-bit | 32-bit                |

#### Note:

1. All software run in privileged mode only.

The ARM Cortex-M0+ core has two bus interfaces:

- Single 32-bit AMBA-3 AHB-Lite system interface that provides connections to peripherals and all system memory, which includes flash and RAM.
- Single 32-bit I/O port bus interfacing to the PORT with 1-cycle loads and stores.

## 7.1.2 Cortex-M0+ Peripherals

- System Control Space (SCS)
  - The processor provides debug through registers in the SCS. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- System Timer (SysTick)

- The System Timer is a 24-bit timer that extends the functionality of both the processor and the NVIC. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- Nested Vectored Interrupt Controller (NVIC)
  - External interrupt signals connect to the NVIC, and the NVIC prioritizes the interrupts. Software can set the priority of each interrupt. The NVIC and the Cortex-M0+ processor core are closely coupled, providing low latency interrupt processing and efficient processing of late arriving interrupts. Refer to Nested Vector Interrupt Controller and the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- System Control Block (SCB)
  - The System Control Block provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. Refer to the Cortex-M0+ Devices Generic User Guide for details (www.arm.com).
- Micro Trace Buffer (MTB)
  - The CoreSight MTB-M0+ (MTB) provides a simple execution trace capability to the Cortex-M0+ processor. Refer to section Micro Trace Buffer and the CoreSight MTB-M0+ Technical Reference Manual for details (www.arm.com).

#### 7.1.3 Cortex-M0+ Address Map

#### Table 7-2. Cortex-M0+ Address Map

| Address                               | Peripheral                                  |
|---------------------------------------|---------------------------------------------|
| 0xE000E000                            | System Control Space (SCS)                  |
| 0xE000E010                            | System Timer (SysTick)                      |
| 0xE000E100                            | Nested Vectored Interrupt Controller (NVIC) |
| 0xE000ED00                            | System Control Block (SCB)                  |
| 0x41006000 (see also Product Mapping) | Micro Trace Buffer (MTB)                    |

#### 7.1.4 I/O Interface

#### 7.1.4.1 Overview

Because accesses to the AMBA<sup>®</sup> AHB-Lite<sup>™</sup> and the single cycle I/O interface can be made concurrently, the Cortex-M0+ processor can fetch the next instructions while accessing the I/Os. This enables single cycle I/O accesses to be sustained for as long as needed. Refer to *CPU Local Bus* for more information.

#### 7.1.4.2 Description

Direct access to PORT registers.

## 7.2 Nested Vector Interrupt Controller

#### 7.2.1 Overview

The Nested Vectored Interrupt Controller (NVIC) in the SAM D21L supports 32 interrupt lines with four different priority levels. For more details, refer to the Cortex-M0+ Technical Reference Manual (www.arm.com).

#### 7.2.2 Interrupt Line Mapping

Each of the 28 interrupt lines is connected to one peripheral instance, as shown in the table below. Each peripheral can have one or more interrupt flags, located in the peripheral's Interrupt Flag Status and Clear

(INTFLAG) register. The interrupt flag is set when the interrupt condition occurs. Each interrupt in the peripheral can be individually enabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated from the peripheral when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt requests for one peripheral are ORed together on system level, generating one interrupt request for each peripheral. An interrupt request will set the corresponding interrupt pending bit in the NVIC interrupt pending registers (SETPEND/CLRPEND bits in ISPR/ICPR). For the NVIC to activate the interrupt, it must be enabled in the NVIC interrupt enable register (SETENA/CLRENA bits in ISER/ICER). The NVIC interrupt priority registers IPR0-IPR7 provide a priority field for each interrupt.

| Peripheral Source                          | NVIC Line |
|--------------------------------------------|-----------|
| EIC NMI – External Interrupt Controller    | NMI       |
| PM – Power Manager                         | 0         |
| SYSCTRL – System Control                   | 1         |
| WDT – Watchdog Timer                       | 2         |
| RTC – Real Time Counter                    | 3         |
| EIC – External Interrupt Controller        | 4         |
| NVMCTRL – Non-Volatile Memory Controller   | 5         |
| DMAC - Direct Memory Access Controller     | 6         |
| Reserved                                   | 7         |
| EVSYS – Event System                       | 8         |
| SERCOM0 – Serial Communication Interface 0 | 9         |
| SERCOM1 – Serial Communication Interface 1 | 10        |
| SERCOM2 – Serial Communication Interface 2 | 11        |
| SERCOM3 – Serial Communication Interface 3 | 12        |
| SERCOM4 – Serial Communication Interface 4 | 13        |
| SERCOM5 – Serial Communication Interface 5 | 14        |
| TCC0 – Timer Counter for Control 0         | 15        |
| TCC1 – Timer Counter for Control 1         | 16        |
| TCC2 – Timer Counter for Control 2         | 17        |
| TC3 – Timer Counter 3                      | 18        |
| TC4 – Timer Counter 4                      | 19        |
| TC5 – Timer Counter 5                      | 20        |
| TC6 – Timer Counter 6                      | 21        |
| TC7 – Timer Counter 7                      | 22        |
| ADC – Analog-to-Digital Converter          | 23        |

#### Table 7-3. Interrupt Line Mapping

# 7.4 High-Speed Bus System

#### 7.4.1 Features

High-Speed Bus Matrix has the following features:

- Symmetric crossbar bus switch implementation
- Allows concurrent accesses from different masters to different slaves
- 32-bit data bus
- Operation at a one-to-one clock frequency with the bus masters

#### 7.4.2 Configuration

#### Table 7-4. Bus Matrix Masters

| Bus Matrix Masters          | Master ID |
|-----------------------------|-----------|
| CM0+ - Cortex M0+ Processor | 0         |
| DSU - Device Service Unit   | 1         |

#### Table 7-5. Bus Matrix Slaves

| Bus Matrix Slaves     | Slave ID |
|-----------------------|----------|
| Internal Flash Memory | 0        |
| AHB-APB Bridge A      | 1        |
| AHB-APB Bridge B      | 2        |
| AHB-APB Bridge C      | 3        |

#### 7.4.3 SRAM Quality of Service

To ensure that masters with latency requirements get sufficient priority when accessing RAM, the different masters can be configured to have a given priority for different type of access.

The Quality of Service (QoS) level is independently selected for each master accessing the RAM. For any access to the RAM the RAM also receives the QoS level. The QoS levels and their corresponding bit values for the QoS level configuration is shown in Table. Quality of Service.

| Value | Name    | Description                         |
|-------|---------|-------------------------------------|
| 00    | DISABLE | Background (no sensitive operation) |
| 01    | LOW     | Sensitive Bandwidth                 |
| 10    | MEDIUM  | Sensitive Latency                   |
| 11    | HIGH    | Critical Latency                    |

#### Table 7-6. Quality of Service

If a master is configured with QoS level 0x00 or 0x01 there will be minimum one cycle latency for the RAM access.

The priority order for concurrent accesses are decided by two factors. First the QoS level for the master and then a static priority given by table nn-mm (table: SRAM port connection) where the lowest port ID has the highest static priority.

### 7.6.2 Register Description

Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Refer to the Product Mapping for PAC locations.

#### 7.6.2.1 PAC0 Register Description

Write Protect Clear

 Name:
 WPCLR

 Offset:
 0x00

 Reset:
 0x000000

 Property:

| Bit    | 31 | 30  | 29  | 28  | 27   | 26      | 25  | 24 |
|--------|----|-----|-----|-----|------|---------|-----|----|
|        |    |     |     |     |      |         |     |    |
| Access |    |     |     |     |      |         |     |    |
| Reset  |    |     |     |     |      |         |     |    |
|        |    |     |     |     |      |         |     |    |
| Bit    | 23 | 22  | 21  | 20  | 19   | 18      | 17  | 16 |
|        |    |     |     |     |      |         |     |    |
| Access |    |     |     |     |      |         |     |    |
| Reset  |    |     |     |     |      |         |     |    |
|        |    |     |     |     |      |         |     | _  |
| Bit    | 15 | 14  | 13  | 12  | 11   | 10      | 9   | 8  |
|        |    |     |     |     |      |         |     |    |
| Access |    |     |     |     |      |         |     |    |
| Reset  |    |     |     |     |      |         |     |    |
|        |    |     |     |     |      |         |     |    |
| Bit    | 7  | 6   | 5   | 4   | 3    | 2       | 1   | 0  |
|        |    | EIC | RTC | WDT | GCLK | SYSCTRL | PM  |    |
| Access |    | R/W | R/W | R/W | R/W  | R/W     | R/W |    |
| Reset  |    | 0   | 0   | 0   | 0    | 0       | 0   |    |

#### Bit 6 – EIC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 5 – RTC

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

### Bit 1 – PM

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### 7.6.2.2 PAC1 Register Description

Write Protect Clear

| Name:            | WPCLR    |
|------------------|----------|
| Offset:          | 0x00     |
| Reset:           | 0x000002 |
| <b>Property:</b> | _        |

| Bit    | 31 | 30  | 29 | 28 | 27   | 26      | 25  | 24 |
|--------|----|-----|----|----|------|---------|-----|----|
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 23 | 22  | 21 | 20 | 19   | 18      | 17  | 16 |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 15 | 14  | 13 | 12 | 11   | 10      | 9   | 8  |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 7  | 6   | 5  | 4  | 3    | 2       | 1   | 0  |
|        |    | MTB |    |    | PORT | NVMCTRL | DSU |    |
| Access |    | R/W |    |    | R/W  | R/W     | R/W |    |
| Reset  |    | 0   |    |    | 0    | 0       | 1   |    |

#### Bit 6 – MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 3 – PORT

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 2 – NVMCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

### Bit 1 – DSU

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Write Protect Set

| Name:     | WPSET    |
|-----------|----------|
| Offset:   | 0x04     |
| Reset:    | 0x000002 |
| Property: | -        |

| Bit    | 31 | 30  | 29 | 28 | 27   | 26      | 25  | 24 |
|--------|----|-----|----|----|------|---------|-----|----|
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 23 | 22  | 21 | 20 | 19   | 18      | 17  | 16 |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 15 | 14  | 13 | 12 | 11   | 10      | 9   | 8  |
|        |    |     |    |    |      |         |     |    |
| Access |    |     | •  |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 7  | 6   | 5  | 4  | 3    | 2       | 1   | 0  |
|        |    | MTB |    |    | PORT | NVMCTRL | DSU |    |
| Access |    | R/W |    |    | R/W  | R/W     | R/W |    |
| Reset  |    | 0   |    |    | 0    | 0       | 1   |    |

#### Bit 6 – MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

## Bit 3 – PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 2 – NVMCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 1 – DSU

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### 7.6.2.3 PAC2 Register Description

Write Protect Clear

 Name:
 WPCLR

 Offset:
 0x00

 Reset:
 0x00800000

 Property:
 –



# 32-bit ARM-Based Microcontrollers

| Bit    | 15  | 14  | 13  | 12  | 11  | 10   | 9     | 8    |
|--------|-----|-----|-----|-----|-----|------|-------|------|
|        | TC7 | TC4 | TC5 | TC4 | TC3 | TCC2 | TCC1  | TCC0 |
| Access | R/W | R/W | R/W | R/W | R/W | R/W  | R/W   | R/W  |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0    | 0     | 0    |
| Bit    | 7   | 6   | 5   | 4   | 3   | 2    | 1     | 0    |
|        |     |     |     |     |     |      | EVSYS |      |
| Access |     | •   |     |     |     |      | R/W   |      |
| Reset  |     |     |     |     |     |      | 0     |      |

#### Bit 18 – DAC:

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 17 – AC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 16 – ADC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bits 11, 12, 13, 14, 15 - TC3, TC4, TC5, TC4, TC7

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bits 8, 9, 10 – TCCn

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

## Bit 1 – EVSYS

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bits 0:1, 2:3, 4:5, 6:7, 8:9, 10:11 – SERCOMn

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

Write Protect Set

| Name:       | WPSET     |  |  |
|-------------|-----------|--|--|
| Offset:     | 0x04      |  |  |
| Reset:      | 0x0080000 |  |  |
| Property: – |           |  |  |

| Bit    | 31      | 30      | 29      | 28      | 27      | 26      | 25    | 24   |
|--------|---------|---------|---------|---------|---------|---------|-------|------|
| [      |         |         |         |         |         |         |       |      |
| Access |         |         |         |         |         |         |       |      |
| Reset  |         |         |         |         |         |         |       |      |
|        |         |         |         |         |         |         |       |      |
| Bit    | 23      | 22      | 21      | 20      | 19      | 18      | 17    | 16   |
|        |         |         |         |         |         | DAC     | AC    | ADC  |
| Access |         |         |         |         |         | R/W     | R/W   | R/W  |
| Reset  |         |         |         |         |         | 0       | 0     | 0    |
|        |         |         |         |         |         |         |       |      |
| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9     | 8    |
| [      | TC7     | TC6     | TC5     | TC4     | TC3     | TCC2    | TCC1  | TCC0 |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   | R/W  |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     | 0    |
|        |         |         |         |         |         |         |       |      |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1     | 0    |
|        | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS |      |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   |      |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     |      |

#### Bit 18 – DAC:

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

### Bit 17 – AC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 16 – ADC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bits 11, 12, 13, 14, 15 – TC3, TC4, TC5, TC6, TC7

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bits 8, 9, 10 – TCCn

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bits 2, 3, 4, 5, 6, 7 – SERCOMn

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 1 – EVSYS

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

| Table 8-5. Device and Package Maximum Weight |  |
|----------------------------------------------|--|
|----------------------------------------------|--|

| 100                               | mg     |  |  |  |
|-----------------------------------|--------|--|--|--|
| Table 8-6. Package Charateristics |        |  |  |  |
| Moisture Sensitivity Level MSL3   |        |  |  |  |
| Table 8-7. Package Reference      |        |  |  |  |
| JEDEC Drawing Reference           | MS-026 |  |  |  |
| JESD97 Classification             | E3     |  |  |  |

# The Microchip Web Site

Microchip provides online support via our web site at http://www.microchip.com/. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at http://www.microchip.com/. Under "Design Support", click on "Customer Change Notification" and follow the registration instructions.

# **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

Related Links Worldwide Sales and Service

# **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



L = Pinout optimized for analog and PWM

#### Note:

- 1. Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.
- 2. Small form-factor packaging options may be available. Please check http://www.microchip.com/ packaging for small-form factor package availability, or contact your local Sales Office.

# Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet. •
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

# Legal Notice

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR