

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 35                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 28x10b; D/A 1x5b, 1x8b                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1717t-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16(L)F1717/8/9

## **Table of Contents**

| 1.0  | Device Overview                                                           |     |
|------|---------------------------------------------------------------------------|-----|
| 2.0  | Enhanced Mid-Range CPU                                                    |     |
| 3.0  | Memory Organization                                                       |     |
| 4.0  | Device Configuration                                                      | 55  |
| 5.0  | Resets                                                                    | 60  |
| 6.0  | Oscillator Module (with Fail-Safe Clock Monitor)                          |     |
| 7.0  | Interrupts                                                                |     |
| 8.0  | Power-Down Mode (Sleep)                                                   |     |
| 9.0  | Watchdog Timer (WDT)                                                      | 102 |
| 10.0 | Flash Program Memory Control                                              | 106 |
| 11.0 | I/O Ports                                                                 | 122 |
| 12.0 | Peripheral Pin Select (PPS) Module                                        | 150 |
| 13.0 | Interrupt-On-Change                                                       | 156 |
| 14.0 | Fixed Voltage Reference (FVR)                                             | 163 |
| 15.0 | Temperature Indicator Module                                              | 166 |
| 16.0 | Comparator Module                                                         | 168 |
| 17.0 | Pulse Width Modulation (PWM)                                              | 177 |
| 18.0 | Complementary Output Generator (COG) Module                               | 184 |
| 19.0 | Configurable Logic Cell (CLC)                                             | 218 |
| 20.0 | Numerically Controlled Oscillator (NCO) Module                            | 233 |
| 21.0 | Analog-to-Digital Converter (ADC) Module                                  |     |
| 22.0 | Operational Amplifier (OPA) Modules                                       | 255 |
| 23.0 | 8-Bit Digital-to-Analog Converter (DAC1) Module                           | 258 |
| 24.0 | 5-Bit Digital-to-Analog Converter (DAC2) Module                           |     |
| 25.0 | Zero-Cross Detection (ZCD) Module                                         |     |
| 26.0 | Timer0 Module                                                             |     |
| 27.0 | Timer1 Module with Gate Control                                           |     |
| 28.0 | Timer2/4/6 Module                                                         | 282 |
| 29.0 | Capture/Compare/PWM Modules                                               |     |
| 30.0 | Master Synchronous Serial Port (MSSP) Module                              | 295 |
| 31.0 | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | 351 |
| 32.0 | In-Circuit Serial Programming (ICSP™)                                     | 381 |
| 33.0 | Instruction Set Summary                                                   | 383 |
| 34.0 | Electrical Specifications                                                 | 397 |
| 35.0 | DC and AC Characteristics Graphs and Charts                               | 432 |
| 36.0 | Development Support                                                       | 454 |
| 37.0 | Packaging Information                                                     | 458 |
| Appe | endix A: Data Sheet Revision History                                      | 479 |

## 3.2.1 READING PROGRAM MEMORY AS DATA

There are two methods of accessing constants in program memory. The first method is to use tables of RETLW instructions. The second method is to set an FSR to point to the program memory.

#### 3.2.1.1 RETLW Instruction

The RETLW instruction can be used to provide access to tables of constants. The recommended way to create such a table is shown in Example 3-1.

EXAMPLE 3-1: RETLW INSTRUCTION

| constants         |                     |  |  |  |  |  |  |  |
|-------------------|---------------------|--|--|--|--|--|--|--|
| BRW               | ;Add Index in W to  |  |  |  |  |  |  |  |
|                   | ;program counter to |  |  |  |  |  |  |  |
|                   | ;select data        |  |  |  |  |  |  |  |
| RETLW DATA0       | ;Index0 data        |  |  |  |  |  |  |  |
| RETLW DATA1       | ;Index1 data        |  |  |  |  |  |  |  |
| RETLW DATA2       |                     |  |  |  |  |  |  |  |
| RETLW DATA3       |                     |  |  |  |  |  |  |  |
|                   |                     |  |  |  |  |  |  |  |
|                   |                     |  |  |  |  |  |  |  |
| my_function       |                     |  |  |  |  |  |  |  |
| ; LOTS OF CODE    |                     |  |  |  |  |  |  |  |
| MOVLW DATA_INDEX  |                     |  |  |  |  |  |  |  |
| call constants    |                     |  |  |  |  |  |  |  |
| ; THE CONSTANT IS | IN W                |  |  |  |  |  |  |  |
|                   |                     |  |  |  |  |  |  |  |

The BRW instruction makes this type of table very simple to implement. If your code must remain portable with previous generations of microcontrollers, then the BRW instruction is not available, so the older table read method must be used.

#### 3.2.1.2 Indirect Read with FSR

The program memory can be accessed as data by setting bit 7 of the FSRxH register and reading the matching INDFx register. The MOVIW instruction will place the lower eight bits of the addressed word in the W register. Writes to the program memory cannot be performed via the INDF registers. Instructions that access the program memory via the FSR require one extra instruction cycle to complete. Example 3-2 demonstrates accessing the program memory via an FSR.

The high directive will set bit<7> if a label points to a location in program memory.

### EXAMPLE 3-2: ACCESSING PROGRAM MEMORY VIA FSR

| constants                          |
|------------------------------------|
| DW DATAO ;First constant           |
| DW DATA1 ;Second constant          |
| DW DATA2                           |
| DW DATA3                           |
| my_function                        |
| ; LOTS OF CODE                     |
| MOVLW DATA_INDEX                   |
| ADDLW LOW constants                |
| MOVWF FSR1L                        |
| MOVLW HIGH constants;MSb sets      |
| automatically                      |
| MOVWF FSR1H                        |
| BTFSC STATUS, C ;carry from ADDLW? |
| INCF FSR1H, f ;yes                 |
| MOVIW 0[FSR1]                      |
| ;THE PROGRAM MEMORY IS IN W        |

## 3.3 Data Memory Organization

The data memory is partitioned in 32 memory banks with 128 bytes in a bank. Each bank consists of (see Figure 3-3):

- 12 core registers
- 20 Special Function Registers (SFR)
- Up to 80 bytes of General Purpose RAM (GPR)
- 16 bytes of common RAM

The active bank is selected by writing the bank number into the Bank Select Register (BSR). Unimplemented memory will read as '0'. All data memory can be accessed either directly (via instructions that use the file registers) or indirectly via the two File Select Registers (FSR). See **Section 3.7** "Indirect Addressing" for more information.

Data memory uses a 12-bit address. The upper five bits of the address define the Bank address and the lower seven bits select the registers/RAM in that bank.

## 3.3.1 CORE REGISTERS

The core registers contain the registers that directly affect the basic operation. The core registers occupy the first 12 addresses of every data memory bank (addresses x00h/x08h through x0Bh/x8Bh). These registers are listed below in Table 3-2. For detailed information, see Table 3-11.

| Name    | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   | Register<br>on Page |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------------------|
| ANSELB  |         | —       | ANSB5   | ANSB4   | ANSB3   | ANSB2   | ANSB1   | ANSB0   | 131                 |
| INLVLB  | INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 | 132                 |
| LATB    | LATB7   | LATB6   | LATB5   | LATB4   | LATB3   | LATB2   | LATB1   | LATB0   | 130                 |
| ODCONB  | ODB7    | ODB6    | ODB5    | ODB4    | ODB3    | ODB2    | ODB1    | ODB0    | 132                 |
| PORTB   | RB7     | RB6     | RB5     | RB4     | RB3     | RB2     | RB1     | RB0     | 130                 |
| SLRCONB | SLRB7   | SLRB6   | SLRB5   | SLRB4   | SLRB3   | SLRB2   | SLRB1   | SLRB0   | 132                 |
| TRISB   | TRISB7  | TRISB6  | TRISB5  | TRISB4  | TRISB3  | TRISB2  | TRISB1  | TRISB0  | 130                 |
| WPUB    | WPUB7   | WPUB6   | WPUB5   | WPUB4   | WPUB3   | WPUB2   | WPUB1   | WPUB0   | 131                 |

**Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTB.

## 11.6 Register Definitions: PORTC

| R/W-x/u                                 | R/W-x/u | R/W-x/u           | R/W-x/u                                               | R/W-x/u                            | R/W-x/u | R/W-x/u | R/W-x/u |
|-----------------------------------------|---------|-------------------|-------------------------------------------------------|------------------------------------|---------|---------|---------|
| RC7                                     | RC6     | RC5               | RC4                                                   | RC3                                | RC2     | RC1     | RC0     |
| bit 7                                   |         |                   |                                                       |                                    |         |         | bit 0   |
|                                         |         |                   |                                                       |                                    |         |         |         |
| Legend:                                 |         |                   |                                                       |                                    |         |         |         |
| R = Readable b                          | oit     | W = Writable I    | bit                                                   | U = Unimplemented bit, read as '0' |         |         |         |
| u = Bit is unchanged x = Bit is unknown |         |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |
| '1' = Bit is set                        |         | '0' = Bit is clea | ared                                                  |                                    |         |         |         |

#### REGISTER 11-17: PORTC: PORTC REGISTER

bit 7-0 RC<7:0>: PORTC General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is return of actual I/O pin values.

## REGISTER 11-18: TRISC: PORTC TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

- TRISC<7:0>: PORTC Tri-State Control bits
- 1 = PORTC pin configured as an input (tri-stated)
- 0 = PORTC pin configured as an output

## REGISTER 11-19: LATC: PORTC DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATC7   | LATC6   | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-0 LATC<7:0>: PORTC Output Latch Value bits

| REGISTER 11-39: | SLRCONE: PORTE SLEW RATE CONTROL REGISTER <sup>(1)</sup> |  |
|-----------------|----------------------------------------------------------|--|
|                 |                                                          |  |

| U-0                               | U-0 | U-0 | U-0 | U-0                                | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |
|-----------------------------------|-----|-----|-----|------------------------------------|---------|---------|---------|--|
| —                                 | —   | —   |     | —                                  | SLRE2   | SLRE1   | SLRE0   |  |
| bit 7                             |     |     |     |                                    |         |         | bit 0   |  |
|                                   |     |     |     |                                    |         |         |         |  |
| Legend:                           |     |     |     |                                    |         |         |         |  |
| R = Readable bit W = Writable bit |     |     |     | U = Unimplemented bit, read as '0' |         |         |         |  |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-3 Unimplemented: Read as '0'

| E Slew Rate Enable bits |
|-------------------------|
| respectively            |
| te is limited           |
| at maximum rate         |
|                         |

Note 1: PIC16(L)F1717/9 only.

## REGISTER 11-40: INLVLE: PORTE INPUT LEVEL CONTROL REGISTER<sup>(1)</sup>

| U-0   | U-0 | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-------|-----|-----|-----|---------|---------|---------|---------|
| —     | —   | —   | —   | INLVLE3 | INLVLE2 | INLVLE1 | INLVLE0 |
| bit 7 |     |     |     |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | <b>Unimplemented:</b> | Read | as | '0' |
|---------|-----------------------|------|----|-----|
|         |                       |      |    |     |

| bit 3-0 | INLVLE<3:0>: PORTE Input Level Select bits              |
|---------|---------------------------------------------------------|
|         | For RE<3:0> pins, respectively                          |
|         | 1 = Port pin digital input operates with ST thresholds  |
|         | 0 = Port pin digital input operates with TTL thresholds |
|         |                                                         |

Note 1: PIC16(L)F1717/9 only.

## 17.1.5 PWM RESOLUTION

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is ten bits when PR2 is 255. The resolution is a function of the PR2 register value as shown by Equation 17-4.

## EQUATION 17-4: PWM RESOLUTION

Resolution =  $\frac{\log[4(PR2 + 1)]}{\log(2)}$  bits

Note: If the pulse width value is greater than the period the assigned PWM pin(s) will remain unchanged.

## TABLE 17-1: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 0.31 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale            | 64       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

#### TABLE 17-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 0.31 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
|---------------------------|----------|----------|-----------|-----------|------------|-----------|
| Timer Prescale            | 64       | 4        | 1         | 1         | 1          | 1         |
| PR2 Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C       | 0x09      |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5          | 5         |

## 17.1.6 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the PWMx pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 17.1.7 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency (Fosc). Any changes in the system clock frequency will result in changes to the PWM frequency. Refer to Section 6.0 "Oscillator Module (with Fail-Safe Clock Monitor)" for additional details.

## 17.1.8 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the PWM registers to their Reset states.

#### REGISTER 18-4: COGxRSIM: COG RISING EVENT SOURCE INPUT MODE REGISTER

bit 0

GxRSIM0: COGx Rising Event Input Source 0 Mode bit

GxRIS0 = 1:

1 = Pin selected with COGxPPS control low-to-high transition will cause a rising event after rising event phase delay

0 = Pin selected with COGxPPS control high level will cause an immediate rising event GxRIS0 = 0:

Pin selected with COGxPPS control has no effect on rising event

## 19.1.5 CLCx SETUP STEPS

The following steps should be followed when setting up the CLCx:

- Disable CLCx by clearing the LCxEN bit.
- Select desired inputs using CLCxSEL0 through CLCxSEL3 registers (See Table 19-1).
- Clear any associated ANSEL bits.
- Set all TRIS bits associated with inputs.
- Clear all TRIS bits associated with outputs.
- Enable the chosen inputs through the four gates using CLCxGLS0, CLCxGLS1, CLCxGLS2, and CLCxGLS3 registers.
- Select the gate output polarities with the LCxPOLy bits of the CLCxPOL register.
- Select the desired logic function with the LCxMODE<2:0> bits of the CLCxCON register.
- Select the desired polarity of the logic output with the LCxPOL bit of the CLCxPOL register. (This step may be combined with the previous gate output polarity step).
- If driving a device pin, set the desired pin PPS control register and also clear the TRIS bit corresponding to that output.
- If interrupts are desired, configure the following bits:
  - Set the LCxINTP bit in the CLCxCON register for rising event.
  - Set the LCxINTN bit in the CLCxCON register for falling event.
  - Set the CLCxIE bit of the associated PIE registers.
  - Set the GIE and PEIE bits of the INTCON register.
- Enable the CLCx by setting the LCxEN bit of the CLCxCON register.

## 19.2 CLCx Interrupts

An interrupt will be generated upon a change in the output value of the CLCx when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in each CLC for this purpose.

The CLCxIF bit of the associated PIR registers will be set when either edge detector is triggered and its associated enable bit is set. The LCxINTP enables rising edge interrupts and the LCxINTN bit enables falling edge interrupts. Both are located in the CLCxCON register.

To fully enable the interrupt, set the following bits:

- LCxON bit of the CLCxCON register
- · CLCxIE bit of the associated PIE registers
- LCxINTP bit of the CLCxCON register (for a rising edge detection)
- LCxINTN bit of the CLCxCON register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

The CLCxIF bit of the associated PIR registers, must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

## 19.3 Output Mirror Copies

Mirror copies of all LCxCON output bits are contained in the CLCxDATA register. Reading this register reads the outputs of all CLCs simultaneously. This prevents any reading skew introduced by testing or reading the CLCxOUT bits in the individual CLCxCON registers.

## 19.4 Effects of a Reset

The CLCxCON register is cleared to zero as the result of a Reset. All other selection and gating values remain unchanged.

## 19.5 Operation During Sleep

The CLC module operates independently from the system clock and will continue to run during Sleep, provided that the input sources selected remain active.

The HFINTOSC remains active during Sleep when the CLC module is enabled and the HFINTOSC is selected as an input source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and as a CLC input source, when the CLC is enabled, the CPU will go idle during Sleep, but the CLC will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

## PIC16(L)F1717/8/9





## 21.2.6 ADC CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - Disable pin output driver (Refer to the TRIS register)
  - Configure pin as analog (Refer to the ANSEL register)
  - Disable weak pull-ups either globally (Refer to the OPTION\_REG register) or individually (Refer to the appropriate WPUx register)
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - Configure voltage reference
  - · Select ADC input channel
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - Clear ADC interrupt flag
  - Enable ADC interrupt
  - Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- 4. Wait the required acquisition time<sup>(2)</sup>.
- 5. Start conversion by setting the  $GO/\overline{DONE}$  bit.
- 6. Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - Waiting for the ADC interrupt (interrupts enabled)
- 7. Read ADC Result.
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).
  - **Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.
    - 2: Refer to Section 21.4 "ADC Acquisition Requirements".

#### EXAMPLE 21-1: ADC CONVERSION

;This code block configures the ADC ; for polling, Vdd and Vss references, FRC ;oscillator and ANO input. ;Conversion start & polling for completion ; are included. ADCON1 BANKSEL : B'11110000' ;Right justify, FRC MOVLW ;oscillator MOVWF ADCON1 ;Vdd and Vss Vref BANKSEL TRISA ; BSF TRISA,0 ;Set RA0 to input BANKSEL ANSEL ; BSF ANSEL,0 ;Set RA0 to analog BANKSEL WPUA BCF WPUA,0 ;Disable weak ;pull-up on RA0 BANKSEL ADCON0 B'00000001' ;Select channel AN0 MOVLW MOVWF ADCON0 ;Turn ADC On CALL SampleTime ;Acquisiton delay BSF ADCON0, ADGO ;Start conversion BTFSC ADCON0, ADGO ; Is conversion done? GOTO \$-1 ;No, test again BANKSEL ADRESH ; ;Read upper 2 bits MOVF ADRESH,W MOVWF RESULTHI ;store in GPR space BANKSEL ADRESL ; MOVF ;Read lower 8 bits ADRESL,W MOVWF RESULTLO ;Store in GPR space

#### 27.6.2 TIMER1 GATE SOURCE SELECTION

Timer1 gate source selections are shown in Table 27-4. Source selection is controlled by the T1GSS bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

TABLE 27-4: TIMER1 GATE SOURCES

| T1GSS | Timer1 Gate Source                                                        |
|-------|---------------------------------------------------------------------------|
| 00    | Timer1 Gate Pin                                                           |
| 01    | Overflow of Timer0<br>(TMR0 increments from FFh to 00h)                   |
| 10    | Comparator 1 Output sync_C1OUT<br>(optionally Timer1 synchronized output) |
| 11    | Comparator 2 Output sync_C2OUT<br>(optionally Timer1 synchronized output) |

## 27.6.2.1 T1G Pin Gate Operation

The T1G pin is one source for Timer1 gate control. It can be used to supply an external source to the Timer1 gate circuitry.

### 27.6.2.2 Timer0 Overflow Gate Operation

When Timer0 increments from FFh to 00h, a low-to-high pulse will automatically be generated and internally supplied to the Timer1 gate circuitry.

## 27.6.2.3 Comparator C1 Gate Operation

The output resulting from a Comparator 1 operation can be selected as a source for Timer1 gate control. The Comparator 1 output (sync\_C1OUT) can be synchronized to the Timer1 clock or left asynchronous. For more information see **Section 16.4.1 "Comparator Output Synchronization**".

#### 27.6.2.4 Comparator C2 Gate Operation

The output resulting from a Comparator 2 operation can be selected as a source for Timer1 gate control. The Comparator 2 output (sync\_C2OUT) can be synchronized to the Timer1 clock or left asynchronous. For more information see **Section 16.4.1 "Comparator Output Synchronization**".

## 27.6.3 TIMER1 GATE TOGGLE MODE

When Timer1 Gate Toggle mode is enabled, it is possible to measure the full-cycle length of a Timer1 gate signal, as opposed to the duration of a single level pulse.

The Timer1 gate source is routed through a flip-flop that changes state on every incrementing edge of the signal. See Figure 27-4 for timing details.

Timer1 Gate Toggle mode is enabled by setting the T1GTM bit of the T1GCON register. When the T1GTM bit is cleared, the flip-flop is cleared and held clear. This is necessary in order to control which edge is measured.

| Note: | Enabling Toggle mode at the same time       |
|-------|---------------------------------------------|
|       | as changing the gate polarity may result in |
|       | indeterminate operation.                    |

#### 27.6.4 TIMER1 GATE SINGLE-PULSE MODE

When Timer1 Gate Single-Pulse mode is enabled, it is possible to capture a single-pulse gate event. Timer1 Gate Single-Pulse mode is first enabled by setting the T1GSPM bit in the T1GCON register. Next, the T1GGO/DONE bit in the T1GCON register must be set. The Timer1 will be fully enabled on the next incrementing edge. On the next trailing edge of the pulse, the T1GGO/DONE bit will automatically be cleared. No other gate events will be allowed to increment Timer1 until the T1GGO/DONE bit is once again set in software. See Figure 27-5 for timing details.

If the Single-Pulse Gate mode is disabled by clearing the T1GSPM bit in the T1GCON register, the T1GGO/DONE bit should also be cleared.

Enabling the Toggle mode and the Single-Pulse mode simultaneously will permit both sections to work together. This allows the cycle times on the Timer1 gate source to be measured. See Figure 27-6 for timing details.

## 27.6.5 TIMER1 GATE VALUE STATUS

When Timer1 Gate Value Status is utilized, it is possible to read the most current level of the gate control value. The value is stored in the T1GVAL bit in the T1GCON register. The T1GVAL bit is valid even when the Timer1 gate is not enabled (TMR1GE bit is cleared).

## 27.6.6 TIMER1 GATE EVENT INTERRUPT

When Timer1 Gate Event Interrupt is enabled, it is possible to generate an interrupt upon the completion of a gate event. When the falling edge of T1GVAL occurs, the TMR1GIF flag bit in the PIR1 register will be set. If the TMR1GIE bit in the PIE1 register is set, then an interrupt will be recognized.

The TMR1GIF flag bit operates even when the Timer1 gate is not enabled (TMR1GE bit is cleared).

## 28.6 CCP/PWM Clock Selection

The PIC16(L)F1717/8/9 allows each individual CCP and PWM module to select the timer source that controls the module. Each module has an independent selection.

As there are up to three 8-bit timers with auto-reload (Timer2, Timer4, and Timer6), PWM mode on the CCP and PWM modules can use any of these timers.

The CCPTMRS register is used to select which timer is used.

## 28.7 Register Definitions: CCP/PWM Timers Control

#### REGISTER 28-2: CCPTMRS: PWM TIMER SELECTION CONTROL REGISTER 0

| R/W-0/0          | R/W-0/0                                                                                                                                                            | R/W-0/0                                                                 | R/W-0/0                                                           | R/W-0/0                    | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------|------------------|------------------|--------------|
| P4TSE            | L<1:0>                                                                                                                                                             | P3TSE                                                                   | L<1:0>                                                            | C2TSE                      | EL<1:0>          | C1TSE            | L<1:0>       |
| bit 7            |                                                                                                                                                                    |                                                                         |                                                                   | ·                          |                  |                  | bit 0        |
|                  |                                                                                                                                                                    |                                                                         |                                                                   |                            |                  |                  |              |
| Legend:          |                                                                                                                                                                    |                                                                         |                                                                   |                            |                  |                  |              |
| R = Readable     | bit                                                                                                                                                                | W = Writable                                                            | bit                                                               | U = Unimplen               | nented bit, read | d as '0'         |              |
| u = Bit is unch  | anged                                                                                                                                                              | x = Bit is unkr                                                         | iown                                                              | -n/n = Value a             | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set |                                                                                                                                                                    | '0' = Bit is clea                                                       | ared                                                              |                            |                  |                  |              |
| bit 7-6          | <b>P4TSEL&lt;1:0</b> :<br>11 = Reserve                                                                                                                             | >: PWM4 Time                                                            | r Selection                                                       |                            |                  |                  |              |
|                  | 10 = PWM4 is<br>01 = PWM4 is<br>00 = PWM4 is                                                                                                                       | s based off Tim<br>s based off Tim<br>s based off Tim                   | er6<br>er4<br>er2                                                 |                            |                  |                  |              |
| bit 5-4          | <b>P3TSEL&lt;1:0&gt;:</b> PWM3 Timer Selection<br>11 = Reserved<br>10 = PWM3 is based off Timer6<br>01 = PWM3 is based off Timer4<br>00 = PWM3 is based off Timer2 |                                                                         |                                                                   |                            |                  |                  |              |
| bit 3-2          | C2TSEL<1:0:<br>11 = Reserve<br>10 = CCP2 is<br>01 = CCP2 is<br>00 = CCP2 is                                                                                        | >: CCP2 (PWM<br>d<br>based off Time<br>based off Time<br>based off Time | 12) Timer Sele<br>er 6 in PWM m<br>er 4 in PWM m<br>er 2 in PWM m | node<br>node<br>node       |                  |                  |              |
| bit 1-0          | C1TSEL<1:0<br>11 = Reserve<br>10 = CCP1 is<br>01 = CCP1 is<br>00 = CCP1 is                                                                                         | >: CCP1 (PWM<br>d<br>based off Time<br>based off Time<br>based off Time | 11) Timer Sele<br>er6 in PWM m<br>er4 in PWM m<br>er2 in PWM m    | ction<br>ode<br>ode<br>ode |                  |                  |              |

## 29.0 CAPTURE/COMPARE/PWM MODULES

The Capture/Compare/PWM module is a peripheral which allows the user to time and control different events, and to generate Pulse-Width Modulation (PWM) signals. In Capture mode, the peripheral allows the timing of the duration of an event. The Compare mode allows the user to trigger an external event when a predetermined amount of time has expired. The PWM mode can generate Pulse-Width Modulated signals of varying frequency and duty cycle.

This family of devices contains two standard Capture/Compare/PWM modules (CCP1 and CCP2).

The Capture and Compare functions are identical for all CCP modules.

- Note 1: In devices with more than one CCP module, it is very important to pay close attention to the register names used. A number placed after the module acronym is used to distinguish between separate modules. For example, the CCP1CON and CCP2CON control the same operational aspects of two completely different CCP modules.
  - 2: Throughout this section, generic references to a CCP module in any of its operating modes may be interpreted as being equally applicable to CCPx module. Register names, module signals, I/O pins, and bit names may use the generic designator 'x' to indicate the use of a numeral to distinguish a particular module, when required.

## 29.1 Capture Mode

The Capture mode function described in this section is available and identical for all CCP modules.

Capture mode makes use of the 16-bit Timer1 resource. When an event occurs on the CCPx pin, the 16-bit CCPRxH:CCPRxL register pair captures and stores the 16-bit value of the TMR1H:TMR1L register pair, respectively. An event is defined as one of the following and is configured by the CCPxM<3:0> bits of the CCPxCON register:

- · Every falling edge
- Every rising edge
- Every 4th rising edge
- Every 16th rising edge

When a capture is made, the Interrupt Request Flag bit CCPxIF of the PIRx register is set. The interrupt flag must be cleared in software. If another capture occurs before the value in the CCPRxH, CCPRxL register pair is read, the old captured value is overwritten by the new captured value.

Figure 29-1 shows a simplified diagram of the capture operation.

### 29.1.1 CCP PIN CONFIGURATION

In Capture mode, the CCPx pin should be configured as an input by setting the associated TRIS control bit.

**Note:** If the CCPx pin is configured as an output, a write to the port can cause a capture condition.

#### FIGURE 29-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



| REGISTER 30-4: SSP1CON3: SSP CONTROL REGISTER 3                              |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
|------------------------------------------------------------------------------|----------------------|-------------------------------------|----------------------------------------------------------------------|-----------------------------------|---------------------|--------------------|-------------------------|--|
| R-0/0                                                                        | R/W-0/0              | R/W-0/0                             | R/W-0/0                                                              | R/W-0/0                           | R/W-0/0             | R/W-0/0            | R/W-0/0                 |  |
| ACKTIM                                                                       | (3) PCIE             | SCIE                                | BOEN                                                                 | SDAHT                             | SBCDE               | AHEN               | DHEN                    |  |
| bit 7                                                                        |                      |                                     | - <u>-</u>                                                           | •                                 |                     |                    | bit 0                   |  |
|                                                                              |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
| Legend:                                                                      |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
| R = Reada                                                                    | able bit             | W = Writable                        | bit                                                                  | U = Unimple                       | mented bit, read    | l as '0'           |                         |  |
| u = Bit is u                                                                 | inchanged            | x = Bit is unk                      | x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Re |                                   |                     |                    |                         |  |
| '1' = Bit is                                                                 | set                  | '0' = Bit is cleared                |                                                                      |                                   |                     |                    |                         |  |
|                                                                              |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
| bit 7                                                                        | ACKTIM: Ac           | knowledge Tim                       | ie Status bit (I <sup>2</sup>                                        | C mode only)                      | (3)                 |                    |                         |  |
|                                                                              | 1 = Indicates        | the I <sup>2</sup> C bus is         | in an Acknowle                                                       | edge sequenc                      | e, set on eighth    | falling edge of    | SCL clock               |  |
| <b>h</b> # C                                                                 |                      | cknowledge se                       | quence, cleare                                                       | a on 9 <sup></sup> risin          |                     | IOCK               |                         |  |
| DILO                                                                         | 1 = Enable in        | torrupt on dot                      | upt Enable bit (                                                     | I-C Slave mo                      | de only)            |                    |                         |  |
|                                                                              | 0 = Stop dete        | ection interrupt                    | s are disabled                                                       | 2)                                |                     |                    |                         |  |
| bit 5                                                                        | SCIE: Start C        | Condition Interre                   | upt Enable bit (                                                     | (I <sup>2</sup> C Slave mo        | de only)            |                    |                         |  |
|                                                                              | 1 = Enable ir        | nterrupt on dete                    | ection of Start of                                                   | or Restart cond                   | ditions             |                    |                         |  |
|                                                                              | 0 = Start dete       | ection interrupt                    | s are disabled <sup>(</sup>                                          | 2)                                |                     |                    |                         |  |
| bit 4                                                                        | BOEN: Buffe          | r Overwrite En                      | able bit                                                             |                                   |                     |                    |                         |  |
|                                                                              | In SPI Slave         | mode: <sup>(1)</sup>                |                                                                      | t a navy data k                   | outo io obifficalia | importing the DI   |                         |  |
|                                                                              | 1 = 55P<br>0 = lf ne | w byte is rece                      | ived with BF bi                                                      | it a new data t<br>it of the SSP1 | STAT register a     | Iready set SS      | F DIL<br>POV bit of the |  |
|                                                                              | SSP                  | 1CON1 registe                       | er is set, and th                                                    | e buffer is not                   | updated             |                    |                         |  |
| In I <sup>2</sup> C Master mode and SPI Master mode:<br>This bit is ignored. |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
|                                                                              |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
|                                                                              | 1 = SSP              | 1BUF is updat                       | ted and ACK is                                                       | s generated fo                    | or a received ad    | dress/data byte    | e, ignoring the         |  |
|                                                                              | state                | of the SSPOV                        | bit only if the                                                      | BF bit = 0.                       |                     | ,                  |                         |  |
|                                                                              | 0 = SSP              | 1BUF is only u                      | pdated when S                                                        | SSPOV is clea                     | ar                  |                    |                         |  |
| bit 3 <b>SDAHT:</b> SDA Hold Time Selection bit (I <sup>2</sup> C mode only) |                      |                                     |                                                                      |                                   |                     |                    |                         |  |
|                                                                              | 1 = Minimum          | of 300 ns hold                      | time on SDA                                                          | after the falling                 | g edge of SCL       |                    |                         |  |
| bit 2                                                                        | SBCDE: Slav          | ve Mode Bus (                       | Collision Detect                                                     | Enable bit (I <sup>2</sup>        | C Slave mode c      | nlv)               |                         |  |
| Sit 2                                                                        | If on the risi       | ng edge of SC                       |                                                                      | noted low whe                     | an the module is    | s outputting a h   | niah stata tha          |  |
|                                                                              | BCL1IF bit of        | f the PIR2 regis                    | ster is set, and                                                     | bus goes idle                     |                     |                    | light state, the        |  |
|                                                                              | 1 = Enable s         | lave bus collisi                    | on interrupts                                                        | ·                                 |                     |                    |                         |  |
|                                                                              | 0 = Slave bu         | s collision inter                   | rupts are disab                                                      | oled                              |                     |                    |                         |  |
| bit 1                                                                        | AHEN: Addre          | ess Hold Enabl                      | le bit (l <sup>2</sup> C Slave                                       | e mode only)                      |                     |                    |                         |  |
|                                                                              | 1 = Following        | g the eighth fa                     | lling edge of S                                                      | SCL for a mat                     | ching received a    | address byte; (    | CKP bit of the          |  |
|                                                                              | SSP1CC               | )N1 register wi<br>bolding is disal | Il be cleared ar                                                     | nd the SCL wi                     | Il be held low.     |                    |                         |  |
| bit 0                                                                        | 0 - Address          | Hold Enable b                       | it (I <sup>2</sup> C Slave m                                         | ode only)                         |                     |                    |                         |  |
| SIL U                                                                        | 1 = Following        | the eighth fall                     | ing edge of SC                                                       | l for a receiv                    | ed data byte: sla   | ave hardware o     | lears the CKP           |  |
|                                                                              | bit of the           | SSP1CON1 r                          | egister and SC                                                       | L is held low.                    |                     |                    |                         |  |
|                                                                              | 0 = Data hold        | ding is disabled                    | l                                                                    |                                   |                     |                    |                         |  |
| Note 1:                                                                      | For daisy-chained    | SPI operation;                      | allows the use                                                       | er to ignore all                  | but the last rece   | ived byte. SSP     | OV is still set         |  |
|                                                                              | when a new byte i    | s received and                      | BF = 1, but ha                                                       | rdware contin                     | ues to write the    | most recent by     | te to                   |  |
| ~                                                                            | SSP1BUF.             |                                     |                                                                      |                                   |                     | a availate et e    |                         |  |
| 2:                                                                           | i his dit has no eff | ect in Slave mo                     | oues that Start                                                      | and Stop cond                     | ution detection     | s explicitly liste | eu as enabled.          |  |

## 3: The ACKTIM Status bit is only active when the AHEN bit or DHEN bit is set.

| R/W-0/0                                                                            | R/W-0/0                            | R/W-0/0                                                                  | R/W-0/0                                             | R/W-0/0         | R-0/0            | R-0/0            | R-0/0    |  |  |
|------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------|-----------------|------------------|------------------|----------|--|--|
| SPEN                                                                               | RX9                                | SREN                                                                     | CREN                                                | ADDEN           | FERR             | OERR             | RX9D     |  |  |
| bit 7                                                                              |                                    |                                                                          |                                                     |                 |                  |                  | bit 0    |  |  |
|                                                                                    |                                    |                                                                          |                                                     |                 |                  |                  |          |  |  |
| Legend:                                                                            |                                    |                                                                          |                                                     |                 |                  |                  |          |  |  |
| R = Readable                                                                       | bit                                | W = Writable                                                             | W = Writable bit U = Unimplemented bit, read as '0' |                 |                  |                  |          |  |  |
| u = Bit is unchanged                                                               |                                    | x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets |                                                     |                 |                  |                  |          |  |  |
| '1' = Bit is set                                                                   |                                    | '0' = Bit is cle                                                         | ared                                                |                 |                  |                  |          |  |  |
|                                                                                    |                                    |                                                                          |                                                     |                 |                  |                  |          |  |  |
| bit 7                                                                              | SPEN: Serial                       | Port Enable bi                                                           | t                                                   |                 |                  |                  |          |  |  |
|                                                                                    | 1 = Serial po<br>0 = Serial po     | ort enabled<br>ort disabled (bel                                         | d in Reset)                                         |                 |                  |                  |          |  |  |
| bit 6                                                                              |                                    | aceive Enable ł                                                          | hit                                                 |                 |                  |                  |          |  |  |
| bit 0                                                                              | 1 = Selects 9                      | P-hit recention                                                          |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | 0 = Selects 8                      | B-bit reception                                                          |                                                     |                 |                  |                  |          |  |  |
| bit 5                                                                              | SREN: Single                       | e Receive Enat                                                           | ole bit                                             |                 |                  |                  |          |  |  |
|                                                                                    | Asynchronou                        | <u>s mode</u> :                                                          |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | Don't care                         |                                                                          |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | Synchronous                        | mode – Maste                                                             | <u>r</u> :                                          |                 |                  |                  |          |  |  |
|                                                                                    | 1 = Enables                        | ingle receive                                                            |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | 0 = Disables                       | single receive                                                           | ation is compl                                      | oto             |                  |                  |          |  |  |
|                                                                                    | Synchronous                        | mode – Slave                                                             |                                                     | ele.            |                  |                  |          |  |  |
|                                                                                    | Don't care                         |                                                                          |                                                     |                 |                  |                  |          |  |  |
| bit 4                                                                              | CREN: Conti                        | nuous Receive                                                            | Enable bit                                          |                 |                  |                  |          |  |  |
|                                                                                    | <u>Asynchronou</u>                 | <u>s mode</u> :                                                          |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | 1 = Enables                        | receiver                                                                 |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | 0 = Disables                       | receiver mode:                                                           |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | Synchronous                        | mode:                                                                    |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | 1 = Enables<br>0 = Disables        | continuous rec                                                           | eive until enat<br>eive                             | ole bit CREN is | s cleared (CREN  | 1 overrides SRE  | =N)      |  |  |
| bit 3                                                                              | ADDEN: Add                         | Iress Detect En                                                          | able bit                                            |                 |                  |                  |          |  |  |
|                                                                                    | Asynchronous mode 9-bit (RX9 = 1): |                                                                          |                                                     |                 |                  |                  |          |  |  |
| 1 = Enables address detection, enable interrupt and load the receive buffer when R |                                    |                                                                          |                                                     |                 | uffer when RSR   | <8> is set       |          |  |  |
|                                                                                    | 0 = Disables                       | address detec                                                            | tion, all bytes                                     | are received a  | nd ninth bit can | be used as par   | ity bit  |  |  |
|                                                                                    | Asynchronou                        | s mode 8-bit (F                                                          | <u>(X9 = 0)</u> :                                   |                 |                  |                  |          |  |  |
| 1.11.0                                                                             |                                    |                                                                          |                                                     |                 |                  |                  |          |  |  |
| DIT 2                                                                              | FERR: Frami                        | ing Error bit                                                            | ndated by rea                                       |                 | register and re  | aaiya nayt yalid | (h) (to) |  |  |
|                                                                                    | 1 = Framing<br>0 = No framing      | ng error                                                                 | pualed by rea                                       | IUNING RUTREG   | register and re  | ceive next valio | byle)    |  |  |
| bit 1                                                                              | OERR: Over                         | run Error bit                                                            |                                                     |                 |                  |                  |          |  |  |
|                                                                                    | 1 = Overrun                        | error (can be c                                                          | leared by clea                                      | ring bit CREN   | )                |                  |          |  |  |
| hit 0                                                                              |                                    |                                                                          | Data                                                |                 |                  |                  |          |  |  |
|                                                                                    |                                    |                                                                          | Dala                                                | and must be     | algulated by     | or firmulara     |          |  |  |
|                                                                                    | i nis can be a                     | iuuress/data bli                                                         | or a parity bit                                     | and must be (   | calculated by US | er innware.      |          |  |  |

## REGISTER 31-2: RC1STA: RECEIVE STATUS AND CONTROL REGISTER

## PIC16(L)F1717/8/9









| RRF              | Rotate Right f through Carry                                                                                                                                                                                       |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                           |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                 |  |  |
| Operation:       | See description below                                                                                                                                                                                              |  |  |
| Status Affected: | С                                                                                                                                                                                                                  |  |  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |  |  |
|                  | C Register f                                                                                                                                                                                                       |  |  |

| SUBLW            | Subtract W from literal                                                                                                  |                 |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|
| Syntax:          | [label] SL                                                                                                               | IBLW k          |  |  |
| Operands:        |                                                                                                                          |                 |  |  |
| Operation:       | $k - (W) \to (W)$                                                                                                        |                 |  |  |
| Status Affected: | C, DC, Z                                                                                                                 |                 |  |  |
| Description:     | The W register is subtracted (2's complement method) from the 8-bit literal 'k'. The result is placed in the W register. |                 |  |  |
|                  | <b>C =</b> 0                                                                                                             | W > k           |  |  |
|                  | <b>C =</b> 1                                                                                                             | $W \leq k$      |  |  |
|                  | DC = 0                                                                                                                   | W<3:0> > k<3:0> |  |  |

DC = 1

 $W<3:0> \le k<3:0>$ 

W<3:0> > f<3:0>

 $W<3:0> \le f<3:0>$ 

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                                 |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                                    |  |  |  |
| Operands:        | None                                                                                                                                                                                                                                             |  |  |  |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT}, \\ 0 \rightarrow \text{WDT prescaler}, \\ 1 \rightarrow \overline{\text{TO}}, \\ 0 \rightarrow \text{PD} \end{array}$                                                                       |  |  |  |
| Status Affected: | TO, PD                                                                                                                                                                                                                                           |  |  |  |
| Description:     | The power-down Status bit, $\overline{\text{PD}}$ is<br>cleared. Time-out Status bit, $\overline{\text{TO}}$ is<br>set. Watchdog Timer and its<br>prescaler are cleared.<br>The processor is put into Sleep mode<br>with the oscillator stopped. |  |  |  |

| SUBWF            | Subtract W from f                                                                                                                                                                          |             |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| Syntax:          | [label] SU                                                                                                                                                                                 | IBWF f,d    |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                            |             |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (d                                                                                                                                                                 | estination) |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |             |  |  |
| Description:     | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f. |             |  |  |
|                  | <b>C</b> = 0                                                                                                                                                                               | W > f       |  |  |
|                  | <b>C</b> = 1                                                                                                                                                                               | W≤f         |  |  |

DC = 0

DC = 1

| SUBWFB           | Subtract W from f with Borrow                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | SUBWFB f {,d}                                                                                                                                                                                     |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                 |
| Operation:       | $(f) - (W) - (\overline{B}) \rightarrow dest$                                                                                                                                                     |
| Status Affected: | C, DC, Z                                                                                                                                                                                          |
| Description:     | Subtract W and the BORROW flag<br>(CARRY) from register 'f' (2's<br>complement method). If 'd' is '0', the<br>result is stored in W. If 'd' is '1', the<br>result is stored back in register 'f'. |

#### **TABLE 34-5: MEMORY PROGRAMMING SPECIFICATIONS**

| Standard Operating Conditions (unless otherwise stated) |        |                                           |        |       |        |       |                                                                             |
|---------------------------------------------------------|--------|-------------------------------------------|--------|-------|--------|-------|-----------------------------------------------------------------------------|
| Param.<br>No.                                           | Sym.   | Characteristic                            | Min.   | Тур.† | Max.   | Units | Conditions                                                                  |
|                                                         |        | Program Memory Programming Specifications |        |       |        |       |                                                                             |
| D110                                                    | VIHH   | Voltage on MCLR/VPP pin                   | 8.0    | _     | 9.0    | V     | (Note 2)                                                                    |
| D111                                                    | IDDP   | Supply Current during Programming         | —      | —     | 10     | mA    |                                                                             |
| D112                                                    | VBE    | VDD for Bulk Erase                        | 2.7    |       | VDDMAX | V     |                                                                             |
| D113                                                    | VPEW   | VDD for Write or Row Erase                | VDDMIN |       | VDDMAX | V     |                                                                             |
| D114                                                    | IPPGM  | Current on MCLR/VPP during<br>Erase/Write | —      | 1.0   | —      | mA    |                                                                             |
| D115                                                    | IDDPGM | Current on VDD during Erase/Write         | —      | 5.0   | —      | mA    |                                                                             |
|                                                         |        | Program Flash Memory                      |        |       |        |       |                                                                             |
| D121                                                    | Eр     | Cell Endurance                            | 10K    | _     | —      | E/W   | -40°C ≤ TA ≤ +85°C<br>(Note 1)                                              |
| D122                                                    | Vprw   | VDD for Read/Write                        | VDDMIN | —     | VDDMAX | V     |                                                                             |
| D123                                                    | Tiw    | Self-timed Write Cycle Time               | _      | 2     | 2.5    | ms    |                                                                             |
| D124                                                    | TRETD  | Characteristic Retention                  | _      | 40    | _      | Year  | Provided no other<br>specifications are<br>violated                         |
| D125                                                    | EHEFC  | High-Endurance Flash Cell                 | 100K   |       |        | E/W   | $-0^{\circ}C \le TA \le +60^{\circ}C$ ,<br>Lower byte last 128<br>addresses |

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Self-write and Block Erase.

2: Required only if single-supply programming is disabled.

## PIC16(L)F1717/8/9

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 35-37: IPD, Fixed Voltage Reference (FVR), PIC16LF1717/8/9 Only.



FIGURE 35-38: IPD, Fixed Voltage Reference (FVR), PIC16F1717/8/9 Only.



FIGURE 35-39: IPD, Brown-out Reset (BOR), BORV = 1, PIC16LF1717/8/9 Only.



FIGURE 35-40: IPD, Brown-out Reset (BOR), BORV = 1, PIC16F1717/8/9 Only.



**FIGURE 35-41:** IPD, LP Brown-out Reset (LPBOR = 0), PIC16LF1717/8/9 Only.



FIGURE 35-42: IPD, LP Brown-out Reset (LPBOR = 0), PIC16F1717/8/9 Only.

## 36.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

## 36.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB X IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

## 36.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 36.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command-line interface
- Rich directive set
- · Flexible macro language
- MPLAB X IDE compatibility