



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 24                                                                        |
| Program Memory Size        | 28KB (16K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | ·                                                                         |
| RAM Size                   | 2K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 17x10b; D/A 1x5b, 1x8b                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-QFN (6×6)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1718-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Name               | Function           | Input<br>Type | Output<br>Type | Description                                        |
|--------------------|--------------------|---------------|----------------|----------------------------------------------------|
| OUT <sup>(2)</sup> | C1OUT              |               | CMOS           | Comparator 1 output.                               |
|                    | C2OUT              |               | CMOS           | Comparator 2 output.                               |
|                    | CCP1               |               | CMOS           | Compare/PWM1 output.                               |
|                    | CCP2               |               | CMOS           | Compare/PWM2 output.                               |
|                    | NCO10UT            |               | CMOS           | Numerically controlled oscillator output.          |
|                    | PWM3OUT            |               | CMOS           | PWM3 output.                                       |
|                    | PWM4OUT            |               | CMOS           | PWM4 output.                                       |
|                    | COG1A              |               | CMOS           | Complementary output generator output A.           |
|                    | COG1B              |               | CMOS           | Complementary output generator output B.           |
|                    | COG1C              |               | CMOS           | Complementary output generator output C.           |
|                    | COG1D              |               | CMOS           | Complementary output generator output D.           |
|                    | SDA <sup>(3)</sup> |               | OD             | I <sup>2</sup> C Data output.                      |
|                    | SCK                |               | CMOS           | SPI clock output.                                  |
|                    | SCL <sup>(3)</sup> |               | OD             | l <sup>2</sup> C clock output.                     |
|                    | SDO                |               | CMOS           | SPI data output.                                   |
|                    | TX/CK              |               | CMOS           | EUSART asynchronous TX data/synchronous clock out. |
|                    | DT <sup>(3)</sup>  |               | CMOS           | EUSART synchronous data output.                    |
|                    | CLC10UT            |               | CMOS           | Configurable Logic Cell 1 output.                  |
|                    | CLC2OUT            |               | CMOS           | Configurable Logic Cell 2 output.                  |
|                    | CLC3OUT            |               | CMOS           | Configurable Logic Cell 3 output.                  |
|                    | CLC4OUT            |               | CMOS           | Configurable Logic Cell 4 output.                  |

#### TABLE 1-3: PIC16(L)F1717/9 PINOUT DESCRIPTION (CONTINUED)

 Legend:
 AN = Analog input or output
 CMOS = CMOS compatible input or output
 OD = Open-Drain

 TTL = TTL compatible input
 ST = Schmitt Trigger input with CMOS levels
 I<sup>2</sup>C = Schmitt Trigger input with I<sup>2</sup>C

 HV = High Voltage
 XTAL = Crystal levels

Note 1: Default peripheral input. Alternate pins can be selected as the peripheral input with the PPS input selection registers.

2: All pin digital outputs default to PORT latch data. Alternate outputs can be selected as the peripheral digital output with the PPS output selection registers.

3: These peripheral functions are bidirectional. The output pin selections must be the same as the input pin selections.

### TABLE 3-6: PIC16(L)F1718/9 MEMORY MAP, BANK 8-23

|               | BANK 8                        |        | BANK 9                        |       | BANK 10                       |         | BANK 11                       |       | BANK 12                       |        | BANK 13                       |               | BANK 14                       |        | BANK 15                       |
|---------------|-------------------------------|--------|-------------------------------|-------|-------------------------------|---------|-------------------------------|-------|-------------------------------|--------|-------------------------------|---------------|-------------------------------|--------|-------------------------------|
| 400h          | Core Registers                | 480h   | Core Registers                | 500h  | Core Registers                | 580h    | Core Registers                | 600h  | Core Registers                | 680h   | Core Registers                | 700h          | Core Registers                | 780h   | Core Registers                |
|               | (Table 3-2)                   |        | (Table 3-2)                   |       | (Table 3-2)                   |         | (Table 3-2)                   |       | (Table 3-2)                   |        | (Table 3-2)                   |               | (Table 3-2)                   |        | (Table 3-2)                   |
| 40Bh          |                               | 48Bh   |                               | 50Bh  |                               | 58Bh    |                               | 60Bh  |                               | 68Bh   |                               | 70Bh          |                               | 78Bh   |                               |
| 40Ch          | —                             | 48Ch   | —                             | 50Ch  | —                             | 58Ch    | —                             | 60Ch  | -                             | 68Ch   | _                             | 70Ch          | -                             | 78Ch   | —                             |
| 40Dh          | _                             | 48Dh   | _                             | 50Dh  | _                             | 58Dh    | _                             | 60Dh  | _                             | 68Dh   | _                             | 70Dh          | —                             | 78Dh   | _                             |
| 40Eh          | _                             | 48Eh   | _                             | 50Eh  |                               | 58Eh    | _                             | 60Eh  |                               | 68Eh   | _                             | 70Eh          | —                             | 78Eh   | _                             |
| 40Fh          | —                             | 48Fh   | _                             | 50Fh  | _                             | 58Fh    | _                             | 60Fh  | _                             | 68Fh   | _                             | 70Fh          | —                             | 78Fh   | _                             |
| 410h          | —                             | 490h   | _                             | 510h  | _                             | 590h    | _                             | 610h  | _                             | 690h   | —                             | 710h          | —                             | 790h   | _                             |
| 411h          | —                             | 491h   | —                             | 511h  | OPA1CON                       | 591h    | —                             | 611h  | —                             | 691h   | COG1PHR                       | 711h          | —                             | 791h   | —                             |
| 412h          | —                             | 492h   | _                             | 512h  | _                             | 592h    | _                             | 612h  | _                             | 692h   | COG1PHF                       | 712h          | —                             | 792h   | _                             |
| 413h          | —                             | 493h   | —                             | 513h  | —                             | 593h    | —                             | 613h  | —                             | 693h   | COG1BLKR                      | 713h          | —                             | 793h   | —                             |
| 414h          | —                             | 494h   | —                             | 514h  | —                             | 594h    | —                             | 614h  | —                             | 694h   | COG1BLKF                      | 714h          | —                             | 794h   | —                             |
| 415h          | TMR4                          | 495h   | _                             | 515h  | OPA2CON                       | 595h    | _                             | 615h  | _                             | 695h   | COG1DBR                       | 715h          | —                             | 795h   | —                             |
| 416h          | PR4                           | 496h   | _                             | 516h  | _                             | 596h    | _                             | 616h  | —                             | 696h   | COG1DBF                       | 716h          | —                             | 796h   | —                             |
| 417h          | T4CON                         | 497h   | —                             | 517h  | —                             | 597h    | —                             | 617h  | PWM3DCL                       | 697h   | COG1CON0                      | 717h          | —                             | 797h   | —                             |
| 418h          | _                             | 498h   | NCO1ACCL                      | 518h  | _                             | 598h    | _                             | 618h  | PWM3DCH                       | 698h   | COG1CON1                      | 718h          | —                             | 798h   | —                             |
| 419h          | —                             | 499h   | NCO1ACCH                      | 519h  | —                             | 599h    | —                             | 619h  | PWM3CON                       | 699h   | COG1RIS                       | 719h          | —                             | 799h   | —                             |
| 41Ah          | —                             | 49Ah   | NCO1ACCU                      | 51Ah  | _                             | 59Ah    | _                             | 61Ah  | PWM4DCL                       | 69Ah   | COG1RSIM                      | 71Ah          | —                             | 79Ah   | —                             |
| 41Bh          | —                             | 49Bh   | NCO1INCL                      | 51Bh  | —                             | 59Bh    | —                             | 61Bh  | PWM4DCH                       | 69Bh   | COG1FIS                       | 71Bh          | —                             | 79Bh   | —                             |
| 41Ch          | TMR6                          | 49Ch   | NCO1INCH                      | 51Ch  | _                             | 59Ch    | _                             | 61Ch  | PWM4CON                       | 69Ch   | COG1FSIM                      | 71Ch          | —                             | 79Ch   | —                             |
| 41Dh          | PR6                           | 49Dh   | NCO1INCU                      | 51Dh  | _                             | 59Dh    | _                             | 61Dh  | —                             | 69Dh   | COG1ASD0                      | 71Dh          | —                             | 79Dh   | —                             |
| 41Eh          | T6CON                         | 49Eh   | NCO1CON                       | 51Eh  | _                             | 59Eh    | _                             | 61Eh  | _                             | 69Eh   | COG1ASD1                      | 71Eh          | _                             | 79Eh   | _                             |
| 41Fh          | —                             | 49Fh   | NCO1CLK                       | 51Fh  | —                             | 59Fh    | —                             | 61Fh  | —                             | 69Fh   | COG1STR                       | 71Fh          | —                             | 79Fh   | —                             |
| 420n          |                               | 4A0n   | - ·                           | 520n  | <b>.</b> .                    | 5AUN    |                               | 620n  |                               | 6AUN   |                               | 720n          | - ·                           | 7 AUN  |                               |
|               | General                       |        | General                       |       | General                       |         | General                       |       | General                       |        | General                       |               | General                       |        | General                       |
|               | Purpose                       |        | Purpose                       |       | Purpose                       |         | Purpose                       |       | Purpose                       |        | Purpose                       |               | Purpose                       |        | Purpose                       |
|               | Register<br>80 Putos          |        | 80 Butos                      |       | 80 Butos                      |         | Register<br>80 Bytes          |       | 80 Bytes                      |        | Register<br>80 Butos          |               | Register<br>80 Butos          |        | 80 Bytes                      |
| 46Eb          | ou bytes                      | 455h   | ou bytes                      | FREN  | ou bytes                      | 5 C C h | ou bytes                      | GGEN  | ou bytes                      | 6EEb   | ou bytes                      | 76Eb          | ou Dytes                      | 7EEb   | ou Dytes                      |
| 40FII<br>470b |                               |        |                               | 570h  |                               | 5E0h    |                               | 670h  |                               |        |                               | 70FII<br>770h |                               | 7E0h   |                               |
| 47011         |                               | -1 011 |                               | 57011 |                               | 51 011  |                               | 07011 |                               | 01 011 |                               | 77011         |                               | 71 011 |                               |
|               | Accesses                      |        | Accesses                      |       | Accesses                      |         | Accesses                      |       | Accesses                      |        | Accesses                      |               | Accesses                      |        | Accesses                      |
|               | 70n – 7Fn                     |        | 70n – 7Fn                     |       | 70n – 7Fn                     |         | 70n – 7Fn                     |       | 70n – 7Fn                     |        | 70n – 7Fn                     |               | 70n – 7Fn                     |        | 70n – 7Fn                     |
| 47Fh          |                               | 4FFh   |                               | 57Fh  |                               | 5FFh    |                               | 67Fh  |                               | 6FFh   |                               | 77Fh          |                               | 7FFh   |                               |
|               | BANK 16                       |        | BANK 17                       |       | BANK 18                       |         | BANK 19                       |       | BANK 20                       |        | BANK 21                       |               | BANK 22                       |        | BANK 23                       |
| 800h          |                               | 880h   |                               | 900h  |                               | 980h    |                               | A00h  |                               | A80h   |                               | B00h          |                               | B80h   |                               |
|               | Core Registers<br>(Table 3-2) |        | Core Registers<br>(Table 3-2) |       | Core Registers<br>(Table 3-2) |         | Core Registers<br>(Table 3-2) |       | Core Registers<br>(Table 3-2) |        | Core Registers<br>(Table 3-2) |               | Core Registers<br>(Table 3-2) |        | Core Registers<br>(Table 3-2) |
| 80Bh          |                               | 88Bh   |                               | 90Bh  |                               | 98Bh    |                               | A0Bh  |                               | A8Bh   |                               | B0Bh          |                               | B8Bh   |                               |
| 80Ch          | General                       | 88Ch   | General                       | 90Ch  | General                       | 98Ch    | General                       | A0Ch  | General                       | A8Ch   | General                       | B0Ch          | General                       | B8Ch   | General                       |
|               | Purpose                       |        | Purpose                       |       | Purpose                       |         | Purpose                       |       | Purpose                       |        | Purpose                       |               | Purpose                       |        | Purpose                       |
|               | Register                      |        | Register                      |       | Register                      |         | Register                      |       | Register                      |        | Register                      |               | Register                      |        | Register                      |
| 005-          | 80 Bytes                      | 000    | 80 Bytes                      | 0654  | 80 Bytes                      |         | 80 Bytes                      |       | 80 Bytes                      | AEEh   | 80 Bytes                      |               | 80 Bytes                      | DEEK   | 80 Bytes                      |
| 80FN          | -                             |        | •                             | 9010  | •                             |         | •                             |       | •                             |        |                               |               | -                             | DEFI   | -                             |
| 870n          |                               | ö⊢un   | A                             | 970n  | A                             | 9r0n    | A                             | A/UN  | A                             | AFUN   | A                             | BION          | A                             | BEON   | <b>A</b>                      |
|               | ACCESSES                      |        | ACCESSES                      |       | ACCESSES                      |         | ACCESSES                      |       | ACCESSES                      |        | ACCESSES                      |               | ACCESSES                      |        | ACCESSES                      |
|               | /011-/11                      |        |                               |       |                               |         | 1011 - 1711                   |       | 1011 - 1711                   |        |                               |               |                               |        | 1011-111                      |
| 87Fh          |                               | 8FFh   |                               | 97Fh  |                               | 9FFh    |                               | A7Fh  |                               | AFFh   |                               | B7Fh          |                               | BFFh   |                               |

Legend: = Unimplemented data memory locations, read as '0'.

### 4.7 Register Definitions: Device and Revision

|       |   | R      | R   | R     | R      | R | R     |
|-------|---|--------|-----|-------|--------|---|-------|
|       |   |        |     | DEV<  | :13:8> |   |       |
|       |   | bit 13 |     |       |        |   | bit 8 |
|       |   |        |     |       |        |   |       |
| R     | R | R      | R   | R     | R      | R | R     |
|       |   |        | DEV | <7:0> |        |   |       |
| bit 7 |   |        |     |       |        |   | bit 0 |
|       |   |        |     |       |        |   |       |

#### **REGISTER 4-3: DEVID: DEVICE ID REGISTER**

#### Legend:

R = Readable bit

'1' = Bit is set '0' = Bit is cleared

bit 13-0 **DEV<13:0>:** Device ID bits

| Device      | DEVID<13:0> Values                 |  |  |  |  |  |  |
|-------------|------------------------------------|--|--|--|--|--|--|
| PIC16F1717  | 11 0000 0101 1100 ( <b>305Ch</b> ) |  |  |  |  |  |  |
| PIC16LF1717 | 11 0000 0101 1111 ( <b>305Fh</b> ) |  |  |  |  |  |  |
| PIC16F1718  | 11 0000 0101 1011 ( <b>305Bh</b> ) |  |  |  |  |  |  |
| PIC16LF1718 | 11 0000 0101 1110 ( <b>305Eh</b> ) |  |  |  |  |  |  |
| PIC16F1719  | 11 0000 0101 1010 ( <b>305Ah</b> ) |  |  |  |  |  |  |
| PIC16LF1719 | 11 0000 0101 1101 ( <b>305Dh</b> ) |  |  |  |  |  |  |

### REGISTER 4-4: REVID: REVISION ID REGISTER

| R      | R | R    | R      | R | R     |
|--------|---|------|--------|---|-------|
|        |   | REV< | :13:8> |   |       |
| bit 13 |   |      |        |   | bit 8 |

| R     | R | R | R   | R     | R | R | R     |
|-------|---|---|-----|-------|---|---|-------|
|       |   |   | REV | <7:0> |   |   |       |
| bit 7 |   |   |     |       |   |   | bit 0 |

| Legend:          |                      |
|------------------|----------------------|
| R = Readable bit |                      |
| '1' = Bit is set | '0' = Bit is cleared |

#### bit 13-0 **REV<13:0>:** Revision ID bits

#### 6.2.1.4 4x PLL

The oscillator module contains a 4x PLL that can be used with both external and internal clock sources to provide a system clock source. The input frequency for the 4x PLL must fall within specifications. See the PLL Clock Timing Specifications in Table 34-9: PLL Clock Timing Specifications.

The 4x PLL may be enabled for use by one of two methods:

- 1. Program the PLLEN bit in Configuration Words to a '1'.
- Write the SPLLEN bit in the OSCCON register to a '1'. If the PLLEN bit in Configuration Words is programmed to a '1', then the value of SPLLEN is ignored.

#### 6.2.1.5 Secondary Oscillator

The secondary oscillator is a separate crystal oscillator that is associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins.

The secondary oscillator can be used as an alternate system clock source and can be selected during run-time using clock switching. Refer to **Section 6.3 "Clock Switching"** for more information.

#### FIGURE 6-5: QUARTZ CRYSTAL OPERATION (SECONDARY



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Application Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)
    - TB097, "Interfacing a Micro Crystal MS1V-T1K 32.768 kHz Tuning Fork Crystal to a PIC16F690/SS" (DS91097)
    - AN1288, "Design Practices for Low-Power External Oscillators" (DS01288)

#### 8.3 **Register Definitions: Voltage Regulator Control**

| U-0                                     | U-0 | U-0               | U-0                                                   | U-0                                | U-0 | R/W-0/0 | R/W-1/1  |  |  |
|-----------------------------------------|-----|-------------------|-------------------------------------------------------|------------------------------------|-----|---------|----------|--|--|
|                                         | _   |                   | _                                                     | _                                  | —   | VREGPM  | Reserved |  |  |
| bit 7                                   |     |                   |                                                       |                                    |     |         | bit 0    |  |  |
|                                         |     |                   |                                                       |                                    |     |         |          |  |  |
| Legend:                                 |     |                   |                                                       |                                    |     |         |          |  |  |
| R = Readable b                          | bit | W = Writable      | bit                                                   | U = Unimplemented bit, read as '0' |     |         |          |  |  |
| u = Bit is unchanged x = Bit is unknown |     |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |     |         |          |  |  |
| '1' = Bit is set                        |     | '0' = Bit is clea | ared                                                  |                                    |     |         |          |  |  |

#### VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup> **REGISTER 8-1:**

bit 7-2 Unimplemented: Read as '0'

| hit | 1 |
|-----|---|
| DIL |   |

- VREGPM: Voltage Regulator Power Mode Selection bit 1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup>
  - Draws lowest current in Sleep, slower wake-up
- 0 = Normal-Power mode enabled in Sleep<sup>(2)</sup>
- Draws higher current in Sleep, faster wake-up

bit 0 Reserved: Read as '1'. Maintain this bit set.

Note 1: PIC16F1717/8/9 only.

2: See Section 34.0 "Electrical Specifications".

#### **TABLE 8-1:** SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

| Name                   | Bit 7 | Bit 6 | Bit 5 | Bit 4         | Bit 3 | Bit 2 | Bit 1  | Bit 0    | Register<br>on Page |
|------------------------|-------|-------|-------|---------------|-------|-------|--------|----------|---------------------|
| STATUS                 |       |       |       | TO            | PD    | Z     | DC     | С        | 28                  |
| VREGCON <sup>(1)</sup> | _     | —     | _     | _             | _     |       | VREGPM | Reserved | 101                 |
| WDTCON                 |       |       |       | WDTPS<4:0> S\ |       |       |        |          |                     |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used in Power-Down mode. Note 1: PIC16F1717/8/9 only.

### 17.1 PWMx Pin Configuration

All PWM outputs are multiplexed with the PORT data latch. The user must configure the pins as outputs by clearing the associated TRIS bits.

#### 17.1.1 FUNDAMENTAL OPERATION

The PWM module produces a 10-bit resolution output. Timer2 and PR2 set the period of the PWM. The PWMxDCL and PWMxDCH registers configure the duty cycle. The period is common to all PWM modules, whereas the duty cycle is independently controlled.

**Note:** The Timer2 postscaler is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

All PWM outputs associated with Timer2 are set when TMR2 is cleared. Each PWMx is cleared when TMR2 is equal to the value specified in the corresponding PWMxDCH (8 MSb) and PWMxDCL<7:6> (2 LSb) registers. When the value is greater than or equal to PR2, the PWM output is never cleared (100% duty cycle).

Note: The PWMxDCH and PWMxDCL registers are double buffered. The buffers are updated when Timer2 matches PR2. Care should be taken to update both registers before the timer match occurs.

#### 17.1.2 PWM OUTPUT POLARITY

The output polarity is inverted by setting the PWMxPOL bit of the PWMxCON register.

#### 17.1.3 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 17-1.

#### EQUATION 17-1: PWM PERIOD

PWM Period = [(PR2) + 1] • 4 • Tosc • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The PWM output is active. (Exception: When the PWM duty cycle = 0%, the PWM output will remain inactive.)
- The PWMxDCH and PWMxDCL register values are latched into the buffers.

| Note: | The Timer2 postscaler has no effect on the |
|-------|--------------------------------------------|
|       | PWM operation.                             |

#### 17.1.4 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to the PWMxDCH and PWMxDCL register pair. The PWMxDCH register contains the eight MSbs and the PWMxDCL<7:6>, the two LSbs. The PWMxDCH and PWMxDCL registers can be written to at any time.

Equation 17-2 is used to calculate the PWM pulse width.

Equation 17-3 is used to calculate the PWM duty cycle ratio.

#### EQUATION 17-2: PULSE WIDTH

 $Pulse Width = (PWMxDCH:PWMxDCL<7:6>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

### EQUATION 17-3: DUTY CYCLE RATIO

 $Duty Cycle Ratio = \frac{(PWMxDCH:PWMxDCL<7:6>)}{4(PR2+1)}$ 

The 8-bit timer TMR2 register is concatenated with the two Least Significant bits of 1/Fosc, adjusted by the Timer2 prescaler to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

### 18.13 Register Definitions: COG Control

| R/W-0/0          | R/W-0/0                                                                                               | U-0                                                                                                                               | R/W-0/0                                                                                              | R/W-0/0                                                                          | R/W-0/0             | R/W-0/0          | R/W-0/0     |
|------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|------------------|-------------|
| GxEN             | GxLD                                                                                                  |                                                                                                                                   | GxCS                                                                                                 | 6<1:0>                                                                           |                     | GxMD<2:0>        |             |
| bit 7            |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  | bit 0       |
|                  |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  |             |
| Legend:          |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  |             |
| R = Readable     | bit                                                                                                   | W = Writable                                                                                                                      | bit                                                                                                  | U = Unimpler                                                                     | mented bit, read    | d as '0'         |             |
| u = Bit is unch  | anged                                                                                                 | x = Bit is unkr                                                                                                                   | iown                                                                                                 | -n/n = Value a                                                                   | at POR and BC       | R/Value at all o | ther Resets |
| '1' = Bit is set |                                                                                                       | '0' = Bit is clea                                                                                                                 | ared                                                                                                 | q = Value der                                                                    | pends on condi      | tion             |             |
|                  |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  |             |
| bit 7            | GxEN: COGx                                                                                            | Enable bit                                                                                                                        |                                                                                                      |                                                                                  |                     |                  |             |
|                  | 1 = Module is                                                                                         | s enabled                                                                                                                         |                                                                                                      |                                                                                  |                     |                  |             |
|                  | 0 = Module is                                                                                         | s disabled                                                                                                                        |                                                                                                      |                                                                                  |                     |                  |             |
| bit 6            | GxLD: COGx                                                                                            | Load Buffers b                                                                                                                    | bit                                                                                                  |                                                                                  |                     |                  |             |
|                  | 1 = Phase, b<br>0 = Register                                                                          | lanking, and de<br>to buffer transf                                                                                               | ead-band buffe                                                                                       | ers to be loade                                                                  | d with register     | values on next i | nput events |
| bit 5            | Unimplemen                                                                                            | ted: Read as '                                                                                                                    | כי                                                                                                   |                                                                                  |                     |                  |             |
| bit 4-3          | GxCS<1:0>:                                                                                            | COGx Clock S                                                                                                                      | election bits                                                                                        |                                                                                  |                     |                  |             |
|                  | 11 = Reserve<br>10 = COG_c<br>01 = COG_c<br>00 = COG_c                                                | ed. Do not use.<br>lock is HFINTC<br>lock is Fosc<br>lock is Fosc/4                                                               | OSC (stays act                                                                                       | tive during Slee                                                                 | ep)                 |                  |             |
| bit 2-0          | GxMD<2:0>:                                                                                            | COGx Mode S                                                                                                                       | election bits                                                                                        |                                                                                  |                     |                  |             |
|                  | 11x = Reser<br>101 = COG (<br>100 = COG (<br>011 = COG (<br>010 = COG (<br>001 = COG (<br>000 = COG ( | ved. Do not use<br>outputs operate<br>outputs operate<br>outputs operate<br>outputs operate<br>outputs operate<br>outputs operate | e.<br>in Push-Pull<br>in Half-Bridg<br>in Reverse F<br>in Forward F<br>in synchronce<br>in steered P | mode<br>e mode<br>full-Bridge mod<br>ull-Bridge mod<br>ous steered PV<br>WM mode | le<br>le<br>/M mode |                  |             |

#### REGISTER 18-1: COGxCON0: COG CONTROL REGISTER 0

#### REGISTER 18-14: COGxPHR: COG RISING EDGE PHASE DELAY COUNT REGISTER

| U-0     | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|---------|-----|---------|---------|---------|---------|---------|---------|
| —       | _   |         |         | GxPH    | R<5:0>  |         |         |
| bit 7   |     |         |         |         |         |         | bit 0   |
|         |     |         |         |         |         |         |         |
| Legend: |     |         |         |         |         |         |         |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

bit 7-6 Unimplemented: Read as '0'

bit 5-0

bit 5-0

GxPHR<5:0>: Rising Edge Phase Delay Count Value bits

= Number of COGx clock periods to delay rising edge event

#### REGISTER 18-15: COGxPHF: COG FALLING EDGE PHASE DELAY COUNT REGISTER

| U-0   | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   |         |         | GxPH    | F<5:0>  |         |         |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

bit 7-6 Unimplemented: Read as '0'

GxPHF<5:0>: Falling Edge Phase Delay Count Value bits

= Number of COGx clock periods to delay falling edge event

|                | $\mathbf{Z} = \mathbf{Z}$ . ADO                                                                            |                                                                                                         |                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                           |                                      |
|----------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------|--------------------------------------|
| R/W-0/0        | R/W-0/0                                                                                                    | R/W-0/0                                                                                                 | R/W-0/0                                                  | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W-0/0                                | R/W-0/0                   | R/W-0/0                              |
| ADFM           |                                                                                                            | ADCS<2:0>                                                                                               |                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ADNREF                                 | ADPRE                     | EF<1:0>                              |
| bit 7          |                                                                                                            |                                                                                                         |                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                           | bit 0                                |
|                |                                                                                                            |                                                                                                         |                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                           |                                      |
| Legend:        |                                                                                                            |                                                                                                         |                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                           |                                      |
| R = Readab     | ole bit                                                                                                    | W = Writable                                                                                            | bit                                                      | U = Unimple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | emented bit, read                      | d as '0'                  |                                      |
| u = Bit is ur  | nchanged                                                                                                   | x = Bit is unkn                                                                                         | iown                                                     | -n/n = Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | at POR and BO                          | R/Value at all            | other Resets                         |
| '1' = Bit is s | et                                                                                                         | '0' = Bit is clea                                                                                       | ared                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                           |                                      |
| bit 7          | ADFM: ADC<br>1 = Right ju<br>loaded.<br>0 = Left jus<br>loaded.                                            | C Result Format<br>istified. Six Most<br>tified. Six Least                                              | Select bit<br>Significant bi<br>Significant bit          | ts of ADRESH<br>s of ADRESL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ו are set to '0' א<br>are set to '0' w | when the conve            | ersion result is<br>ersion result is |
| bit 6-4        | ADCS<2:0> 111 = FRC 110 = Fosc 101 = Fosc 100 = Fosc 011 = FRC 010 = Fosc 001 = Fosc 001 = Fosc 000 = Fosc | : ADC Conversion<br>(clock supplied f<br>c/64<br>c/16<br>c/4<br>(clock supplied f<br>c/32<br>c/8<br>c/2 | on Clock Sele<br>from an intern<br>from an intern        | ct bits<br>al RC oscillato<br>al RC oscillato                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | or)<br>or)                             |                           |                                      |
| bit 3          | Unimpleme                                                                                                  | ented: Read as '                                                                                        | o'                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                           |                                      |
| bit 2          | <b>ADNREF:</b> A<br>1 = VREF- is<br>0 = VREF- is                                                           | VD Negative Volt<br>s connected to V<br>s connected to V                                                | age Referenc<br>REF- pin<br>SS                           | e Configuratio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | n bit                                  |                           |                                      |
| bit 1-0        | <b>ADPREF&lt;1</b><br>11 = VREF+<br>10 = VREF+<br>01 = Reser<br>00 = VREF+                                 | :0>: ADC Positiv<br>is connected to<br>is connected to<br>ved<br>is connected to                        | re Voltage Ref<br>internal Fixed<br>external VREF<br>VDD | ference Confi <u>c</u><br>Voltage Refe<br>+ pin <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | guration bits<br>rence (FVR) mo        | dule <sup>(1)</sup>       |                                      |
| Note 1: \      | When selecting t<br>specification exis                                                                     | the VREF+ pin as<br>sts. See Table 34                                                                   | the source of<br>-16: ADC Cor                            | the positive rentries | eference, be awa<br>irements for deta  | are that a minii<br>ails. | mum voltage                          |

### REGISTER 21-2: ADCON1: ADC CONTROL REGISTER 1

### 22.1 OPA Module Performance

Common AC and DC performance specifications for the OPA module:

- Common Mode Voltage Range
- Leakage Current
- Input Offset Voltage
- Open Loop Gain
- Gain Bandwidth Product

**Common mode voltage range** is the specified voltage range for the OPA+ and OPA- inputs, for which the OPA module will perform to within its specifications. The OPA module is designed to operate with input voltages between Vss and VDD. Behavior for Common mode voltages greater than VDD, or below Vss, are not guaranteed.

**Leakage current** is a measure of the small source or sink currents on the OPA+ and OPA- inputs. To minimize the effect of leakage currents, the effective impedances connected to the OPA+ and OPA- inputs should be kept as small as possible and equal.

**Input offset voltage** is a measure of the voltage difference between the OPA+ and OPA- inputs in a closed loop circuit with the OPA in its linear region. The offset voltage will appear as a DC offset in the output equal to the input offset voltage, multiplied by the gain of the circuit. The input offset voltage is also affected by the Common mode voltage. The OPA is factory calibrated to minimize the input offset voltage of the module.

**Open loop gain** is the ratio of the output voltage to the differential input voltage, (OPA+) - (OPA-). The gain is greatest at DC and falls off with frequency.

**Gain Bandwidth Product** or GBWP is the frequency at which the open loop gain falls off to 0 dB.

#### 22.1.1 **OPA Module Control**

The OPA module is enabled by setting the OPAxEN bit of the OPAxCON register. When enabled, the OPA forces the output driver of OPAxOUT pin into tri-state to prevent contention between the driver and the OPA output.

Note: When the OPA module is enabled, the OPAxOUT pin is driven by the op amp output, not by the PORT digital driver. Refer to Table 34-17: Operational Amplifier (OPA) for the op amp output drive capability.

#### 22.1.2 UNITY GAIN MODE

The OPAxUG bit of the OPAxCON register selects the Unity Gain mode. When unity gain is selected, the OPA output is connected to the inverting input and the OPAxIN pin is relinquished, releasing the pin for general purpose input and output.

#### 22.2 Effects of Reset

A device Reset forces all registers to their Reset state. This disables the OPA module.

The MSSP consists of a transmit/receive shift register (SSP1SR) and a buffer register (SSP1BUF). The SSP1SR shifts the data in and out of the device, MSb first. The SSP1BUF holds the data that was written to the SSP1SR until the received data is ready. Once the eight bits of data have been received, that byte is moved to the SSP1BUF register. Then, the Buffer Full detect bit, BF of the SSP1STAT register, and the interrupt flag bit, SSP1IF, are set. This double-buffering of the received data (SSP1BUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSP1BUF register during transmission/reception of data will be ignored and the Write Collision Detect bit WCOL of the SSP1CON1 register, will be set. User software must clear the WCOL bit to allow the following write(s) to the SSP1BUF register to complete successfully.

When the application software is expecting to receive valid data, the SSP1BUF should be read before the next byte of data to transfer is written to the SSP1BUF. The Buffer Full bit, BF of the SSP1STAT register, indicates when SSP1BUF has been loaded with the received data (transmission is complete). When the SSP1BUF is read, the BF bit is cleared. This data may be irrelevant if the SP1 is only a transmitter. Generally, the MSSP interrupt is used to determine when the transmission/reception has completed. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur.

The SSP1SR is not directly readable or writable and can only be accessed by addressing the SSP1BUF register. Additionally, the SSP1STAT register indicates the various status conditions.



#### FIGURE 30-5: SPI MASTER/SLAVE CONNECTION



#### **FIGURE 30-6:** SPI MODE WAVEFORM (MASTER MODE)

#### 30.2.4 SPI SLAVE MODE

In Slave mode, the data is transmitted and received as external clock pulses appear on SCK. When the last bit is latched, the SSP1IF interrupt flag bit is set.

Before enabling the module in SPI Slave mode, the clock line must match the proper Idle state. The clock line can be observed by reading the SCK pin. The Idle state is determined by the CKP bit of the SSP1CON1 register.

While in Slave mode, the external clock is supplied by the external clock source on the SCK pin. This external clock must meet the minimum high and low times as specified in the electrical specifications.

While in Sleep mode, the slave can transmit/receive data. The shift register is clocked from the SCK pin input and when a byte is received, the device will generate an interrupt. If enabled, the device will wake-up from Sleep.

#### 30.2.4.1 Daisy-Chain Configuration

The SPI bus can sometimes be connected in a daisy-chain configuration. The first slave output is connected to the second slave input, the second slave output is connected to the third slave input, and so on. The final slave output is connected to the master input. Each slave sends out, during a second group of clock pulses, an exact copy of what was received during the first group of clock pulses. The whole chain acts as one large communication shift register. The daisy-chain feature only requires a single Slave Select line from the master device.

Figure 30-7 shows the block diagram of a typical daisy-chain connection when operating in SPI mode.

In a daisy-chain configuration, only the most recent byte on the bus is required by the slave. Setting the BOEN bit of the SSP1CON3 register will enable writes to the SSP1BUF register, even if the previous byte has not been read. This allows the software to ignore data that may not apply to it.

#### 30.2.5 SLAVE SELECT SYNCHRONIZATION

The Slave Select can also be used to synchronize communication. The Slave Select line is held high until the master device is ready to communicate. When the Slave Select line is pulled low, the slave knows that a new transmission is starting.

If the slave fails to receive the communication properly, it will be reset at the end of the transmission, when the Slave Select line returns to a high state. The slave is then ready to receive a new transmission when the Slave Select line is pulled low again. If the Slave Select line is not used, there is a risk that the slave will eventually become out of sync with the master. If the slave misses a bit, it will always be one bit off in future transmissions. Use of the Slave Select line allows the slave and master to align themselves at the beginning of each transmission.

The  $\overline{SS}$  pin allows a Synchronous Slave mode. The SPI must be in Slave mode with  $\overline{SS}$  pin control enabled (SSP1CON1<3:0> = 0100).

FIGURE 30-7: SPI DAISY-CHAIN CONNECTION

When the  $\overline{SS}$  pin is low, transmission and reception are enabled and the SDO pin is driven.

When the  $\overline{SS}$  pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte and becomes a floating output. External pull-up/pull-down resistors may be desirable depending on the application.

- Note 1: When the SPI is in Slave mode with  $\overline{SS}$  pin control enabled (SSP1CON1<3:0> = 0100), the SPI module will reset if the  $\overline{SS}$ pin is set to VDD.
  - 2: When the SPI is used in Slave mode with CKE set; the user must enable SS pin control.
  - **3:** While operated in SPI Slave mode the SMP bit of the SSP1STAT register must remain clear.

When the SPI module resets, the bit counter is forced to '0'. This can be done by either forcing the SS pin to a high level or clearing the SSPEN bit.



| RETFIE           | Return from Interrupt                                                                                                                                                                                          |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RETFIE k                                                                                                                                                                                      |  |  |  |  |  |
| Operands:        | None                                                                                                                                                                                                           |  |  |  |  |  |
| Operation:       | $\begin{array}{l} TOS \to PC, \\ \mathbb{1} \to GIE \end{array}$                                                                                                                                               |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                           |  |  |  |  |  |
| Description:     | Return from Interrupt. Stack is POPed<br>and Top-of-Stack (TOS) is loaded in<br>the PC. Interrupts are enabled by<br>setting Global Interrupt Enable bit,<br>GIE (INTCON<7>). This is a 2-cycle<br>instruction |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                              |  |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                              |  |  |  |  |  |
| Example:         | RETFIE                                                                                                                                                                                                         |  |  |  |  |  |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                         |  |  |  |  |  |

| RETURN           | Return from Subroutine                                                                                                                                |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] RETURN                                                                                                                                        |  |  |  |  |  |  |
| Operands:        | None                                                                                                                                                  |  |  |  |  |  |  |
| Operation:       | $TOS\toPC$                                                                                                                                            |  |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                  |  |  |  |  |  |  |
| Description:     | Return from subroutine. The stack is<br>POPed and the top of the stack (TOS)<br>is loaded into the program counter.<br>This is a 2-cycle instruction. |  |  |  |  |  |  |

| RETLW            | Return with literal in W                                                                                                                                                      | RLF              | Rotate Left f through Carry                                                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                      | Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                          |
| Operands:        | $0 \le k \le 255$                                                                                                                                                             | Operands:        | $0 \le f \le 127$                                                                                                                                                                                                 |
| Operation:       | $k \rightarrow (W);$                                                                                                                                                          |                  | $d \in [0,1]$                                                                                                                                                                                                     |
|                  | $TOS \rightarrow PC$                                                                                                                                                          | Operation:       | See description below                                                                                                                                                                                             |
| Status Affected: | None                                                                                                                                                                          | Status Affected: | C                                                                                                                                                                                                                 |
| Description:     | The W register is loaded with the 8-bit<br>literal 'k'. The program counter is<br>loaded from the top of the stack (the<br>return address). This is a 2-cycle<br>instruction. | Description:     | The contents of register 'f' are rotated<br>one bit to the left through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>stored back in register 'f'. |
| Words:           | 1                                                                                                                                                                             |                  | C Register f                                                                                                                                                                                                      |
| Cycles:          | 2                                                                                                                                                                             |                  |                                                                                                                                                                                                                   |
| Example:         | CALL TABLE;W contains table                                                                                                                                                   | Words:           | 1                                                                                                                                                                                                                 |
|                  | ;offset value                                                                                                                                                                 | Cycles:          | 1                                                                                                                                                                                                                 |
|                  | • ;W now has table value                                                                                                                                                      | Example:         | RLF REG1,0                                                                                                                                                                                                        |
| TABLE            | •                                                                                                                                                                             |                  | Before Instruction                                                                                                                                                                                                |
|                  | ADDWF PC ; $W = offset$                                                                                                                                                       |                  | REG1 = 1110 0110                                                                                                                                                                                                  |
|                  | RETLW k1 ;Begin table                                                                                                                                                         |                  | C = 0                                                                                                                                                                                                             |
|                  | RETLW k2 ;                                                                                                                                                                    |                  | REG1 = 1110 0110                                                                                                                                                                                                  |
|                  | •                                                                                                                                                                             |                  | W = 1100 1100                                                                                                                                                                                                     |
|                  | •                                                                                                                                                                             |                  | C = 1                                                                                                                                                                                                             |
|                  | RETLW kn ; End of table                                                                                                                                                       |                  |                                                                                                                                                                                                                   |
|                  | Before Instruction<br>W = 0x07<br>After Instruction<br>W = value of k8                                                                                                        |                  |                                                                                                                                                                                                                   |

#### FIGURE 34-12: CLC PROPAGATION TIMING



#### TABLE 34-14: CONFIGURATION LOGIC CELL (CLC) CHARACTERISTICS

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |         |                                             |   |      |          |      |          |                          |  |
|----------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------|---|------|----------|------|----------|--------------------------|--|
| Param.<br>No.                                                                                                        | Sym.    | Characteristic                              |   | Min. | Тур†     | Max. | Units    | Conditions               |  |
| CLC01*                                                                                                               | TCLCIN  | CLC input time                              |   | _    | 7        | OS17 | ns       | (Note 1)                 |  |
| CLC02*                                                                                                               | TCLC    | CLC module input to output progagation time |   | _    | 24<br>12 |      | ns<br>ns | VDD = 1.8V<br>VDD > 3.6V |  |
| CLC03*                                                                                                               | TCLCOUT | CLC output time Rise Time                   | е | _    | OS18     | _    | —        | (Note 1)                 |  |
|                                                                                                                      |         | Fall Time                                   |   | —    | OS19     | _    | —        | (Note 1)                 |  |
| CLC04*                                                                                                               | FCLCMAX | CLC maximum switching frequency             |   | _    | 45       |      | MHz      |                          |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: See Table 34-10 for OS17, OS18 and OS19 rise and fall times.



#### FIGURE 34-17: SPI MASTER MODE TIMING (CKE = 0, SMP = 0)





Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 35-61: Brown-out Reset Voltage, Low Trip Point (BORV = 1), PIC16LF1717/8/9 Only.



**FIGURE 35-62:** Brown-out Reset Hysteresis, Low Trip Point (BORV = 1), PIC16LF1717/8/9 Only.



FIGURE 35-63: Brown-out Reset Voltage, Low Trip Point (BORV = 1), PIC16F1717/8/9 Only.



FIGURE 35-64: Brown-out Reset Hysteresis, Low Trip Point (BORV = 1), PIC16F1717/8/9 Only.



**FIGURE 35-65:** Brown-out Reset Voltage, High Trip Point (BORV = 0).



**FIGURE 35-66:** Brown-out Reset Hysteresis, High Trip Point (BORV = 0).

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



**FIGURE 35-85:** Temp. Indicator Initial Offset, High Range, Temp. = 20°C, PIC16F1717/8/9 Only.



FIGURE 35-86: Temp. Indicator Initial Offset, Low Range, Temp. = 20°C, PIC16F1717/8/9 Only.



**FIGURE 35-87:** Temp. Indicator Initial Offset, Low Range, Temp. = 20°C, PIC16LF1717/8/9 Only.



**FIGURE 35-88:** Temp. Indicator Slope Normalized to 20°C, High Range, VDD = 5.5V, PIC16F1717/8/9 Only.



**FIGURE 35-89:** Temp. Indicator Slope Normalized to 20°C, High Range, VDD = 3.0V, PIC16F1717/8/9 Only.



**FIGURE 35-90:** Temp. Indicator Slope Normalized to 20°C, Low Range, VDD = 3.0V, PIC16F1717/8/9 Only.

## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15