



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 24                                                                        |
| Program Memory Size        | 28KB (16K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 2K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 17x10b; D/A 1x5b, 1x8b                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 28-SPDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1718-e-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## PIC16(L)F1717/8/9



## 3.6.2 OVERFLOW/UNDERFLOW RESET

If the STVREN bit in Configuration Words is programmed to '1', the device will be reset if the stack is PUSHed beyond the sixteenth level or POPed beyond the first level, setting the appropriate bits (STKOVF or STKUNF, respectively) in the PCON register.

## 3.7 Indirect Addressing

The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the File Select Registers (FSR). If the FSRn address specifies one of the two INDFn registers, the read will return '0' and the write will not occur (though Status bits may be affected). The FSRn register value is created by the pair FSRnH and FSRnL.

The FSR registers form a 16-bit address that allows an addressing space with 65536 locations. These locations are divided into three memory regions:

- · Traditional Data Memory
- Linear Data Memory
- Program Flash Memory

## 5.12 Determining the Cause of a Reset

Upon any Reset, multiple bits in the STATUS and PCON register are updated to indicate the cause of the Reset. Table 5-3 and Table 5-4 show the Reset conditions of these registers.

| STKOVF | STKUNF | RWDT | RMCLR | RI | POR | BOR | то | PD | Condition                                                         |
|--------|--------|------|-------|----|-----|-----|----|----|-------------------------------------------------------------------|
| 0      | 0      | 1    | 1     | 1  | 0   | x   | 1  | 1  | Power-on Reset                                                    |
| 0      | 0      | 1    | 1     | 1  | 0   | x   | 0  | x  | Illegal, $\overline{\text{TO}}$ is set on $\overline{\text{POR}}$ |
| 0      | 0      | 1    | 1     | 1  | 0   | x   | x  | 0  | Illegal, PD is set on POR                                         |
| 0      | 0      | u    | 1     | 1  | u   | 0   | 1  | 1  | Brown-out Reset                                                   |
| u      | u      | 0    | u     | u  | u   | u   | 0  | u  | WDT Reset                                                         |
| u      | u      | u    | u     | u  | u   | u   | 0  | 0  | WDT Wake-up from Sleep                                            |
| u      | u      | u    | u     | u  | u   | u   | 1  | 0  | Interrupt Wake-up from Sleep                                      |
| u      | u      | u    | 0     | u  | u   | u   | u  | u  | MCLR Reset during normal operation                                |
| u      | u      | u    | 0     | u  | u   | u   | 1  | 0  | MCLR Reset during Sleep                                           |
| u      | u      | u    | u     | 0  | u   | u   | u  | u  | RESET Instruction Executed                                        |
| 1      | u      | u    | u     | u  | u   | u   | u  | u  | Stack Overflow Reset (STVREN = 1)                                 |
| u      | 1      | u    | u     | u  | u   | u   | u  | u  | Stack Underflow Reset (STVREN = 1)                                |

## TABLE 5-3: RESET STATUS BITS AND THEIR SIGNIFICANCE

## TABLE 5-4: RESET CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 1 1000             | 00 110x          |
| MCLR Reset during normal operation | 0000h                 | u uuuu             | uu Ouuu          |
| MCLR Reset during Sleep            | 0000h                 | 1 Ouuu             | uu Ouuu          |
| WDT Reset                          | 0000h                 | 0 uuuu             | uu uuuu          |
| WDT Wake-up from Sleep             | PC + 1                | 0 Ouuu             | uu uuuu          |
| Brown-out Reset                    | 0000h                 | 1 luuu             | 00 11u0          |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | 1 Ouuu             | uu uuuu          |
| RESET Instruction Executed         | 0000h                 | u uuuu             | uu u0uu          |
| Stack Overflow Reset (STVREN = 1)  | 0000h                 | u uuuu             | lu uuuu          |
| Stack Underflow Reset (STVREN = 1) | 0000h                 | u uuuu             | ul uuuu          |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Enable bit (GIE) is set, the return address is pushed on the stack and PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

|                  | 2. 0000              |                                    |                   |                 |                  |                |              |
|------------------|----------------------|------------------------------------|-------------------|-----------------|------------------|----------------|--------------|
| R-1/q            | R-0/q                | R-q/q                              | R-0/q             | R-0/q           | R-q/q            | R-0/0          | R-0/q        |
| SOSCR            | PLLR                 | OSTS                               | HFIOFR            | HFIOFL          | MFIOFR           | LFIOFR         | HFIOFS       |
| bit 7            | -                    | ·                                  |                   |                 |                  |                | bit 0        |
|                  |                      |                                    |                   |                 |                  |                |              |
| Legend:          |                      |                                    |                   |                 |                  |                |              |
| R = Readable     | bit                  | W = Writable                       | bit               | U = Unimplei    | mented bit, read | d as '0'       |              |
| u = Bit is unch  | nanged               | x = Bit is unkr                    | nown              | -n/n = Value    | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set |                      | '0' = Bit is cle                   | ared              | q = Condition   | nal              |                |              |
|                  |                      |                                    |                   |                 |                  |                |              |
| bit 7            | SOSCR: Sec           | ondary Oscilla                     | tor Ready bit     |                 |                  |                |              |
|                  | If T1OSCEN           | <u>= 1</u> :                       |                   |                 |                  |                |              |
|                  | 1 = Second           | ary oscillator is                  | ready             |                 |                  |                |              |
|                  | 0 = Seconda          | ary oscillator is                  | not ready         |                 |                  |                |              |
|                  | <u>If I10SCEN</u>    | <u>= 0</u> :<br>arv.clock.sourc    | e is always rea   | adv             |                  |                |              |
| bit 6            |                      | Doody bit                          | e is always lea   | idy             |                  |                |              |
| DILO             | $1 = 4 \times PLL i$ | is ready bit                       |                   |                 |                  |                |              |
|                  | $0 = 4 \times PLL i$ | is not ready                       |                   |                 |                  |                |              |
| bit 5            | OSTS: Oscill         | ator Start-up Ti                   | mer Status bit    |                 |                  |                |              |
|                  | 1 = Running          | g from the clock                   | defined by the    | e FOSC<2:0>     | bits of the Conf | iguration Word | s            |
|                  | 0 = Running          | g from an intern                   | al oscillator (F  | OSC<2:0> = 1    | 00)              |                |              |
| bit 4            | HFIOFR: Hig          | h-Frequency Ir                     | nternal Oscillate | or Ready bit    |                  |                |              |
|                  | 1 = HFINTO           | SC is ready                        |                   |                 |                  |                |              |
| 1.11.0           |                      | SC is not ready                    | /                 |                 |                  |                |              |
| DIT 3            |                      | n-Frequency In                     |                   | or Locked bit   |                  |                |              |
|                  | 1 = HFINTO           | SC is at least 2<br>SC is not 2% a | ccurate           |                 |                  |                |              |
| hit 2            | MFIOFR: Me           | dium Frequenc                      | v Internal Osci   | illator Ready b | it               |                |              |
| Sit 2            | 1 = MFINTO           | SC is ready                        | y memai eee       |                 | it.              |                |              |
|                  | 0 = MFINTO           | SC is not read                     | y                 |                 |                  |                |              |
| bit 1            | LFIOFR: Low          | v-Frequency In                     | ternal Oscillato  | r Ready bit     |                  |                |              |
|                  | 1 = LFINTOS          | SC is ready                        |                   |                 |                  |                |              |
|                  | 0 = LFINTOS          | SC is not ready                    |                   |                 |                  |                |              |
| bit 0            | HFIOFS: Hig          | h-Frequency Ir                     | ternal Oscillato  | or Stable bit   |                  |                |              |
|                  | 1 = HFINTO           | SC is at least 0                   | .5% accurate      |                 |                  |                |              |
|                  | 0 = HFINTO           | SC is not 0.5%                     | accurate          |                 |                  |                |              |
|                  |                      |                                    |                   |                 |                  |                |              |

## REGISTER 6-2: OSCSTAT: OSCILLATOR STATUS REGISTER

## 11.1.4 SLEW RATE CONTROL

The SLRCONA register (Register 11-7) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONA bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONA bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

## 11.1.5 INPUT THRESHOLD CONTROL

The INLVLA register (Register 11-8) controls the input voltage threshold for each of the available PORTA input pins. A selection between the Schmitt Trigger CMOS or the TTL compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTA register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 34-4: I/O Ports for more information on threshold levels.

**Note:** Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

## 11.1.6 ANALOG CONTROL

The ANSELA register (Register 11-4) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELA bits has no effect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELA bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

#### EXAMPLE 11-1: INITIALIZING PORTA

| ; This code example illustrates |                                           |                        |  |  |  |  |  |
|---------------------------------|-------------------------------------------|------------------------|--|--|--|--|--|
| , IUILIS                        | ; initializing the PORTA register. The    |                        |  |  |  |  |  |
| ; other                         | ; other ports are initialized in the same |                        |  |  |  |  |  |
| ; manner                        | · ·                                       |                        |  |  |  |  |  |
|                                 |                                           |                        |  |  |  |  |  |
| BANKSEL                         | PORTA                                     | ;                      |  |  |  |  |  |
| CLRF                            | PORTA                                     | ;Init PORTA            |  |  |  |  |  |
| BANKSEL                         | LATA                                      | ;Data Latch            |  |  |  |  |  |
| CLRF                            | LATA                                      | ;                      |  |  |  |  |  |
| BANKSEL                         | ANSELA                                    | ;                      |  |  |  |  |  |
| CLRF                            | ANSELA                                    | ;digital I/O           |  |  |  |  |  |
| BANKSEL                         | TRISA                                     | ;                      |  |  |  |  |  |
| MOVLW                           | B'00111000'                               | ;Set RA<5:3> as inputs |  |  |  |  |  |
| MOVWF                           | TRISA                                     | ;and set RA<2:0> as    |  |  |  |  |  |
|                                 |                                           | ;outputs               |  |  |  |  |  |

## 11.1.7 PORTA FUNCTIONS AND OUTPUT PRIORITIES

Each PORTA pin is multiplexed with other functions.

Each pin defaults to the PORT latch data after Reset. Other functions are selected with the peripheral pin select logic. See **Section 12.0** "**Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs are not shown in the peripheral pin select lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELA register. Digital output functions may continue to control the pin when it is in Analog mode.

## 11.8 Register Definitions: PORTD

## REGISTER 11-25: PORTD: PORTD REGISTER

| R/W-x/u                           | R/W-x/u                                 | R/W-x/u           | R/W-x/u                                               | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-----------------------------------|-----------------------------------------|-------------------|-------------------------------------------------------|---------|---------|---------|---------|
| RD7                               | RD6                                     | RD5               | RD4                                                   | RD3     | RD2     | RD1     | RD0     |
| bit 7                             | ·                                       | ·                 |                                                       | ·       |         |         | bit 0   |
|                                   |                                         |                   |                                                       |         |         |         |         |
| Legend:                           |                                         |                   |                                                       |         |         |         |         |
| R = Readable bit W = Writable bit |                                         |                   | U = Unimplemented bit, read as '0'                    |         |         |         |         |
| u = Bit is unch                   | a = Bit is unchanged x = Bit is unknown |                   | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |         |
| '1' = Bit is set                  |                                         | '0' = Bit is clea | ared                                                  |         |         |         |         |

bit 7-0 **RD<7:0>**: PORTD General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTD are actually written to corresponding LATD register. Reads from PORTD register is return of actual I/O pin values.

## REGISTER 11-26: TRISD: PORTD TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISD7  | TRISD6  | TRISD5  | TRISD4  | TRISD3  | TRISD2  | TRISD1  | TRISD0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

- TRISD<7:0>: PORTD Tri-State Control bits
- 1 = PORTD pin configured as an input (tri-stated)
- 0 = PORTD pin configured as an output

## REGISTER 11-27: LATD: PORTD DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATD7   | LATD6   | LATD5   | LATD4   | LATD3   | LATD2   | LATD1   | LATD0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATD<7:0>: PORTD Output Latch Value bits

| REGISTER 12-2: | RxyPPS: PIN Rxy | OUTPUT SOURCE SELECTION REGISTER |
|----------------|-----------------|----------------------------------|
|----------------|-----------------|----------------------------------|

|         | •   | •   |         |         |             |         |         |
|---------|-----|-----|---------|---------|-------------|---------|---------|
| U-0     | U-0 | U-0 | R/W-0/u | R/W-0/u | R/W-0/u     | R/W-0/u | R/W-0/u |
| —       | —   | —   |         |         | RxyPPS<4:0> |         |         |
| bit 7   |     |     |         |         |             |         | bit 0   |
|         |     |     |         |         |             |         |         |
| Legend: |     |     |         |         |             |         |         |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RxyPPS<4:0>:** Pin Rxy Output Source Selection bits. Selection code determines the output signal on the port pin. See Table 12-2 for supported ports and selection codes.

 TABLE 12-2:
 AVAILABLE PORTS FOR OUTPUT BY PERIPHERAL <sup>(1)</sup>

| RxvPPS<4:0>    | Output Cignel          | PIC16(L)   | F1717/8/9  | PIC16(L)F1718 | PIC16(L)F1717/9 |       |       |
|----------------|------------------------|------------|------------|---------------|-----------------|-------|-------|
| RXYPP5<4:0>    | Output Signal          | PORTA      | PORTB      | PORTC         | PORTC           | PORTD | PORTE |
| 11xxx          | Reserved               |            |            |               |                 |       |       |
| 10111          | C2OUT                  | ٠          |            | •             |                 |       | •     |
| 10110          | C1OUT                  | ٠          |            | •             |                 | •     |       |
| 10101          | DT <sup>(2)</sup>      |            | •          | •             | ٠               |       |       |
| 10100          | TX/CK <sup>(2)</sup>   |            | •          | •             | ٠               |       |       |
| 10011          | Reserved               |            |            |               |                 |       |       |
| 10010          | Reserved               |            |            |               |                 |       |       |
| 10001          | SDO/SDA <sup>(2)</sup> |            | •          | •             | ٠               |       |       |
| 10000          | SCK/SCL <sup>(2)</sup> |            | •          | •             | ٠               |       |       |
| 01111          | PWM4OUT                |            | •          | •             |                 | •     |       |
| 01110          | PWM3OUT                |            | •          | •             |                 |       | •     |
| 01101          | CCP2                   |            | •          | •             | ٠               |       |       |
| 01100          | CCP1                   |            | •          | •             | ٠               |       |       |
| 01011          | COG1D <sup>(2)</sup>   |            | •          | •             |                 | •     |       |
| 01010          | COG1C <sup>(2)</sup>   |            | •          | •             |                 | •     |       |
| 01001          | COG1B <sup>(2)</sup>   |            | •          | •             |                 | •     |       |
| 01000          | COG1A <sup>(2)</sup>   |            | •          | •             | ٠               |       |       |
| 00111          | CLC4OUT                |            | •          | •             |                 | •     |       |
| 00110          | CLC3OUT                |            | •          | •             |                 | •     |       |
| 00101          | CLC2OUT                | ٠          |            | •             | ٠               |       |       |
| 00100          | CLC10UT                | ٠          |            | •             | ٠               |       |       |
| 00011          | NCO10UT                | ٠          |            | •             |                 | •     |       |
| 00010          | Reserved               |            |            |               |                 |       |       |
| 00001          | Reserved               |            |            |               |                 |       |       |
| 00000          | LATxy                  | •          | •          | •             | ٠               | •     | •     |
| Example: RB3PF | PS = 0x16 selects      | RB3 as the | comparator | 1 output.     |                 |       |       |

**Note 1:** Outputs are not available on all ports. A check in a port column of a peripheral row indicates that the peripheral selection is valid for that port. Reserved output signals will output a '0'.

2: TRIS control is overridden by the peripheral as required.

## PIC16(L)F1717/8/9

## FIGURE 18-8: COG (RISING/FALLING) DEAD-BAND BLOCK



# PIC16(L)F1717/8/9

| FIGURE 27-6:           | TIMER1 GATE SINGLE-PULSE AND TOGGLE COMBINED MODE                          |              |
|------------------------|----------------------------------------------------------------------------|--------------|
| TMR1GE                 |                                                                            |              |
| T1GPOL                 |                                                                            |              |
| T1GSPM                 |                                                                            |              |
| T1GTM                  |                                                                            |              |
| T1GG <u>O/</u><br>DONE | ← Set by software<br>Counting enabled on<br>rising edge of T1G             | re on<br>VAL |
| t1g_in                 |                                                                            |              |
| т1СКІ                  |                                                                            |              |
| T1GVAL                 |                                                                            |              |
| Timer1                 | N N + 1 N + 2 N + 3 N + 4                                                  |              |
| TMR1GIF                | Set by hardware on Cleared<br>- Cleared by software falling edge of T1GVAL | by<br>re     |

## 28.6 CCP/PWM Clock Selection

The PIC16(L)F1717/8/9 allows each individual CCP and PWM module to select the timer source that controls the module. Each module has an independent selection.

As there are up to three 8-bit timers with auto-reload (Timer2, Timer4, and Timer6), PWM mode on the CCP and PWM modules can use any of these timers.

The CCPTMRS register is used to select which timer is used.

## 28.7 Register Definitions: CCP/PWM Timers Control

#### REGISTER 28-2: CCPTMRS: PWM TIMER SELECTION CONTROL REGISTER 0

| R/W-0/0          | R/W-0/0                                                                                                          | R/W-0/0                                                                 | R/W-0/0                                                        | R/W-0/0                    | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------|------------------|------------------|--------------|
| P4TSE            | L<1:0>                                                                                                           | P3TSEL<1:0>                                                             |                                                                | C2TSE                      | EL<1:0>          | C1TSE            | :L<1:0>      |
| bit 7            |                                                                                                                  | ·                                                                       |                                                                | ·                          |                  |                  | bit 0        |
|                  |                                                                                                                  |                                                                         |                                                                |                            |                  |                  |              |
| Legend:          |                                                                                                                  |                                                                         |                                                                |                            |                  |                  |              |
| R = Readable     | bit                                                                                                              | W = Writable                                                            | bit                                                            | U = Unimplen               | nented bit, read | d as '0'         |              |
| u = Bit is unch  | anged                                                                                                            | x = Bit is unkn                                                         | iown                                                           | -n/n = Value a             | at POR and BO    | R/Value at all o | other Resets |
| '1' = Bit is set |                                                                                                                  | '0' = Bit is clea                                                       | ared                                                           |                            |                  |                  |              |
|                  |                                                                                                                  |                                                                         |                                                                |                            |                  |                  |              |
| bit 7-6          | P4TSEL<1:0                                                                                                       | >: PWM4 Time                                                            | r Selection                                                    |                            |                  |                  |              |
|                  | 11 = Reserved<br>10 = PWM4 is based off Timer6<br>01 = PWM4 is based off Timer4<br>00 = PWM4 is based off Timer2 |                                                                         |                                                                |                            |                  |                  |              |
| bit 5-4          | P3TSEL<1:0:                                                                                                      | >: PWM3 Time                                                            | r Selection                                                    |                            |                  |                  |              |
|                  | 11 = Reserve<br>10 = PWM3 is<br>01 = PWM3 is<br>00 = PWM3 is                                                     | d<br>s based off Tim<br>s based off Tim<br>s based off Tim              | er6<br>er4<br>er2                                              |                            |                  |                  |              |
| bit 3-2          | C2TSEL<1:0                                                                                                       | >: CCP2 (PWN                                                            | 12) Timer Sele                                                 | ction                      |                  |                  |              |
|                  | 11 = Reserve<br>10 = CCP2 is<br>01 = CCP2 is<br>00 = CCP2 is                                                     | d<br>based off Time<br>based off Time<br>based off Time                 | er 6 in PWM m<br>er 4 in PWM m<br>er 2 in PWM m                | node<br>node<br>node       |                  |                  |              |
| bit 1-0          | C1TSEL<1:0<br>11 = Reserve<br>10 = CCP1 is<br>01 = CCP1 is<br>00 = CCP1 is                                       | >: CCP1 (PWM<br>d<br>based off Time<br>based off Time<br>based off Time | 11) Timer Sele<br>er6 in PWM m<br>er4 in PWM m<br>er2 in PWM m | ction<br>ode<br>ode<br>ode |                  |                  |              |

## 30.2 SPI Mode Overview

The Serial Peripheral Interface (SPI) bus is a synchronous serial data communication bus that operates in Full-Duplex mode. Devices communicate in a master/slave environment where the master device initiates the communication. A slave device is controlled through a Chip Select known as Slave Select.

The SPI bus specifies four signal connections:

- Serial Clock (SCK)
- Serial Data Out (SDO)
- Serial Data In (SDI)
- Slave Select (SS)

Figure 30-1 shows the block diagram of the MSSP module when operating in SPI mode.

The SPI bus operates with a single master device and one or more slave devices. When multiple slave devices are used, an independent Slave Select connection is required from the master device to each slave device.

Figure 30-4 shows a typical connection between a master device and multiple slave devices.

The master selects only one slave at a time. Most slave devices have tri-state outputs so their output signal appears disconnected from the bus when they are not selected.

Transmissions involve two shift registers, eight bits in size, one in the master and one in the slave. With either the master or the slave device, data is always shifted out one bit at a time, with the Most Significant bit (MSb) shifted out first. At the same time, a new Least Significant bit (LSb) is shifted into the same register.

Figure 30-5 shows a typical connection between two processors configured as master and slave devices.

Data is shifted out of both shift registers on the programmed clock edge and latched on the opposite edge of the clock.

The master device transmits information out on its SDO output pin which is connected to, and received by, the slave's SDI input pin. The slave device transmits information out on its SDO output pin, which is connected to, and received by, the master's SDI input pin.

To begin communication, the master device first sends out the clock signal. Both the master and the slave devices should be configured for the same clock polarity.

The master device starts a transmission by sending out the MSb from its shift register. The slave device reads this bit from that same line and saves it into the LSb position of its shift register. During each SPI clock cycle, a full-duplex data transmission occurs. This means that while the master device is sending out the MSb from its shift register (on its SDO pin) and the slave device is reading this bit and saving it as the LSb of its shift register, that the slave device is also sending out the MSb from its shift register (on its SDO pin) and the master device is reading this bit and saving it as the LSb of its shift register.

After eight bits have been shifted out, the master and slave have exchanged register values.

If there is more data to exchange, the shift registers are loaded with new data and the process repeats itself.

Whether the data is meaningful or not (dummy data), depends on the application software. This leads to three scenarios for data transmission:

- Master sends useful data and slave sends dummy data.
- Master sends useful data and slave sends useful data.
- Master sends dummy data and slave sends useful data.

Transmissions may involve any number of clock cycles. When there is no more data to be transmitted, the master stops sending the clock signal and it deselects the slave.

Every slave device connected to the bus that has not been selected through its slave select line must disregard the clock and transmission signals and must not transmit out any data of its own.

## 30.3 I<sup>2</sup>C MODE OVERVIEW

The Inter-Integrated Circuit (I<sup>2</sup>C) bus is a multi-master serial data communication bus. Devices communicate in a master/slave environment where the master devices initiate the communication. A slave device is controlled through addressing.

The I<sup>2</sup>C bus specifies two signal connections:

- Serial Clock (SCL)
- Serial Data (SDA)

Figure 30-11 shows the block diagram of the MSSP module when operating in  $I^2C$  mode.

Both the SCL and SDA connections are bidirectional open-drain lines, each requiring pull-up resistors for the supply voltage. Pulling the line to ground is considered a logical zero and letting the line float is considered a logical one.

Figure 30-11 shows a typical connection between two processors configured as master and slave devices.

The I<sup>2</sup>C bus can operate with one or more master devices and one or more slave devices.

There are four potential modes of operation for a given device:

- Master Transmit mode
   (master is transmitting data to a slave)
- Master Receive mode (master is receiving data from a slave)
- Slave Transmit mode (slave is transmitting data to a master)
- Slave Receive mode (slave is receiving data from the master)

To begin communication, a master device starts out in Master Transmit mode. The master device sends out a Start bit followed by the address byte of the slave it intends to communicate with. This is followed by a single Read/Write bit, which determines whether the master intends to transmit to or receive data from the slave device.

If the requested slave exists on the bus, it will respond with an Acknowledge bit, otherwise known as an ACK. The master then continues in either Transmit mode or Receive mode and the slave continues in the complement, either in Receive mode or Transmit mode, respectively.

A Start bit is indicated by a high-to-low transition of the SDA line while the SCL line is held high. Address and data bytes are sent out, Most Significant bit (MSb) first. The Read/Write bit is sent out as a logical one when the master intends to read data from the slave, and is sent out as a logical zero when it intends to write data to the slave.

## FIGURE 30-11: I<sup>2</sup>C MASTER/ SLAVE CONNECTION



The Acknowledge bit  $(\overline{ACK})$  is an active-low signal, which holds the SDA line low to indicate to the transmitter that the slave device has received the transmitted data and is ready to receive more.

The transition of a data bit is always performed while the SCL line is held low. Transitions that occur while the SCL line is held high are used to indicate Start and Stop bits.

If the master intends to write to the slave, then it repeatedly sends out a byte of data, with the slave responding after each byte with an ACK bit. In this example, the master device is in Master Transmit mode and the slave is in Slave Receive mode.

If the master intends to read from the slave, then it repeatedly receives a byte of data from the slave, and responds after each byte with an  $\overline{ACK}$  bit. In this example, the master device is in Master Receive mode and the slave is Slave Transmit mode.

On the last byte of data communicated, the master device may end the transmission by sending a Stop bit. If the master device is in Receive mode, it sends the Stop bit in place of the last ACK bit. A Stop bit is indicated by a low-to-high transition of the SDA line while the SCL line is held high.

In some cases, the master may want to maintain control of the bus and re-initiate another transmission. If so, the master device may send another Start bit in place of the Stop bit or last ACK bit when it is in receive mode.

The I<sup>2</sup>C bus specifies three message protocols;

- Single message where a master writes data to a slave.
- Single message where a master reads data from a slave.
- Combined message where a master initiates a minimum of two writes, or two reads, or a combination of writes and reads, to one or more slaves.

## 30.4.5 START CONDITION

The  $I^2C$  specification defines a Start condition as a transition of SDA from a high to a low state while SCL line is high. A Start condition is always generated by the master and signifies the transition of the bus from an Idle to an Active state. Figure 30-12 shows wave forms for Start and Stop conditions.

A bus collision can occur on a Start condition if the module samples the SDA line low before asserting it low. This does not conform to the  $I^2C$  Specification that states no bus collision can occur on a Start.

#### 30.4.6 STOP CONDITION

A Stop condition is a transition of the SDA line from low-to-high state while the SCL line is high.

Note: At least one SCL low time must appear before a Stop is valid, therefore, if the SDA line goes low then high again while the SCL line stays high, only the Start condition is detected.

## 30.4.7 RESTART CONDITION

A Restart is valid any time that a Stop would be valid. A master can issue a Restart if it wishes to hold the bus after terminating the current transfer. A Restart has the same effect on the slave that a Start would, resetting all slave logic and preparing it to clock in an address. The master may want to address the same or another slave. Figure 30-13 shows the wave form for a Restart condition.

In 10-bit Addressing Slave mode a Restart is required for the master to clock data out of the addressed slave. Once a slave has been fully addressed, matching both high and low address bytes, the master can issue a Restart and the high address byte with the R/W bit set. The slave logic will then hold the clock and prepare to clock out data.

After a full match with  $R/\overline{W}$  clear in 10-bit mode, a prior match flag is set and maintained until a Stop condition, a high address with  $R/\overline{W}$  clear, or high address match fails.

## 30.4.8 START/STOP CONDITION INTERRUPT MASKING

The SCIE and PCIE bits of the SSP1CON3 register can enable the generation of an interrupt in Slave modes that do not typically support this function. Slave modes where interrupt on Start and Stop detect are already enabled, these bits will have no effect.

## FIGURE 30-12: I<sup>2</sup>C START AND STOP CONDITIONS



## FIGURE 30-13: I<sup>2</sup>C RESTART CONDITION



## 30.6.13.2 Bus Collision During a Repeated Start Condition

During a Repeated Start condition, a bus collision occurs if:

- a) A low level is sampled on SDA when SCL goes from low level to high level (Case 1).
- b) SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1' (Case 2).

When the user releases SDA and the pin is allowed to float high, the BRG is loaded with SSP1ADD and counts down to zero. The SCL pin is then deasserted and when sampled high, the SDA pin is sampled. If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0', Figure 30-36). If SDA is sampled high, the BRG is reloaded and begins counting. If SDA goes from high-to-low before the BRG times out, no bus collision occurs because no two masters can assert SDA at exactly the same time.

If SCL goes from high-to-low before the BRG times out and SDA has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition, see Figure 30-37.

If, at the end of the BRG time-out, both SCL and SDA are still high, the SDA pin is driven low and the BRG is reloaded and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete.

FIGURE 30-36: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1)







#### 30.6.13.3 Bus Collision During a Stop Condition

Bus collision occurs during a Stop condition if:

- a) After the SDA pin has been deasserted and allowed to float high, SDA is sampled low after the BRG has timed out (Case 1).
- b) After the SCL pin is deasserted, SCL is sampled low before SDA goes high (Case 2).

The Stop condition begins with SDA asserted low. When SDA is sampled low, the SCL pin is allowed to float. When the pin is sampled high (clock arbitration), the Baud Rate Generator is loaded with SSP1ADD and counts down to zero. After the BRG times out, SDA is sampled. If SDA is sampled low, a bus collision has occurred. This is due to another master attempting to drive a data '0' (Figure 30-38). If the SCL pin is sampled low before SDA is allowed to float high, a bus collision occurs. This is another case of another master attempting to drive a data '0' (Figure 30-39).

## FIGURE 30-38: BUS COLLISION DURING A STOP CONDITION (CASE 1)



## FIGURE 30-39: BUS COLLISION DURING A STOP CONDITION (CASE 2)



|        | SYNC = 0, BRGH = 1, BRG16 = 0 |            |                             |                  |            |                             |                   |            |                             |                  |            |                             |
|--------|-------------------------------|------------|-----------------------------|------------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD   | Fosc = 8.000 MHz              |            |                             | Fosc = 4.000 MHz |            |                             | Fosc = 3.6864 MHz |            |                             | Fosc = 1.000 MHz |            |                             |
| RATE   | Actual<br>Rate                | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | —                             |            |                             | _                | _          | _                           | _                 |            | _                           | 300              | 0.16       | 207                         |
| 1200   | —                             | _          | _                           | 1202             | 0.16       | 207                         | 1200              | 0.00       | 191                         | 1202             | 0.16       | 51                          |
| 2400   | 2404                          | 0.16       | 207                         | 2404             | 0.16       | 103                         | 2400              | 0.00       | 95                          | 2404             | 0.16       | 25                          |
| 9600   | 9615                          | 0.16       | 51                          | 9615             | 0.16       | 25                          | 9600              | 0.00       | 23                          | —                | —          | _                           |
| 10417  | 10417                         | 0.00       | 47                          | 10417            | 0.00       | 23                          | 10473             | 0.53       | 21                          | 10417            | 0.00       | 5                           |
| 19.2k  | 19231                         | 0.16       | 25                          | 19.23k           | 0.16       | 12                          | 19.2k             | 0.00       | 11                          | —                | —          | —                           |
| 57.6k  | 55556                         | -3.55      | 8                           | —                | _          | —                           | 57.60k            | 0.00       | 3                           | —                | —          | —                           |
| 115.2k | —                             | —          |                             | —                | —          | —                           | 115.2k            | 0.00       | 1                           | —                | —          | _                           |

## TABLE 31-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED)

| BAUD   | Fosc = 32.000 MHz |            |                             | Fosc = 20.000 MHz |            |                             | Fosc = 18.432 MHz |            |                             | Fosc = 11.0592 MHz |            |                             |
|--------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|
| RATE   | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 300.0             | 0.00       | 6666                        | 300.0             | -0.01      | 4166                        | 300.0             | 0.00       | 3839                        | 300.0              | 0.00       | 2303                        |
| 1200   | 1200              | -0.02      | 3332                        | 1200              | -0.03      | 1041                        | 1200              | 0.00       | 959                         | 1200               | 0.00       | 575                         |
| 2400   | 2401              | -0.04      | 832                         | 2399              | -0.03      | 520                         | 2400              | 0.00       | 479                         | 2400               | 0.00       | 287                         |
| 9600   | 9615              | 0.16       | 207                         | 9615              | 0.16       | 129                         | 9600              | 0.00       | 119                         | 9600               | 0.00       | 71                          |
| 10417  | 10417             | 0.00       | 191                         | 10417             | 0.00       | 119                         | 10378             | -0.37      | 110                         | 10473              | 0.53       | 65                          |
| 19.2k  | 19.23k            | 0.16       | 103                         | 19.23k            | 0.16       | 64                          | 19.20k            | 0.00       | 59                          | 19.20k             | 0.00       | 35                          |
| 57.6k  | 57.14k            | -0.79      | 34                          | 56.818            | -1.36      | 21                          | 57.60k            | 0.00       | 19                          | 57.60k             | 0.00       | 11                          |
| 115.2k | 117.6k            | 2.12       | 16                          | 113.636           | -1.36      | 10                          | 115.2k            | 0.00       | 9                           | 115.2k             | 0.00       | 5                           |

|        | SYNC = 0, BRGH = 0, BRG16 = 1 |            |                             |                  |            |                             |                   |            |                             |                  |            |                             |
|--------|-------------------------------|------------|-----------------------------|------------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD   | Fosc = 8.000 MHz              |            |                             | Fosc = 4.000 MHz |            |                             | Fosc = 3.6864 MHz |            |                             | Fosc = 1.000 MHz |            |                             |
| RATE   | Actual<br>Rate                | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 299.9                         | -0.02      | 1666                        | 300.1            | 0.04       | 832                         | 300.0             | 0.00       | 767                         | 300.5            | 0.16       | 207                         |
| 1200   | 1199                          | -0.08      | 416                         | 1202             | 0.16       | 207                         | 1200              | 0.00       | 191                         | 1202             | 0.16       | 51                          |
| 2400   | 2404                          | 0.16       | 207                         | 2404             | 0.16       | 103                         | 2400              | 0.00       | 95                          | 2404             | 0.16       | 25                          |
| 9600   | 9615                          | 0.16       | 51                          | 9615             | 0.16       | 25                          | 9600              | 0.00       | 23                          | —                | _          | _                           |
| 10417  | 10417                         | 0.00       | 47                          | 10417            | 0.00       | 23                          | 10473             | 0.53       | 21                          | 10417            | 0.00       | 5                           |
| 19.2k  | 19.23k                        | 0.16       | 25                          | 19.23k           | 0.16       | 12                          | 19.20k            | 0.00       | 11                          | —                | _          | _                           |
| 57.6k  | 55556                         | -3.55      | 8                           | _                | _          | _                           | 57.60k            | 0.00       | 3                           | _                | _          | _                           |
| 115.2k |                               | _          | _                           | _                | _          |                             | 115.2k            | 0.00       | 1                           | _                | _          | _                           |

## 35.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS

The graphs and tables provided in this section are for **design guidance** and are **not tested**.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range.

Unless otherwise noted, all graphs apply to both the L and LF devices.

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum", "Max.", "Minimum" or "Min." represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is a standard deviation, over each temperature range.

## PIC16(L)F1717/8/9

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



**FIGURE 35-91:** Temp. Indicator Slope Normalized to 20°C, Low Range, VDD = 1.8V, PIC16LF1717/8/9 Only.



**FIGURE 35-92:** Temp. Indicator Slope Normalized to 20°C, Low Range, VDD = 3.0V, PIC16LF1717/8/9 Only.



**FIGURE 35-93:** Temp. Indicator Slope Normalized to 20°C, High Range, VDD = 3.6V, PIC16LF1717/8/9 Only.



**FIGURE 35-94:** Op Amp, Common Mode Rejection Ratio (CMRR), VDD = 3.0V.



**FIGURE 35-95:** Op Amp, Output Voltage Histogram, VDD = 3.0V, VCM = VDD/2.



**FIGURE 35-96:** Op Amp, Offset Over Common Mode Voltage, VDD = 3.0V, Temp. = 25°C.

## 40-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 5x5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimensior                  | MIN         | NOM      | MAX  |      |  |
| Contact Pitch              | E           | 0.40 BSC |      |      |  |
| Optional Center Pad Width  | W2          | 3.80     |      |      |  |
| Optional Center Pad Length | T2          |          |      | 3.80 |  |
| Contact Pad Spacing        | C1          |          | 5.00 |      |  |
| Contact Pad Spacing        | C2          |          | 5.00 |      |  |
| Contact Pad Width (X40)    | X1          |          |      | 0.20 |  |
| Contact Pad Length (X40)   | Y1          |          |      | 0.75 |  |
| Distance Between Pads      | G           | 0.20     |      |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2156B

## 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076B

44-Lead Plastic Thin Quad Flatpack (PT) 10X10X1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |      |       |      |  |
|--------------------------|-------------|------|-------|------|--|
| Dimension                | MIN         | NOM  | MAX   |      |  |
| Contact Pitch E 0.80 BSC |             |      |       |      |  |
| Contact Pad Spacing      | C1          |      | 11.40 |      |  |
| Contact Pad Spacing      | C2          |      | 11.40 |      |  |
| Contact Pad Width (X44)  | X1          |      |       | 0.55 |  |
| Contact Pad Length (X44) | Y1          |      |       | 1.50 |  |
| Distance Between Pads    | G           | 0.25 |       |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076B