



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 35                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 1K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 28x10b; D/A 1x5b, 1x8b                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                  |
| Supplier Device Package    | 40-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1717-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name               | Function           | Input<br>Type | Output<br>Type | Description                                        |
|--------------------|--------------------|---------------|----------------|----------------------------------------------------|
| OUT <sup>(2)</sup> | C1OUT              |               | CMOS           | Comparator 1 output.                               |
|                    | C2OUT              |               | CMOS           | Comparator 2 output.                               |
|                    | CCP1               |               | CMOS           | Compare/PWM1 output.                               |
|                    | CCP2               |               | CMOS           | Compare/PWM2 output.                               |
|                    | NCO10UT            |               | CMOS           | Numerically controlled oscillator output.          |
|                    | PWM3OUT            |               | CMOS           | PWM3 output.                                       |
|                    | PWM4OUT            |               | CMOS           | PWM4 output.                                       |
|                    | COG1A              |               | CMOS           | Complementary output generator output A.           |
|                    | COG1B              |               | CMOS           | Complementary output generator output B.           |
|                    | COG1C              |               | CMOS           | Complementary output generator output C.           |
|                    | COG1D              |               | CMOS           | Complementary output generator output D.           |
|                    | SDA <sup>(3)</sup> |               | OD             | I <sup>2</sup> C Data output.                      |
|                    | SCK                |               | CMOS           | SPI clock output.                                  |
|                    | SCL <sup>(3)</sup> |               | OD             | l <sup>2</sup> C clock output.                     |
|                    | SDO                |               | CMOS           | SPI data output.                                   |
|                    | TX/CK              |               | CMOS           | EUSART asynchronous TX data/synchronous clock out. |
|                    | DT <sup>(3)</sup>  |               | CMOS           | EUSART synchronous data output.                    |
|                    | CLC10UT            |               | CMOS           | Configurable Logic Cell 1 output.                  |
|                    | CLC2OUT            |               | CMOS           | Configurable Logic Cell 2 output.                  |
|                    | CLC3OUT            |               | CMOS           | Configurable Logic Cell 3 output.                  |
|                    | CLC4OUT            |               | CMOS           | Configurable Logic Cell 4 output.                  |

#### TABLE 1-3: PIC16(L)F1717/9 PINOUT DESCRIPTION (CONTINUED)

 Legend:
 AN = Analog input or output
 CMOS = CMOS compatible input or output
 OD = Open-Drain

 TTL = TTL compatible input
 ST = Schmitt Trigger input with CMOS levels
 I<sup>2</sup>C = Schmitt Trigger input with I<sup>2</sup>C

 HV = High Voltage
 XTAL = Crystal levels

Note 1: Default peripheral input. Alternate pins can be selected as the peripheral input with the PPS input selection registers.

2: All pin digital outputs default to PORT latch data. Alternate outputs can be selected as the peripheral digital output with the PPS output selection registers.

3: These peripheral functions are bidirectional. The output pin selections must be the same as the input pin selections.

# 3.0 MEMORY ORGANIZATION

These devices contain the following types of memory:

- Program Memory
  - Configuration Words
  - Device ID
  - User ID
  - Flash Program Memory
- Data Memory
  - Core Registers
  - Special Function Registers
  - General Purpose RAM
  - Common RAM

Note 1: The method to access Flash memory through the PMCON registers is described in Section 10.0 "Flash Program Memory Control".

The following features are associated with access and control of program memory and data memory:

- PCL and PCLATH
- Stack
- Indirect Addressing

#### TABLE 3-1: DEVICE SIZES AND ADDRESSES

# 3.1 Program Memory Organization

The enhanced mid-range core has a 15-bit program counter capable of addressing a 32K x 14 program memory space. Table 3-1 shows the memory sizes implemented for the PIC16(L)F1717/8/9 family. Accessing a location above these boundaries will cause a wrap-around within the implemented memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 3-1).

## 3.2 High-Endurance Flash

This device has a 128-byte section of high-endurance program Flash memory (PFM) in lieu of data EEPROM. This area is especially well suited for nonvolatile data storage that is expected to be updated frequently over the life of the end product. See Section 10.2 "Flash **Program Memory Overview**" for more information on writing data to PFM. See Section 3.2.1.2 "Indirect **Read with FSR**" for more information about using the FSR registers to read byte data stored in PFM.

| Device          | Program Memory Space<br>(Words) | Last Program Memory<br>Address | High-Endurance Flash<br>Memory Address Range <sup>(1)</sup> |
|-----------------|---------------------------------|--------------------------------|-------------------------------------------------------------|
| PIC16(L)F1717   | 8,192                           | 1FFFh                          | 1F80h-1FFFh                                                 |
| PIC16(L)F1718/9 | 16,384                          | 3FFFh                          | 3F80h-3FFFh                                                 |

**Note 1:** High-endurance Flash applies to the low byte of each address in the range.

# TABLE 3-5: PIC16(L)F1717 MEMORY MAP, BANK 8-23

|               | BANK 8                        |        | BANK 9                        |       | BANK 10                       |        | BANK 11                       |         | BANK 12                       |        | BANK 13                       |              | BANK 14                       |        | BANK 15                       |
|---------------|-------------------------------|--------|-------------------------------|-------|-------------------------------|--------|-------------------------------|---------|-------------------------------|--------|-------------------------------|--------------|-------------------------------|--------|-------------------------------|
| 400h          | Core Registers<br>(Table 3-2) | 480h   | Core Registers<br>(Table 3-2) | 500h  | Core Registers<br>(Table 3-2) | 580h   | Core Registers<br>(Table 3-2) | 600h    | Core Registers<br>(Table 3-2) | 680h   | Core Registers<br>(Table 3-2) | 700h         | Core Registers<br>(Table 3-2) | 780h   | Core Registers<br>(Table 3-2) |
| 40Bh          |                               | 48Bh   |                               | 50Bh  |                               | 58Bh   |                               | 60Bh    |                               | 68Bh   |                               | 70Bh         |                               | 78Bh   |                               |
| 40Ch          |                               | 48Ch   | _                             | 50Ch  | _                             | 58Ch   | _                             | 60Ch    | _                             | 68Ch   | _                             | 70Ch         | _                             | 78Ch   | _                             |
| 40Dh          | _                             | 48Dh   | _                             | 50Dh  | _                             | 58Dh   | _                             | 60Dh    | _                             | 68Dh   | _                             | 70Dh         | _                             | 78Dh   | _                             |
| 40Eh          | _                             | 48Eh   | _                             | 50Eh  | _                             | 58Eh   | _                             | 60Eh    | _                             | 68Eh   | _                             | 70Eh         | _                             | 78Eh   | _                             |
| 40Fh          | _                             | 48Fh   | _                             | 50Fh  | _                             | 58Fh   | _                             | 60Fh    | _                             | 68Fh   | _                             | 70Fh         | _                             | 78Fh   | _                             |
| 410h          |                               | 490h   | _                             | 510h  | _                             | 590h   | _                             | 610h    | _                             | 690h   |                               | 710h         | _                             | 790h   | _                             |
| 411h          |                               | 491h   | _                             | 511h  | OPA1CON                       | 591h   | _                             | 611h    | _                             | 691h   | COG1PHR                       | 711h         | _                             | 791h   | _                             |
| 412h          | _                             | 492h   | _                             | 512h  | _                             | 592h   | _                             | 612h    | _                             | 692h   | COG1PHF                       | 712h         | _                             | 792h   | _                             |
| 413h          | _                             | 493h   | _                             | 513h  | _                             | 593h   | _                             | 613h    | _                             | 693h   | COG1BLKR                      | 713h         | _                             | 793h   | _                             |
| 414h          | _                             | 494h   | _                             | 514h  | _                             | 594h   | _                             | 614h    | _                             | 694h   | COG1BLKF                      | 714h         | _                             | 794h   | _                             |
| 415h          | TMR4                          | 495h   | _                             | 515h  | OPA2CON                       | 595h   | _                             | 615h    | _                             | 695h   | COG1DBR                       | 715h         | _                             | 795h   | _                             |
| 416h          | PR4                           | 496h   | _                             | 516h  | _                             | 596h   | _                             | 616h    | _                             | 696h   | COG1DBF                       | 716h         | _                             | 796h   | _                             |
| 417h          | T4CON                         | 497h   | _                             | 517h  | _                             | 597h   | _                             | 617h    | PWM3DCL                       | 697h   | COG1CON0                      | 717h         | _                             | 797h   | _                             |
| 418h          |                               | 498h   | NCO1ACCL                      | 518h  | _                             | 598h   | _                             | 618h    | PWM3DCH                       | 698h   | COG1CON1                      | 718h         | _                             | 798h   | _                             |
| 419h          | _                             | 499h   | NCO1ACCH                      | 519h  | _                             | 599h   | _                             | 619h    | PWM3CON                       | 699h   | COG1RIS                       | 719h         | _                             | 799h   | _                             |
| 41Ah          | _                             | 49Ah   | NCO1ACCU                      | 51Ah  | _                             | 59Ah   | _                             | 61Ah    | PWM4DCL                       | 69Ah   | COG1RSIM                      | 71Ah         | _                             | 79Ah   | _                             |
| 41Bh          | _                             | 49Bh   | NCO1INCL                      | 51Bh  | _                             | 59Bh   | _                             | 61Bh    | PWM4DCH                       | 69Bh   | COG1FIS                       | 71Bh         | _                             | 79Bh   | _                             |
| 41Ch          | TMR6                          | 49Ch   | NCO1INCH                      | 51Ch  | _                             | 59Ch   | _                             | 61Ch    | PWM4CON                       | 69Ch   | COG1FSIM                      | 71Ch         | _                             | 79Ch   | _                             |
| 41Dh          | PR6                           | 49Dh   | NCO1INCU                      | 51Dh  | _                             | 59Dh   | _                             | 61Dh    | _                             | 69Dh   | COG1ASD0                      | 71Dh         | _                             | 79Dh   | _                             |
| 41Eh          | T6CON                         | 49Eh   | NCO1CON                       | 51Eh  | _                             | 59Eh   | _                             | 61Eh    | _                             | 69Eh   | COG1ASD1                      | 71Eh         | _                             | 79Eh   | _                             |
| 41Fh          | _                             | 49Fh   | NCO1CLK                       | 51Fh  | _                             | 59Fh   | _                             | 61Fh    | _                             | 69Fh   | COG1STR                       | 71Fh         | _                             | 79Fh   | _                             |
| 420h          |                               | 4A0h   |                               | 520h  |                               | 5A0h   |                               | 620h    | General Purpose               | 6A0h   |                               | 720h         |                               | 7A0h   |                               |
|               | General                       |        | General                       |       | General                       |        | General                       | C 4 E h | Register 48 Bytes             |        | 11.1.1.1.1.1.1.1.1.1.1        |              | 11.1                          |        | 11.1                          |
|               | Purpose                       |        | Purpose                       |       | Purpose                       |        | Purpose                       | 04F11   |                               |        | Unimplemented                 |              |                               |        | Unimplemented                 |
|               | Register<br>80 Bytos          |        | Register<br>80 Bytos          |       | Register                      |        | Register                      | 0000    | Unimplemented                 |        | Read as 0                     |              | Read as 0                     |        | Read as 0                     |
| 46 <b>C</b> h | ou bytes                      | 455h   | ou bytes                      | FOL   | ou bytes                      | FFFh   | ou bytes                      | CCLP    | Read as '0'                   | 6C.C.h |                               | 7056         |                               | 7556   |                               |
| 46FN          |                               | 4EFN   |                               | 50FN  |                               | SEFN   |                               | 670h    |                               | 6EPh   |                               | 76FN<br>770b |                               |        |                               |
| 47011         |                               | 46011  |                               | 57011 |                               | 5501   |                               | 07011   |                               | 05011  |                               | 77011        |                               | 7500   |                               |
|               | Accesses                      |        | Accesses                      |       | Accesses                      |        | Accesses                      |         | Accesses                      |        | Accesses                      |              | Accesses                      |        | Accesses                      |
|               | 70n – 7⊢n                     |        | 70n – 7Fn                     |       | 70n – 7Fn                     |        | 70n – 7Fn                     |         | 70n – 7Fn                     |        | 70n – 7Fn                     |              | 70n – 7Fn                     |        | 70n – 7Fn                     |
| 47Fh          |                               | 4FFh   |                               | 57Fh  |                               | 5FFh   |                               | 67Fh    |                               | 6FFh   |                               | 77Fh         |                               | 7FFh   |                               |
| _             | BANK 16                       |        | BANK 17                       |       | BANK 18                       |        | BANK 19                       | _       | BANK 20                       | _      | BANK 21                       |              | BANK 22                       |        | BANK 23                       |
| 800h          |                               | 880h   |                               | 900h  |                               | 980h   |                               | A00h    |                               | A80h   |                               | B00h         |                               | B80h   |                               |
|               | Core Registers                |        | Core Registers                |       | Core Registers                |        | Core Registers                |         | Core Registers                |        | Core Registers                |              | Core Registers                |        | Core Registers                |
|               | (Table 3-2)                   |        | (Table 3-2)                   |       | (Table 3-2)                   |        | (Table 3-2)                   |         | (Table 3-2)                   |        | (Table 3-2)                   |              | (Table 3-2)                   |        | (Table 3-2)                   |
| 80Bh          |                               | 88Bh   |                               | 90Bh  |                               | 98Bh   |                               | A0Bh    |                               | A8Bh   |                               | B0Bh         |                               | B8Bh   |                               |
| 80Ch          |                               | 88Ch   |                               | 90Ch  |                               | 98Ch   |                               | A0Ch    |                               | A8Ch   |                               | B0Ch         |                               | B8Ch   |                               |
|               | Unimplemented                 |        | Unimplemented                 |       | Unimplemented                 |        | Unimplemented                 |         | Unimplemented                 |        | Unimplemented                 |              | Unimplemented                 |        | Unimplemented                 |
|               | Read as '0'                   |        | Read as '0'                   |       | Read as '0'                   |        | Read as '0'                   |         | Read as '0'                   |        | Read as '0'                   |              | Read as '0'                   |        | Read as '0'                   |
| 86Eh          |                               | 8EEb   |                               | 96Eb  |                               | 9FFh   |                               | AGEN    |                               | AFFh   |                               | BEEN         |                               | BEEh   |                               |
| 870h          |                               |        |                               | 970h  |                               | 0E0b   |                               |         |                               |        |                               | B70b         |                               | BEON   |                               |
| 07011         | Accesses                      | 01 011 | Accesses                      | 3701  | Accesses                      | 31 011 | Accesses                      | 7,01    | Accesses                      |        | Accesses                      | 5,01         | Accesses                      |        | Accesses                      |
| 075           | 70h – 7Fh                     | 0551   | 70h – 7Fh                     | 075   | 70h – 7Fh                     | 055    | 70h – 7Fh                     |         | 70h – 7Fh                     |        | 70h – 7Fh                     |              | 70h – 7Fh                     | D.E.E. | 70h – 7Fh                     |
| 87⊦h          |                               | 8FFh   |                               | 97Fh  |                               | 9FFh   |                               | A/Fh    |                               | AFFh   |                               | B/Fh         |                               | BFFh   |                               |

Legend: = Unimplemented data memory locations, read as '0'.



# PIC16(L)F1717/8/9

# 11.0 I/O PORTS

Each port has six standard registers for its operation. These registers are:

- TRISx registers (data direction)
- PORTx registers (reads the levels on the pins of the device)
- LATx registers (output latch)
- INLVLx (input level control)
- ODCONx registers (open-drain)
- SLRCONx registers (slew rate)

Some ports may have one or more of the following additional registers. These registers are:

- ANSELx (analog select)
- WPUx (weak pull-up)

In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output. However, the pin can still be read.

TABLE 11-1:PORT AVAILABILITY PER<br/>DEVICE

| Device        | PORTA | PORTB | PORTC | PORTD | PORTE |
|---------------|-------|-------|-------|-------|-------|
| PIC16(L)F1717 | ٠     | ٠     | ٠     | ٠     | ٠     |
| PIC16(L)F1718 | •     | •     | ٠     |       | •     |
| PIC16(L)F1719 | •     | •     | •     | •     | •     |

The Data Latch (LATx registers) is useful for read-modify-write operations on the value that the I/O pins are driving.

A write operation to the LATx register has the same effect as a write to the corresponding PORTx register. A read of the LATx register reads of the values held in the I/O PORT latches, while a read of the PORTx register reads the actual I/O pin value.

Ports that support analog inputs have an associated ANSELx register. When an ANSEL bit is set, the digital input buffer associated with that bit is disabled. Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 11-1.

#### FIGURE 11-1: GENERIC I/O PORT OPERATION



# 11.1 PORTA Registers

# 11.1.1 DATA REGISTER

PORTA is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISA (Register 11-2). Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). Example 11-1 shows how to initialize PORTA.

Reading the PORTA register (Register 11-1) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATA).

# 11.1.2 DIRECTION CONTROL

The TRISA register (Register 11-2) controls the PORTA pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

#### 11.1.3 OPEN-DRAIN CONTROL

The ODCONA register (Register 11-6) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONA bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONA bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

| R/W-1/1                                 | R/W-1/1 | R/W-1/1                                               | R/W-1/1                            | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |
|-----------------------------------------|---------|-------------------------------------------------------|------------------------------------|---------|---------|---------|---------|--|
| ANSD7                                   | ANSD6   | ANSD5                                                 | ANSD4                              | ANSD3   | ANSD2   | ANSD1   | ANSD0   |  |
| bit 7                                   | •       |                                                       | L                                  |         |         | I       | bit 0   |  |
|                                         |         |                                                       |                                    |         |         |         |         |  |
| Legend:                                 | Legend: |                                                       |                                    |         |         |         |         |  |
| R = Readable bit W = Writable bit       |         |                                                       | U = Unimplemented bit, read as '0' |         |         |         |         |  |
| u = Bit is unchanged x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |                                    |         |         |         |         |  |

#### REGISTER 11-28: ANSELD: PORTD ANALOG SELECT REGISTER

'0' = Bit is cleared

| bit 7-0 | ANSD<7:0>: Analog Select between Analog or Digital Function on Pins RD<7:0>, respectively <sup>(1)</sup> |
|---------|----------------------------------------------------------------------------------------------------------|
|         | 0 = Digital I/O. Pin is assigned to port or digital special function.                                    |
|         | 1 = Analog input. Pin is assigned as analog input <sup>(1)</sup> . Digital input buffer disabled.        |

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### **REGISTER 11-29: WPUD: WEAK PULL-UP PORTD REGISTER**<sup>(1,2)</sup>

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| WPUD7   | WPUD6   | WPUD5   | WPUD4   | WPUD3   | WPUD2   | WPUD1   | WPUD0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

'1' = Bit is set

WPUD<7:0>: Weak Pull-up Register bits

- 1 = Pull-up enabled
- 0 = Pull-up disabled
- Note 1: Global WPUEN bit of the OPTION\_REG register must be cleared for individual pull-ups to be enabled.
  - 2: The weak pull-up device is automatically disabled if the pin is configured as an output.

# 11.9 PORTE Registers

#### 11.9.1 DATA REGISTER (RE<2:0> PIC16(L)F1717/9 ONLY)

PORTE is a 4-bit wide input port and 3-bit wide output port. The corresponding data direction register is TRISE (Register 11-34). Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTE register (Register 11-33) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATE).

#### 11.9.2 DIRECTION CONTROL (TRISE<2:0> PIC16(L)F1717/9 ONLY)

The TRISE register (Register 11-34) controls the PORTE pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISE register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

#### 11.9.3 INPUT THRESHOLD CONTROL (PIC16(L)F1717/9 ONLY)

The INLVLE register (Register 11-40) controls the input voltage threshold for each of the available PORTE input pins. A selection between the Schmitt Trigger CMOS or the TTL compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTE register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 34-4: I/O Ports for more information on threshold levels.

| Note: | Changing the input threshold selection<br>should be performed while all peripheral |
|-------|------------------------------------------------------------------------------------|
|       | modules are disabled. Changing the                                                 |
|       | threshold level during the time a module is                                        |
|       | active may inadvertently generate a                                                |
|       | transition associated with an input pin,                                           |
|       | regardless of the actual voltage level on                                          |
|       | that pin.                                                                          |

#### 11.9.4 OPEN-DRAIN CONTROL (PIC16(L)F1717/9 ONLY)

The ODCONE register (Register 11-38) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONE bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONE bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

#### 11.9.5 SLEW RATE CONTROL (PIC16(L)F1717/9 ONLY)

The SLRCONE register (Register 11-39) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONE bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONE bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

#### 11.9.6 ANALOG CONTROL (PIC16(L)F1717/9 ONLY)

The ANSELE register (Register 11-36) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELE bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELE bits has no effect on digital output functions. A pin with TRIS clear and ANSELE set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELE bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

#### 11.9.7 PORTE FUNCTIONS AND OUTPUT PRIORITIES (PIC16(L)F1717/9 ONLY)

Each pin defaults to the PORT latch data after Reset. Other functions are selected with the peripheral pin select logic. See **Section 12.0** "**Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELE register. Digital output functions may continue to control the pin when it is in Analog mode.

# 15.0 TEMPERATURE INDICATOR MODULE

This family of devices is equipped with a temperature circuit designed to measure the operating temperature of the silicon die. The circuit's range of operating temperature falls between  $-40^{\circ}$ C and  $+85^{\circ}$ C. The output is a voltage that is proportional to the device temperature. The output of the temperature indicator is internally connected to the device ADC.

The circuit may be used as a temperature threshold detector or a more accurate temperature indicator, depending on the level of calibration performed. A one-point calibration allows the circuit to indicate a temperature closely surrounding that point. A two-point calibration allows the circuit to sense the entire range of temperature more accurately. Reference Application Note AN1333, *"Use and Calibration of the Internal Temperature Indicator"* (DS01333) for more details regarding the calibration process.

# 15.1 Circuit Operation

Figure 15-1 shows a simplified block diagram of the temperature circuit. The proportional voltage output is achieved by measuring the forward voltage drop across multiple silicon junctions.

Equation 15-1 describes the output characteristics of the temperature indicator.

# EQUATION 15-1: VOUT RANGES

High Range: 
$$V_{OUT} = V_{DD} - 4V_T$$
  
Low Range:  $V_{OUT} = V_{DD} - 2V_T$ 

The temperature sense circuit is integrated with the Fixed Voltage Reference (FVR) module. See **Section 14.0 "Fixed Voltage Reference (FVR)"** for more information.

The circuit is enabled by setting the TSEN bit of the FVRCON register. When disabled, the circuit draws no current.

The circuit operates in either high or low range. The high range, selected by setting the TSRNG bit of the FVRCON register, provides a wider output voltage. This provides more resolution over the temperature range, but may be less consistent from part to part. This range requires a higher bias voltage to operate and thus, a higher VDD is needed.

The low range is selected by clearing the TSRNG bit of the FVRCON register. The low range generates a lower voltage drop and thus, a lower bias voltage is needed to operate the circuit. The low range is provided for low voltage operation.

#### FIGURE 15-1: TEMPERATURE CIRCUIT DIAGRAM



# 15.2 Minimum Operating VDD

When the temperature circuit is operated in low range, the device may be operated at any operating voltage that is within specifications.

When the temperature circuit is operated in high range, the device operating voltage, VDD, must be high enough to ensure that the temperature circuit is correctly biased.

Table 15-1 shows the recommended minimum  $\mathsf{V}\mathsf{D}\mathsf{D}$  vs. range setting.

# TABLE 15-1: RECOMMENDED VDD VS. RANGE

| Min. VDD, TSRNG = 1 | Min. VDD, TSRNG = 0 |
|---------------------|---------------------|
| 3.6V                | 1.8V                |

# 15.3 Temperature Output

The output of the circuit is measured using the internal Analog-to-Digital Converter. A channel is reserved for the temperature circuit output. Refer to **Section 21.0 "Analog-to-Digital Converter (ADC) Module"** for detailed information.

# 18.4 Output Control

Upon disabling, or immediately after enabling the COG module, the primary COG outputs are inactive and complementary COG outputs are active.

#### 18.4.1 OUTPUT ENABLES

There are no output enable controls in the COG module. Instead, each device pin has an individual output selection control called the PPS register. All four COG outputs are available for selection in the PPS register of every pin.

When a COG output is enabled by PPS selection, the output on the pin has several possibilities, which depend on the steering control, GxEN bit, and shutdown state as shown in Table 18-1

| GxEN | COGxSTR<br>bit | Shutdown | Output               |
|------|----------------|----------|----------------------|
| x    | 0              | Inactive | Static steering data |
| x    | 1              | Active   | Shutdown override    |
| 0    | 1              | Inactive | Inactive state       |
| 1    | 1              | Inactive | Active PWM signal    |

TABLE 18-1: PIN OUTPUT STATES

#### 18.4.2 POLARITY CONTROL

The polarity of each COG output can be selected independently. When the output polarity bit is set, the corresponding output is active low. Clearing the output polarity bit configures the corresponding output as active high. However, polarity affects the outputs in only one of the four shutdown override modes. See Section 18.8, Auto-shutdown Control for more details.

Output polarity is selected with the GxPOLA through GxPOLD bits of the COGxCON1 register (Register 18-2).

#### 18.5 Dead-Band Control

The dead-band control provides for non-overlapping PWM output signals to prevent shoot-through current in the external power switches. Dead time affects the output only in the Half-Bridge mode and when changing direction in the Full-Bridge mode.

The COG contains two dead-band timers. One dead-band timer is used for rising event dead-band control. The other is used for falling event dead-band control. Timer modes are selectable as either:

- Asynchronous delay chain
- · Synchronous counter

The dead-band Tmer mode is selected for the rising\_event and falling\_event dead-band times with the respective GxRDBS and GxFDBS bits of the COGxCON1 register (Register 18-2).

In Half-Bridge mode, the rising\_event dead-band time delays all selected primary outputs from going active for the selected dead time after the rising event. COGxA and COGxC are the primary outputs in Half-Bridge mode.

In Half-Bridge mode, the falling\_event dead-band time delays all selected complementary outputs from going active for the selected dead time after the falling event. COGxB and COGxD are the complementary outputs in Half-Bridge mode.

In Full-Bridge mode, the dead-time delay occurs only during direction changes. The modulated output is delayed for the falling\_event dead time after a direction change from forward to reverse. The modulated output is delayed for the rising\_event dead time after a direction change from reverse to forward.

#### 18.5.1 ASYNCHRONOUS DELAY CHAIN DEAD-BAND DELAY

Asynchronous dead-band delay is determined by the time it takes the input to propagate through a series of delay elements. Each delay element is a nominal five nanoseconds.

Set the COGxDBR register (Register 18-10) value to the desired number of delay elements in the rising\_event dead-band time. Set the COGxDBF register (Register 18-11) value to the desired number of delay elements in the falling\_event dead-band time. When the value is zero, dead-band delay is disabled.

#### 18.5.2 SYNCHRONOUS COUNTER DEAD-BAND DELAY

Synchronous counter dead band is timed by counting COG\_clock periods from zero up to the value in the dead-band count register. Use Equation 18-1 to calculate dead-band times.

Set the COGxDBR count register value to obtain the desired rising\_event dead-band time. Set the COGxDBF count register value to obtain the desired falling\_event dead-band time. When the value is zero, dead-band delay is disabled.

#### 18.5.3 SYNCHRONOUS COUNTER DEAD-BAND TIME UNCERTAINTY

When the rising and falling events that trigger the dead-band counters come from asynchronous inputs, it creates uncertainty in the synchronous counter dead-band time. The maximum uncertainty is equal to one COG\_clock period. Refer to Example 18-1 for more detail.

When event input sources are asynchronous with no phase delay, use the asynchronous delay chain dead-band mode to avoid the dead-band time uncertainty.

# 18.13 Register Definitions: COG Control

| R/W-0/0          | R/W-0/0                                                                                               | U-0                                                                                                                               | R/W-0/0                                                                                              | R/W-0/0                                                                          | R/W-0/0             | R/W-0/0          | R/W-0/0     |
|------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|------------------|-------------|
| GxEN             | GxLD                                                                                                  |                                                                                                                                   | GxCS                                                                                                 | 6<1:0>                                                                           |                     | GxMD<2:0>        |             |
| bit 7            |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  | bit 0       |
|                  |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  |             |
| Legend:          |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  |             |
| R = Readable     | bit                                                                                                   | W = Writable                                                                                                                      | bit                                                                                                  | U = Unimpler                                                                     | mented bit, read    | d as '0'         |             |
| u = Bit is unch  | anged                                                                                                 | x = Bit is unkr                                                                                                                   | iown                                                                                                 | -n/n = Value a                                                                   | at POR and BC       | R/Value at all o | ther Resets |
| '1' = Bit is set |                                                                                                       | '0' = Bit is clea                                                                                                                 | ared                                                                                                 | q = Value der                                                                    | pends on condi      | tion             |             |
|                  |                                                                                                       |                                                                                                                                   |                                                                                                      |                                                                                  |                     |                  |             |
| bit 7            | GxEN: COGx                                                                                            | Enable bit                                                                                                                        |                                                                                                      |                                                                                  |                     |                  |             |
|                  | 1 = Module is                                                                                         | s enabled                                                                                                                         |                                                                                                      |                                                                                  |                     |                  |             |
|                  | 0 = Module is                                                                                         | s disabled                                                                                                                        |                                                                                                      |                                                                                  |                     |                  |             |
| bit 6            | GxLD: COGx                                                                                            | Load Buffers b                                                                                                                    | bit                                                                                                  |                                                                                  |                     |                  |             |
|                  | 1 = Phase, b<br>0 = Register                                                                          | lanking, and de<br>to buffer transf                                                                                               | ead-band buffe                                                                                       | ers to be loade                                                                  | d with register     | values on next i | nput events |
| bit 5            | Unimplemen                                                                                            | ted: Read as '                                                                                                                    | כי                                                                                                   |                                                                                  |                     |                  |             |
| bit 4-3          | GxCS<1:0>:                                                                                            | COGx Clock S                                                                                                                      | election bits                                                                                        |                                                                                  |                     |                  |             |
|                  | 11 = Reserve<br>10 = COG_c<br>01 = COG_c<br>00 = COG_c                                                | ed. Do not use.<br>lock is HFINTC<br>lock is Fosc<br>lock is Fosc/4                                                               | OSC (stays act                                                                                       | tive during Slee                                                                 | ep)                 |                  |             |
| bit 2-0          | GxMD<2:0>:                                                                                            | COGx Mode S                                                                                                                       | election bits                                                                                        |                                                                                  |                     |                  |             |
|                  | 11x = Reser<br>101 = COG (<br>100 = COG (<br>011 = COG (<br>010 = COG (<br>001 = COG (<br>000 = COG ( | ved. Do not use<br>outputs operate<br>outputs operate<br>outputs operate<br>outputs operate<br>outputs operate<br>outputs operate | e.<br>in Push-Pull<br>in Half-Bridg<br>in Reverse F<br>in Forward F<br>in synchronce<br>in steered P | mode<br>e mode<br>full-Bridge mod<br>ull-Bridge mod<br>ous steered PV<br>WM mode | le<br>le<br>/M mode |                  |             |

## REGISTER 18-1: COGxCON0: COG CONTROL REGISTER 0

#### REGISTER 18-10: COGxDBR: COG RISING EVENT DEAD-BAND COUNT REGISTER

| U-0              | U-0   | R/W-x/u           | R/W-x/u                                                                | R/W-x/u       | R/W-x/u          | R/W-x/u  | R/W-x/u |
|------------------|-------|-------------------|------------------------------------------------------------------------|---------------|------------------|----------|---------|
| —                | _     |                   |                                                                        | GxDB          | R<5:0>           |          |         |
| bit 7            |       |                   |                                                                        |               |                  |          | bit 0   |
|                  |       |                   |                                                                        |               |                  |          |         |
| Legend:          |       |                   |                                                                        |               |                  |          |         |
| R = Readable     | bit   | W = Writable      | bit                                                                    | U = Unimpler  | mented bit, read | l as '0' |         |
| u = Bit is unch  | anged | x = Bit is unkr   | x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Rese |               |                  |          |         |
| '1' = Bit is set |       | '0' = Bit is clea | ared                                                                   | a = Value der | pends on condit  | ion      |         |

bit 7-6 Unimplemented: Read as '0' bit 5-0 GxDBR<5:0>: Rising Event Dead-band Count Value bits GxRDBS = 1: = Number of delay chain element periods to delay primary output after rising event GxRDBS = 0: = Number of COGx clock periods to delay primary output after rising event

#### REGISTER 18-11: COGxDBF: COG FALLING EVENT DEAD-BAND COUNT REGISTER

| U-0   | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | _   |         |         | GxDB    | F<5:0>  |         |         |
| bit 7 |     |         |         |         |         |         | bit 0   |

| U = Unimplemented bit, read as '0'                    |
|-------------------------------------------------------|
| -n/n = Value at POR and BOR/Value at all other Resets |
| q = Value depends on condition                        |
|                                                       |

### bit 7-6 Unimplemented: Read as '0'

bit 5-0 GxDBF<5:0>: Falling Event Dead-band Count Value bits

GxFDBS = 1:

= Number of delay chain element periods to delay complementary output after falling event input GxFDBS = 0:

= Number of COGx clock periods to delay complementary output after falling event input

### 19.1.5 CLCx SETUP STEPS

The following steps should be followed when setting up the CLCx:

- Disable CLCx by clearing the LCxEN bit.
- Select desired inputs using CLCxSEL0 through CLCxSEL3 registers (See Table 19-1).
- Clear any associated ANSEL bits.
- Set all TRIS bits associated with inputs.
- Clear all TRIS bits associated with outputs.
- Enable the chosen inputs through the four gates using CLCxGLS0, CLCxGLS1, CLCxGLS2, and CLCxGLS3 registers.
- Select the gate output polarities with the LCxPOLy bits of the CLCxPOL register.
- Select the desired logic function with the LCxMODE<2:0> bits of the CLCxCON register.
- Select the desired polarity of the logic output with the LCxPOL bit of the CLCxPOL register. (This step may be combined with the previous gate output polarity step).
- If driving a device pin, set the desired pin PPS control register and also clear the TRIS bit corresponding to that output.
- If interrupts are desired, configure the following bits:
  - Set the LCxINTP bit in the CLCxCON register for rising event.
  - Set the LCxINTN bit in the CLCxCON register for falling event.
  - Set the CLCxIE bit of the associated PIE registers.
  - Set the GIE and PEIE bits of the INTCON register.
- Enable the CLCx by setting the LCxEN bit of the CLCxCON register.

# 19.2 CLCx Interrupts

An interrupt will be generated upon a change in the output value of the CLCx when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in each CLC for this purpose.

The CLCxIF bit of the associated PIR registers will be set when either edge detector is triggered and its associated enable bit is set. The LCxINTP enables rising edge interrupts and the LCxINTN bit enables falling edge interrupts. Both are located in the CLCxCON register.

To fully enable the interrupt, set the following bits:

- LCxON bit of the CLCxCON register
- · CLCxIE bit of the associated PIE registers
- LCxINTP bit of the CLCxCON register (for a rising edge detection)
- LCxINTN bit of the CLCxCON register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

The CLCxIF bit of the associated PIR registers, must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

# 19.3 Output Mirror Copies

Mirror copies of all LCxCON output bits are contained in the CLCxDATA register. Reading this register reads the outputs of all CLCs simultaneously. This prevents any reading skew introduced by testing or reading the CLCxOUT bits in the individual CLCxCON registers.

# 19.4 Effects of a Reset

The CLCxCON register is cleared to zero as the result of a Reset. All other selection and gating values remain unchanged.

# 19.5 Operation During Sleep

The CLC module operates independently from the system clock and will continue to run during Sleep, provided that the input sources selected remain active.

The HFINTOSC remains active during Sleep when the CLC module is enabled and the HFINTOSC is selected as an input source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and as a CLC input source, when the CLC is enabled, the CPU will go idle during Sleep, but the CLC will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

| REGISTER        | 21-3. ADC                                                                                                                                 | UNZ. ADC CC                                                                                                                                                     |                                                                                                        | GISTER Z                     |                  |                  |              |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------|------------------|------------------|--------------|
| R/W-0/0         | R/W-0/0                                                                                                                                   | R/W-0/0                                                                                                                                                         | R/W-0/0                                                                                                | U-0                          | U-0              | U-0              | U-0          |
|                 | TRIGSE                                                                                                                                    | L<3:0>(1)                                                                                                                                                       |                                                                                                        | —                            | —                | —                | —            |
| bit 7           |                                                                                                                                           |                                                                                                                                                                 |                                                                                                        |                              |                  |                  | bit 0        |
|                 |                                                                                                                                           |                                                                                                                                                                 |                                                                                                        |                              |                  |                  |              |
| Legend:         |                                                                                                                                           |                                                                                                                                                                 |                                                                                                        |                              |                  |                  |              |
| R = Readabl     | e bit                                                                                                                                     | W = Writable                                                                                                                                                    | bit                                                                                                    | U = Unimpler                 | mented bit, read | d as '0'         |              |
| u = Bit is und  | hanged                                                                                                                                    | x = Bit is unk                                                                                                                                                  | nown                                                                                                   | -n/n = Value                 | at POR and BC    | R/Value at all o | other Resets |
| '1' = Bit is se | t                                                                                                                                         | '0' = Bit is cle                                                                                                                                                | ared                                                                                                   |                              |                  |                  |              |
| bit 7-4         | TRIGSEL<3<br>0000 = No<br>0001 = CCI<br>0010 = CCI<br>0011 = Time<br>0100 = Time<br>0101 = Time<br>0110 = Con<br>0111 = Con<br>1000 = CLC | :0>: Auto-Conv<br>auto-conversior<br>P1<br>P2<br>er0 – T0_overflo<br>er1 – T1_overflo<br>er2 – T2_match<br>nparator C1 – sy<br>nparator C2 – sy<br>C1 – LC1_out | ersion Trigger<br>h trigger select<br><sub>DW</sub> (2)<br><sub>DW</sub> (2)<br>ync_C1OUT<br>ync_C2OUT | Selection bits <sup>(*</sup> | 1)               |                  |              |
|                 | 1001 = CLC<br>1010 = CLC                                                                                                                  | C2 – LC2_out<br>C3 – LC3_out                                                                                                                                    |                                                                                                        |                              |                  |                  |              |
|                 | 1011 = CLC<br>1100 = Tim                                                                                                                  | 4 – LC4_out<br>er4 – T4_match                                                                                                                                   | 1                                                                                                      |                              |                  |                  |              |
|                 | $\pm \pm 0 \pm = 1 \text{ Im}$                                                                                                            | ero – ro_matcr                                                                                                                                                  | I                                                                                                      |                              |                  |                  |              |

#### REGISTER 21-3: ADCON2: ADC CONTROL REGISTER 2

- 1110 = Reserved
- 1111 = Reserved
- bit 3-0 Unimplemented: Read as '0'
- Note 1: This is a rising edge sensitive input for all sources.
  - **2:** Signal also sets its corresponding interrupt flag.

#### **REGISTER 21-4:** ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u      | R/W-x/u         | R/W-x/u        | R/W-x/u      |  |
|------------------|---------|-------------------|---------|--------------|-----------------|----------------|--------------|--|
| ADRES<9:2>       |         |                   |         |              |                 |                |              |  |
| bit 7            |         |                   |         |              |                 |                | bit 0        |  |
|                  |         |                   |         |              |                 |                |              |  |
| Legend:          |         |                   |         |              |                 |                |              |  |
| R = Readable     | bit     | W = Writable I    | bit     | U = Unimpler | mented bit, rea | d as '0'       |              |  |
| u = Bit is uncha | anged   | x = Bit is unkn   | iown    | -n/n = Value | at POR and BC   | R/Value at all | other Resets |  |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |              |                 |                |              |  |

bit 7-0 **ADRES<9:2>**: ADC Result Register bits Upper eight bits of 10-bit conversion result

# 21.4 ADC Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 21-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), refer to Figure 21-4. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the

source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 21-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

#### EQUATION 21-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 
$$50^{\circ}C$$
 and external impedance of  $10k\Omega 5.0V$  VDD  
 $TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$   
 $= TAMP + TC + TCOFF$   
 $= 2\mu s + TC + [(Temperature - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$ 

The value for TC can be approximated with the following equations:

$$VAPPLIED\left(1 - \frac{1}{(2^{n+1}) - 1}\right) = VCHOLD \qquad ;[1] VCHOLD charged to within 1/2 lsb$$

$$VAPPLIED\left(1 - e^{\frac{-TC}{RC}}\right) = VCHOLD \qquad ;[2] VCHOLD charge response to VAPPLIED$$

$$VAPPLIED\left(1 - e^{\frac{-TC}{RC}}\right) = VAPPLIED\left(1 - \frac{1}{(2^{n+1}) - 1}\right) \qquad ;combining [1] and [2]$$

*Note:* Where n = number of bits of the ADC.

Solving for TC:

$$TC = -CHOLD(RIC + RSS + RS) \ln(1/2047)$$
  
= -10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)  
= 1.37\mus

Therefore:

$$TACQ = 2\mu s + 892ns + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$
  
= 4.62\mu s

Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is  $10 \text{ k}\Omega$ . This is required to meet the pin leakage specification.

#### 29.3.9 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

| Name    | Bit 7      | Bit 6                                | Bit 5  | Bit 4                | Bit 3  | Bit 2      | Bit 1  | Bit 0  | Register<br>on Page |
|---------|------------|--------------------------------------|--------|----------------------|--------|------------|--------|--------|---------------------|
| CCP1CON | —          | —                                    | DC1B   | DC1B<1:0> CCP1M<3:0> |        |            |        |        |                     |
| CCPR1L  | Capture/Co | Capture/Compare/PWM Register 1 (LSB) |        |                      |        |            |        |        |                     |
| CCPTMRS | P4TSE      | L<1:0>                               | P3TSE  | L<1:0>               | C2TSE  | EL<1:0>    | C1TSE  | L<1:0> | 286                 |
| INTCON  | GIE        | PEIE                                 | TMR0IE | INTE                 | IOCIE  | TMR0IF     | INTF   | IOCIF  | 90                  |
| PIE1    | TMR1GIE    | ADIE                                 | RCIE   | TXIE                 | SSP1IE | CCP1IE     | TMR2IE | TMR1IE | 91                  |
| PIE2    | OSFIE      | C2IE                                 | C1IE   | _                    | BCL1IE | TMR6IE     | TMR4IE | CCP2IE | 92                  |
| PIR1    | TMR1GIF    | ADIF                                 | RCIF   | TXIF                 | SSP1IF | CCP1IF     | TMR2IF | TMR1IF | 94                  |
| PIR2    | OSFIF      | C2IF                                 | C1IF   | _                    | BCL1IF | TMR6IF     | TMR4IF | CCP2IF | 95                  |
| PR2     | Timer2 Per | iod Register                         | r      |                      |        |            |        |        | 282*                |
| ANSELB  |            |                                      | ANSB5  | ANSB4                | ANSB3  | ANSB2      | ANSB1  | ANSB0  | 131                 |
| ANSELC  | ANSC7      | ANSC6                                | ANSC5  | ANSC4                | ANSC3  | ANSC2      |        |        | 136                 |
| TRISB   | TRISB7     | TRISB6                               | TRISB5 | TRISB4               | TRISB3 | TRISB2     | TRISB1 | TRISB0 | 130                 |
| TRISC   | TRISC7     | TRISC6                               | TRISC5 | TRISC4               | TRISC3 | TRISC2     | TRISC1 | TRISC0 | 135                 |
| RxyPPS  | _          |                                      | _      |                      | F      | RxyPPS<4:0 | >      |        | 153                 |
| CCP1PPS | _          |                                      | _      | — CCP1PPS<4:0>       |        |            |        |        |                     |
| CCP2PPS | _          |                                      | _      | - CCP2PPS<4:0>       |        |            |        |        |                     |
| T2CON   |            |                                      | T2OUT  | PS<3:0>              |        | TMR2ON     | T2CKP  | S<1:0> | 284                 |
| TMR2    | Timer2 Mo  | dule Registe                         | er     |                      |        |            |        |        | 282                 |

#### TABLE 29-3: SUMMARY OF REGISTERS ASSOCIATED WITH CCP

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the CCP.

\* Page provides register information.





#### 30.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSP1STAT)
- MSSP Control register 1 (SSP1CON1)
- MSSP Control register 3 (SSP1CON3)
- MSSP Data Buffer register (SSP1BUF)
- MSSP Address register (SSP1ADD)
- MSSP Shift register (SSP1SR)
- (Not directly accessible)

SSP1CON1 and SSP1STAT are the control and STA-TUS registers in SPI mode operation. The SSP1CON1 register is readable and writable. The lower six bits of the SSP1STAT are read-only. The upper two bits of the SSP1STAT are read/write.

In one SPI master mode, SSP1ADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 30.7 "Baud Rate Generator"**.

SSP1SR is the shift register used for shifting data in and out. SSP1BUF provides indirect access to the SSP1SR register. SSP1BUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSP1SR and SSP1BUF together create a buffered receiver. When SSP1SR receives a complete byte, it is transferred to SSP1BUF and the SSP1IF interrupt is set.

During transmission, the SSP1BUF is not buffered. A write to SSP1BUF will write to both SSP1BUF and SSP1SR.

# 30.2.2 SPI MODE OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSP1CON1<5:0> and SSP1STAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (Idle state of SCK)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- · Slave Select mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN of the SSP1CON1 register, must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSP1CONx registers and then set the <u>SSPEN</u> bit. This configures the SDI, SDO, SCK and <u>SS</u> pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed as follows:

- · SDI must have corresponding TRIS bit set
- SDO must have corresponding TRIS bit cleared
  SCK (Master mode) must have corresponding
- TRIS bit cleared
- SCK (Slave mode) must have corresponding <u>TRIS</u> bit set
- SS must have corresponding TRIS bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value.

#### 30.5.3 SLAVE TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSP1STAT register is set. The received address is loaded into the SSP1BUF register, and an ACK pulse is sent by the slave on the ninth bit.

Following the ACK, slave hardware clears the CKP bit and the SCL pin is held low (see **Section 30.5.6** "**Clock Stretching**" for more detail). By stretching the clock, the master will be unable to assert another clock pulse until the slave is done preparing the transmit data.

The transmit data must be loaded into the SSP1BUF register which also loads the SSP1SR register. Then the SCL pin should be released by setting the CKP bit of the SSP1CON1 register. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time.

The ACK pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. This ACK value is copied to the ACKSTAT bit of the SSP1CON2 register. If ACKSTAT is set (not ACK), then the data transfer is complete. In this case, when the not ACK is latched by the slave, the slave goes idle and waits for another occurrence of the Start bit. If the SDA line was low (ACK), the next transmit data must be loaded into the SSP1BUF register. Again, the SCL pin must be released by setting bit CKP.

An MSSP interrupt is generated for each data transfer byte. The SSP1IF bit must be cleared by software and the SSP1STAT register is used to determine the status of the byte. The SSP1IF bit is set on the falling edge of the ninth clock pulse.

#### 30.5.3.1 Slave Mode Bus Collision

A slave receives a Read request and begins shifting data out on the SDA line. If a bus collision is detected and the SBCDE bit of the SSP1CON3 register is set, the BCL1IF bit of the PIR2 register is set. Once a bus collision is detected, the slave goes idle and waits to be addressed again. User software can use the BCL1IF bit to handle a slave bus collision.

# PIC16(L)F1717/8/9









# 34.0 ELECTRICAL SPECIFICATIONS

# 34.1 Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                 | 40°C to +125°C       |
|------------------------------------------------|----------------------|
| Storage temperature                            | 65°C to +150°C       |
| Voltage on pins with respect to Vss            |                      |
| on VDD pin                                     |                      |
| PIC16F1717/8/9                                 | -0.3V to +6.5V       |
| PIC16LF1717/8/9                                | 0.3V to +4.0V        |
| on MCLR pin                                    | -0.3V to +9.0V       |
| on all other pins                              | 0.3V to (VDD + 0.3V) |
| Maximum current                                |                      |
| on Vss pin <sup>(1)</sup>                      |                      |
| $-40^{\circ}C \leq TA \leq +85^{\circ}C$       | 340 mA               |
| $-40^{\circ}C \leq TA \leq +125^{\circ}C$      | 140 mA               |
| on VDD pin <sup>(1)</sup> PIC16(L)F1718 only   |                      |
| $-40^{\circ}C \leq TA \leq +85^{\circ}C$       | 250 mA               |
| $-40^{\circ}C \le TA \le +125^{\circ}C$        | 85 mA                |
| on VDD pin <sup>(1)</sup> PIC16(L)F1717/9 only |                      |
| $-40^{\circ}C \le TA \le +85^{\circ}C$         | 350 mA               |
| $-40^{\circ}C \le TA \le +125^{\circ}C$        | 120 mA               |
| Sunk by any standard I/O pin                   | 50 mA                |
| Sourced by any standard I/O pin                | 50 mA                |
| Sourced by any Op Amp output pin               | 100 mA               |
| Clamp current, IK (VPIN < 0 or VPIN > VDD)     | ±20 mA               |
| Total power dissipation <sup>(2)</sup>         | 800 mW               |

**Note 1:** Maximum current rating requires even load distribution across I/O pins. Maximum current rating may be limited by the device package power dissipation characterizations, see Table 34-6 to calculate device specifications.

2: Power dissipation is calculated as follows:

Pdis =  $VDD^* \{Idd - \Sigma Ioh\} + \Sigma \{VDD - Voh\}^* Ioh\} + \Sigma (Vol^* Iol).$ 

**†** NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15