

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 35                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 28x10b; D/A 1x5b, 1x8b                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1717-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

### 1.0 DEVICE OVERVIEW

The PIC16(L)F1717/8/9 devices are described within this data sheet. They are available in the following package configurations:

- 28-pin SPDIP, SSOP, SOIC, QFN and UQFN
- 40-pin PDIP and UQFN
- 44-pin TQFP

Figure 1-1 and Figure 1-2 show block diagrams of the PIC16(L)F1717/8/9 devices. Table 1-2 shows the pinout descriptions.

Reference Table 1-1 for peripherals available per device.

#### TABLE 1-1: DEVICE PERIPHERAL SUMMARY

| Peripheral                                         |                       | PIC16(L)F1717 | PIC16(L)F1718 | PIC16(L)F1719 |
|----------------------------------------------------|-----------------------|---------------|---------------|---------------|
| Analog-to-Digital Conver                           | ter (ADC)             | •             | •             | •             |
| Fixed Voltage Reference                            | •                     | •             | •             |               |
| Zero-Cross Detection (Z                            | CD)                   | •             | •             | •             |
| Temperature Indicator                              |                       | •             | ٠             | •             |
| Complementary Output (                             | Generator (C          | OG)           |               |               |
|                                                    | COG                   | •             | •             | •             |
| Numerically Controlled C                           | scillator (NC         | O)            |               |               |
|                                                    | NCO                   | •             | ٠             | •             |
| Digital-to-Analog Conver                           | ter (DAC)             |               |               |               |
|                                                    | DAC1                  | •             | ٠             | •             |
|                                                    | DAC2                  | •             | •             | •             |
| Capture/Compare/PWM                                | (CCP/ECCP)            | ) Mod         | ules          |               |
|                                                    | CCP1                  | ٠             | ٠             | ٠             |
|                                                    | CCP2                  | ٠             | •             | •             |
| Comparators                                        |                       |               |               |               |
|                                                    | C1                    | ٠             | ٠             | •             |
|                                                    | C2                    | ٠             | •             | •             |
| Configurable Logic Cell (                          | CLC)                  |               |               |               |
|                                                    | CLC1                  | ٠             | ٠             | •             |
|                                                    | CLC2                  | •             | •             | •             |
|                                                    | CLC3                  | •             | •             | •             |
|                                                    | CLC4                  | •             | •             | •             |
| Enhanced Universal Syn<br>Receiver/Transmitter (EL | chronous/As<br>JSART) | ynchr         | onous         | 6             |
|                                                    | EUSART                | ٠             | ٠             | •             |
| Master Synchronous Ser                             | ial Ports             |               |               |               |
|                                                    | MSSP                  | ٠             | ٠             | ٠             |
| Op Amp                                             | •                     |               |               |               |
|                                                    | Op Amp 1              | •             | •             | •             |
|                                                    | Op Amp 2              | •             | ٠             | •             |
| Pulse-Width Modulator (F                           | PWM)                  |               |               | •             |
|                                                    | PWM3                  | •             | ٠             | •             |
|                                                    | PWM4                  | •             | ٠             | •             |
| Timers                                             |                       |               | ·             |               |
|                                                    | Timer0                | •             | •             | •             |
|                                                    | Timer1                | •             | ٠             | •             |
|                                                    | Timer2                | •             | ٠             | •             |



#### 8.3 **Register Definitions: Voltage Regulator Control**

| U-0              | U-0                                                                  | U-0               | U-0  | U-0                                                | U-0 | R/W-0/0 | R/W-1/1     |
|------------------|----------------------------------------------------------------------|-------------------|------|----------------------------------------------------|-----|---------|-------------|
|                  | _                                                                    |                   | _    | _                                                  | —   | VREGPM  | Reserved    |
| bit 7            |                                                                      |                   |      |                                                    |     |         | bit 0       |
|                  |                                                                      |                   |      |                                                    |     |         |             |
| Legend:          |                                                                      |                   |      |                                                    |     |         |             |
| R = Readable b   | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                   |      |                                                    |     |         |             |
| u = Bit is uncha | anged                                                                | x = Bit is unkr   | nown | -n/n = Value at POR and BOR/Value at all other Res |     |         | ther Resets |
| '1' = Bit is set |                                                                      | '0' = Bit is clea | ared |                                                    |     |         |             |

#### VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup> **REGISTER 8-1:**

bit 7-2 Unimplemented: Read as '0'

| hit | 1 |
|-----|---|
| DIL |   |

- VREGPM: Voltage Regulator Power Mode Selection bit 1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup>
  - Draws lowest current in Sleep, slower wake-up
- 0 = Normal-Power mode enabled in Sleep<sup>(2)</sup>
- Draws higher current in Sleep, faster wake-up

bit 0 Reserved: Read as '1'. Maintain this bit set.

Note 1: PIC16F1717/8/9 only.

2: See Section 34.0 "Electrical Specifications".

#### **TABLE 8-1:** SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

| Name                   | Bit 7 | Bit 6 | Bit 5      | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0    | Register<br>on Page |
|------------------------|-------|-------|------------|-------|-------|-------|--------|----------|---------------------|
| STATUS                 |       |       |            | TO    | PD    | Z     | DC     | С        | 28                  |
| VREGCON <sup>(1)</sup> | _     | —     | _          | _     | _     |       | VREGPM | Reserved | 101                 |
| WDTCON                 |       |       | WDTPS<4:0> |       |       |       |        | SWDTEN   | 104                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used in Power-Down mode. Note 1: PIC16F1717/8/9 only.

#### FIGURE 10-6: FLASH PROGRAM MEMORY WRITE FLOWCHART



| U-0                                                                  | U-0   | R/W-1/1           | R/W-1/1 | R/W-1/1                                          | R/W-1/1 | R/W-1/1      | R/W-1/1 |
|----------------------------------------------------------------------|-------|-------------------|---------|--------------------------------------------------|---------|--------------|---------|
| —                                                                    | —     | ANSB5             | ANSB4   | ANSB3                                            | ANSB2   | ANSB1        | ANSB0   |
| bit 7                                                                |       |                   |         |                                                  |         |              | bit 0   |
|                                                                      |       |                   |         |                                                  |         |              |         |
| Legend:                                                              |       |                   |         |                                                  |         |              |         |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |       |                   |         |                                                  |         |              |         |
| u = Bit is uncha                                                     | anged | x = Bit is unkr   | iown    | -n/n = Value at POR and BOR/Value at all other R |         | other Resets |         |
| '1' = Bit is set                                                     |       | '0' = Bit is clea | ared    |                                                  |         |              |         |
|                                                                      |       |                   |         |                                                  |         |              |         |

#### REGISTER 11-12: ANSELB: PORTB ANALOG SELECT REGISTER

 bit 7-6
 Unimplemented: Read as '0'

 bit 5-0
 ANSB<5:0>: Analog Select between Analog or Digital Function on Pins RB<5:0>, respectively

 0 = Digital I/O. Pin is assigned to port or digital special function.
 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### **REGISTER 11-13: WPUB: WEAK PULL-UP PORTB REGISTER**<sup>(1,2)</sup>

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| WPUB7   | WPUB6   | WPUB5   | WPUB4   | WPUB3   | WPUB2   | WPUB1   | WPUB0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 WPUB<7:0>: Weak Pull-up Register bits

- 1 = Pull-up enabled
- 0 = Pull-up disabled
- **Note 1:** Global WPUEN bit of the OPTION\_REG register must be cleared for individual pull-ups to be enabled.
  - **2:** The weak pull-up device is automatically disabled if the pin is configured as an output.

### 11.5 PORTC Registers

#### 11.5.1 DATA REGISTER

PORTC is an 8-bit wide bidirectional port. The corresponding data direction register is TRISC (Register 11-18). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTC register (Register 11-17) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

#### 11.5.2 DIRECTION CONTROL

The TRISC register (Register 11-18) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

#### 11.5.3 INPUT THRESHOLD CONTROL

The INLVLC register (Register 11-24) controls the input voltage threshold for each of the available PORTC input pins. A selection between the Schmitt Trigger CMOS or the TTL compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTC register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 34-4: I/O Ports for more information on threshold levels.

**Note:** Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

#### 11.5.4 OPEN-DRAIN CONTROL

The ODCONC register (Register 11-22) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONC bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONC bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

#### 11.5.5 SLEW RATE CONTROL

The SLRCONC register (Register 11-23) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONC bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONC bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

#### 11.5.6 ANALOG CONTROL

The ANSELC register (Register 11-20) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELC bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELC bits has no effect on digital output functions. A pin with TRIS clear and ANSELC set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELC bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

#### 11.5.7 PORTC FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other functions are selected with the peripheral pin select logic. See **Section 12.0** "**Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELC register. Digital output functions may continue to control the pin when it is in Analog mode.

### 11.7 PORTD Registers (PIC16(L)F1717/9 only)

#### 11.7.1 DATA REGISTER

PORTD is an 8-bit wide bidirectional port. The corresponding data direction register is TRISD (Register 11-26). Setting a TRISD bit (= 1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISD bit (= 0) will make the corresponding PORTD pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTD register (Register 11-25) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATD).

#### 11.7.2 DIRECTION CONTROL

The TRISD register (Register 11-26) controls the PORTD pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISD register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

#### 11.7.3 INPUT THRESHOLD CONTROL

The INLVLD register (Register 11-32) controls the input voltage threshold for each of the available PORTD input pins. A selection between the Schmitt Trigger CMOS or the TTL compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTD register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 34-4: I/O Ports for more information on threshold levels.

**Note:** Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

#### 11.7.4 OPEN-DRAIN CONTROL

The ODCOND register (Register 11-30) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCOND bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCOND bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

#### 11.7.5 SLEW RATE CONTROL

The SLRCOND register (Register 11-31) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCOND bit is set, the corresponding port pin drive is slew rate limited. When an SLRCOND bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

#### 11.7.6 ANALOG CONTROL

The ANSELD register (Register 11-28) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELD bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELD bits has no effect on digital output functions. A pin with TRIS clear and ANSELD set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

Note: The ANSELD bits default to the Analog mode after Reset. To use any pins as digital general purpose or peripheral inputs, the corresponding ANSEL bits must be initialized to '0' by user software.

#### 11.7.7 PORTD FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other functions are selected with the peripheral pin select logic. See **Section 12.0** "**Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELD register. Digital output functions may continue to control the pin when it is in Analog mode.

#### 17.1 PWMx Pin Configuration

All PWM outputs are multiplexed with the PORT data latch. The user must configure the pins as outputs by clearing the associated TRIS bits.

#### 17.1.1 FUNDAMENTAL OPERATION

The PWM module produces a 10-bit resolution output. Timer2 and PR2 set the period of the PWM. The PWMxDCL and PWMxDCH registers configure the duty cycle. The period is common to all PWM modules, whereas the duty cycle is independently controlled.

**Note:** The Timer2 postscaler is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

All PWM outputs associated with Timer2 are set when TMR2 is cleared. Each PWMx is cleared when TMR2 is equal to the value specified in the corresponding PWMxDCH (8 MSb) and PWMxDCL<7:6> (2 LSb) registers. When the value is greater than or equal to PR2, the PWM output is never cleared (100% duty cycle).

Note: The PWMxDCH and PWMxDCL registers are double buffered. The buffers are updated when Timer2 matches PR2. Care should be taken to update both registers before the timer match occurs.

#### 17.1.2 PWM OUTPUT POLARITY

The output polarity is inverted by setting the PWMxPOL bit of the PWMxCON register.

#### 17.1.3 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 17-1.

#### EQUATION 17-1: PWM PERIOD

PWM Period = [(PR2) + 1] • 4 • Tosc • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The PWM output is active. (Exception: When the PWM duty cycle = 0%, the PWM output will remain inactive.)
- The PWMxDCH and PWMxDCL register values are latched into the buffers.

| Note: | The Timer2 postscaler has no effect on the |
|-------|--------------------------------------------|
|       | PWM operation.                             |

#### 17.1.4 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to the PWMxDCH and PWMxDCL register pair. The PWMxDCH register contains the eight MSbs and the PWMxDCL<7:6>, the two LSbs. The PWMxDCH and PWMxDCL registers can be written to at any time.

Equation 17-2 is used to calculate the PWM pulse width.

Equation 17-3 is used to calculate the PWM duty cycle ratio.

#### EQUATION 17-2: PULSE WIDTH

 $Pulse Width = (PWMxDCH:PWMxDCL<7:6>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

#### EQUATION 17-3: DUTY CYCLE RATIO

 $Duty Cycle Ratio = \frac{(PWMxDCH:PWMxDCL<7:6>)}{4(PR2+1)}$ 

The 8-bit timer TMR2 register is concatenated with the two Least Significant bits of 1/Fosc, adjusted by the Timer2 prescaler to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

| REGISTER 18-2: | COGxCON1: COG CONTROL REGISTER 1 |
|----------------|----------------------------------|
|----------------|----------------------------------|

| R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|---------|---------|-----|-----|---------|---------|---------|---------|
| GxRDBS  | GxFDBS  | —   | —   | GxPOLD  | GxPOLC  | GxPOLB  | GxPOLA  |
| bit 7   |         |     |     |         |         |         | bit 0   |

| Legend:          |                                                                     |                                         |                                                       |  |  |  |  |  |
|------------------|---------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------|--|--|--|--|--|
| R = Readable     | bit                                                                 | W = Writable bit                        | U = Unimplemented bit, read as '0'                    |  |  |  |  |  |
| u = Bit is unch  | anged                                                               | x = Bit is unknown                      | -n/n = Value at POR and BOR/Value at all other Resets |  |  |  |  |  |
| '1' = Bit is set |                                                                     | '0' = Bit is cleared                    | q = Value depends on condition                        |  |  |  |  |  |
|                  |                                                                     |                                         |                                                       |  |  |  |  |  |
| bit 7            | GxRDBS: CO                                                          | OGx Rising Event Dead-band              | d Timing Source Select bit                            |  |  |  |  |  |
|                  | 1 = Delay ch                                                        | hain and COGxDBR are use                | d for dead-band timing generation                     |  |  |  |  |  |
|                  | $0 = COGx_0$                                                        | clock and COGxDBR are use               | ed for dead-band timing generation                    |  |  |  |  |  |
| bit 6            | GxFDBS: CC                                                          | OGx Falling Event Dead-band             | d Timing Source select bit                            |  |  |  |  |  |
|                  | 1 = Delay cł                                                        | hain and COGxDF are used                | for dead-band timing generation                       |  |  |  |  |  |
|                  | 0 = COGx_clock and COGxDBF are used for dead-band timing generation |                                         |                                                       |  |  |  |  |  |
| bit 5-4          | Unimplemen                                                          | Unimplemented: Read as '0'.             |                                                       |  |  |  |  |  |
| bit 3            | GxPOLD: CO                                                          | DGxD Output Polarity Contro             | l bit                                                 |  |  |  |  |  |
|                  | 1 = Active le                                                       | evel of COGxD output is low             |                                                       |  |  |  |  |  |
|                  | 0 = Active le                                                       | evel of COGxD output is high            |                                                       |  |  |  |  |  |
| bit 2            | GxPOLC: CO                                                          | DGxC Output Polarity Contro             | l bit                                                 |  |  |  |  |  |
|                  | 1 = Active le                                                       | evel of COGxC output is low             |                                                       |  |  |  |  |  |
|                  | 0 = Active le                                                       | evel of COGxC output is high            |                                                       |  |  |  |  |  |
| bit 1            | GxPOLB: CO                                                          | DGxB Output Polarity Contro             | l bit                                                 |  |  |  |  |  |
|                  | 1 = Active le                                                       | 1 = Active level of COGxB output is low |                                                       |  |  |  |  |  |
|                  | 0 = Active le                                                       | evel of COGxB output is high            |                                                       |  |  |  |  |  |
| bit 0            | GxPOLA: CO                                                          | OGxA Output Polarity Contro             | l bit                                                 |  |  |  |  |  |
|                  | 1 = Active le                                                       | evel of COGxA output is low             |                                                       |  |  |  |  |  |
|                  | 0 = Active le                                                       | evel of COGxA output is high            |                                                       |  |  |  |  |  |
|                  |                                                                     |                                         |                                                       |  |  |  |  |  |

|                  |              | -                 |                       | _              |                  |                  |              |
|------------------|--------------|-------------------|-----------------------|----------------|------------------|------------------|--------------|
| R/W-x/u          | R/W-x/u      | R/W-x/u           | R/W-x/u               | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u      |
| LCxG2D4T         | LCxG2D4N     | LCxG2D3T          | LCxG2D3N              | LCxG2D2T       | LCxG2D2N         | LCxG2D1T         | LCxG2D1N     |
| bit 7            | ·            |                   |                       |                |                  | ·                | bit 0        |
|                  |              |                   |                       |                |                  |                  |              |
| Legend:          |              |                   |                       |                |                  |                  |              |
| R = Readable     | bit          | W = Writable      | bit                   | U = Unimpler   | mented bit, read | d as '0'         |              |
| u = Bit is unch  | anged        | x = Bit is unkr   | nown                  | -n/n = Value a | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set |              | '0' = Bit is clea | ared                  |                |                  |                  |              |
|                  |              |                   |                       |                |                  |                  |              |
| bit 7            | LCxG2D4T: (  | Gate 2 Data 4 1   | rue (non-inve         | rted) bit      |                  |                  |              |
|                  | 1 = LCxD4T   | is gated into L0  | CxG2                  |                |                  |                  |              |
|                  | 0 = LCxD4T   | is not gated int  | o LCxG2               |                |                  |                  |              |
| bit 6            | LCxG2D4N:    | Gate 2 Data 4     | Negated (inve         | rted) bit      |                  |                  |              |
|                  | 1 = LCxD4N   | is gated into L   | CXG2                  |                |                  |                  |              |
| hit 5            |              | Sate 2 Data 3 1   | True (non-inve        | rted) hit      |                  |                  |              |
| bit 5            | 1 = 1  CxD3T | is gated into I ( | Tuc (non-inve<br>CxG2 |                |                  |                  |              |
|                  | 0 = LCxD3T   | is not gated int  | o LCxG2               |                |                  |                  |              |
| bit 4            | LCxG2D3N:    | Gate 2 Data 3 I   | Negated (inve         | rted) bit      |                  |                  |              |
|                  | 1 = LCxD3N   | is gated into Lo  | CxG2                  |                |                  |                  |              |
|                  | 0 = LCxD3N   | is not gated inf  | to LCxG2              |                |                  |                  |              |
| bit 3            | LCxG2D2T: (  | Gate 2 Data 2 1   | True (non-inve        | rted) bit      |                  |                  |              |
|                  | 1 = LCxD2T   | is gated into L0  | CxG2                  |                |                  |                  |              |
| hit 2            |              | Gate 2 Data 2 l   | Vegated (inve         | rtod) hit      |                  |                  |              |
| DIT Z            | 1 = 1  CxD2N | is gated into I   | CxG2                  | neu) bii       |                  |                  |              |
|                  | 0 = LCxD2N   | is not gated inf  | to LCxG2              |                |                  |                  |              |
| bit 1            | LCxG2D1T: (  | Gate 2 Data 1 1   | rue (non-inve         | rted) bit      |                  |                  |              |
|                  | 1 = LCxD1T   | is gated into L0  | CxG2                  |                |                  |                  |              |
|                  | 0 = LCxD1T   | is not gated int  | o LCxG2               |                |                  |                  |              |
| bit 0            | LCxG2D1N:    | Gate 2 Data 1     | Negated (inve         | rted) bit      |                  |                  |              |
|                  | 1 = LCxD1N   | is gated into L   | CxG2                  |                |                  |                  |              |
|                  | 0 = LCxD1N   | is not gated inf  | OLCXG2                |                |                  |                  |              |
|                  |              |                   |                       |                |                  |                  |              |

#### REGISTER 19-8: CLCxGLS1: GATE 2 LOGIC SELECT REGISTER

#### 30.7 BAUD RATE GENERATOR

The MSSP module has a Baud Rate Generator available for clock generation in both  $I^2C$  and SPI Master modes. The Baud Rate Generator (BRG) reload value is placed in the SSP1ADD register (Register 30-6). When a write occurs to SSP1BUF, the Baud Rate Generator will automatically begin counting down.

Once the given operation is complete, the internal clock will automatically stop counting and the clock pin will remain in its last state.

An internal signal "Reload" in Figure 30-40 triggers the value from SSP1ADD to be loaded into the BRG counter. This occurs twice for each oscillation of the module clock line. The logic dictating when the reload signal is asserted depends on the mode the MSSP is being operated in.

Table 30-4 demonstrates clock rates based on instruction cycles and the BRG value loaded into SSP1ADD.

#### **EQUATION 30-1:**

$$FCLOCK = \frac{FOSC}{(SSPxADD+1)(4)}$$

#### FIGURE 30-40: BAUD RATE GENERATOR BLOCK DIAGRAM



**Note:** Values of 0x00, 0x01 and 0x02 are not valid for SSP1ADD when used as a Baud Rate Generator for I<sup>2</sup>C. This is an implementation limitation.

#### TABLE 30-4: MSSP CLOCK RATE W/BRG

| Fosc   | Fcy   | BRG Value | FcLock<br>(2 Rollovers of BRG) |
|--------|-------|-----------|--------------------------------|
| 32 MHz | 8 MHz | 13h       | 400 kHz                        |
| 32 MHz | 8 MHz | 19h       | 308 kHz                        |
| 32 MHz | 8 MHz | 4Fh       | 100 kHz                        |
| 16 MHz | 4 MHz | 09h       | 400 kHz                        |
| 16 MHz | 4 MHz | 0Ch       | 308 kHz                        |
| 16 MHz | 4 MHz | 27h       | 100 kHz                        |
| 4 MHz  | 1 MHz | 09h       | 100 kHz                        |

**Note:** Refer to the I/O port electrical and timing specifications in Table 34-10 and Figure 34-7 to ensure the system is designed to support IOL requirements.

#### FIGURE 31-2: EUSART RECEIVE BLOCK DIAGRAM



The operation of the EUSART module is controlled through three registers:

- Transmit Status and Control (TX1STA)
- Receive Status and Control (RC1STA)
- Baud Rate Control (BAUD1CON)

These registers are detailed in Register 31-1, Register 31-2 and Register 31-3, respectively.

The RX and CK input pins are selected with the RXPPS and CKPPS registers, respectively. TX, CK, and DT output pins are selected with each pin's RxyPPS register. Since the RX input is coupled with the DT output in Synchronous mode, it is the user's responsibility to select the same pin for both of these functions when operating in Synchronous mode. The EUSART control logic will control the data direction drivers automatically.





#### TABLE 31-1: SUMMARY OF REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Name     | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3   | Bit 2     | Bit 1  | Bit 0  | Register<br>on Page |
|----------|-------------------------------|--------|--------|--------|---------|-----------|--------|--------|---------------------|
| BAUD1CON | ABDOVF                        | RCIDL  | —      | SCKP   | BRG16   |           | WUE    | ABDEN  | 362                 |
| INTCON   | GIE                           | PEIE   | TMR0IE | INTE   | IOCIE   | TMR0IF    | INTF   | IOCIF  | 90                  |
| PIE1     | TMR1GIE                       | ADIE   | RCIE   | TXIE   | SSP1IE  | CCP1IE    | TMR2IE | TMR1IE | 91                  |
| PIR1     | TMR1GIF                       | ADIF   | RCIF   | TXIF   | SSP1IF  | CCP1IF    | TMR2IF | TMR1IF | 94                  |
| RC1STA   | SPEN                          | RX9    | SREN   | CREN   | ADDEN   | FERR      | OERR   | RX9D   | 361                 |
| RxyPPS   |                               |        | _      |        | F       | xyPPS<4:0 | )>     |        | 153                 |
| SP1BRGL  |                               |        |        | SP1BR0 | G<7:0>  |           |        |        | 363*                |
| SP1BRGH  |                               |        |        | SP1BRG | 6<15:8> |           |        |        | 363*                |
| TRISB    | TRISB7                        | TRISB6 | TRISB5 | TRISB4 | TRISB3  | TRISB2    | TRISB1 | TRISB0 | 130                 |
| TRISC    | TRISC7                        | TRISC6 | TRISC5 | TRISC4 | TRISC3  | TRISC2    | TRISC1 | TRISC0 | 135                 |
| TX1REG   | EUSART Transmit Data Register |        |        |        |         |           |        | 353*   |                     |
| TX1STA   | CSRC                          | TX9    | TXEN   | SYNC   | SENDB   | BRGH      | TRMT   | TX9D   | 360                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for asynchronous transmission. \* Page provides register information.

|        |                |            |                             | SYNC = 0          | , BRGH     | = 1, BRG16                  | = 1 or S       | <b>(NC =</b> 1, | BRG16 = 1                   | _                  |            |                             |
|--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|----------------|-----------------|-----------------------------|--------------------|------------|-----------------------------|
| BAUD   | Foso           | ; = 32.00  | 0 MHz                       | Fosc = 20.000 MHz |            | Fosc = 18.432 MHz           |                |                 | Fosc                        | Fosc = 11.0592 MHz |            |                             |
| RATE   | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error      | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 300.0          | 0.00       | 26666                       | 300.0             | 0.00       | 16665                       | 300.0          | 0.00            | 15359                       | 300.0              | 0.00       | 9215                        |
| 1200   | 1200           | 0.00       | 6666                        | 1200              | -0.01      | 4166                        | 1200           | 0.00            | 3839                        | 1200               | 0.00       | 2303                        |
| 2400   | 2400           | 0.01       | 3332                        | 2400              | 0.02       | 2082                        | 2400           | 0.00            | 1919                        | 2400               | 0.00       | 1151                        |
| 9600   | 9604           | 0.04       | 832                         | 9597              | -0.03      | 520                         | 9600           | 0.00            | 479                         | 9600               | 0.00       | 287                         |
| 10417  | 10417          | 0.00       | 767                         | 10417             | 0.00       | 479                         | 10425          | 0.08            | 441                         | 10433              | 0.16       | 264                         |
| 19.2k  | 19.18k         | -0.08      | 416                         | 19.23k            | 0.16       | 259                         | 19.20k         | 0.00            | 239                         | 19.20k             | 0.00       | 143                         |
| 57.6k  | 57.55k         | -0.08      | 138                         | 57.47k            | -0.22      | 86                          | 57.60k         | 0.00            | 79                          | 57.60k             | 0.00       | 47                          |
| 115.2k | 115.9k         | 0.64       | 68                          | 116.3k            | 0.94       | 42                          | 115.2k         | 0.00            | 39                          | 115.2k             | 0.00       | 23                          |

### TABLE 31-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED)

|        | SYNC = 0, BRGH = 1, BRG16 = 1 or SYNC = 1, BRG16 = 1 |            |                             |                  |            |                             |                |            |                             |                |            |                             |
|--------|------------------------------------------------------|------------|-----------------------------|------------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Fos                                                  | c = 8.000  | 0 MHz                       | Fosc = 4.000 MHz |            | Fosc = 3.6864 MHz           |                |            | Fosc = 1.000 MHz            |                |            |                             |
| RATE   | Actual<br>Rate                                       | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 300.0                                                | 0.00       | 6666                        | 300.0            | 0.01       | 3332                        | 300.0          | 0.00       | 3071                        | 300.1          | 0.04       | 832                         |
| 1200   | 1200                                                 | -0.02      | 1666                        | 1200             | 0.04       | 832                         | 1200           | 0.00       | 767                         | 1202           | 0.16       | 207                         |
| 2400   | 2401                                                 | 0.04       | 832                         | 2398             | 0.08       | 416                         | 2400           | 0.00       | 383                         | 2404           | 0.16       | 103                         |
| 9600   | 9615                                                 | 0.16       | 207                         | 9615             | 0.16       | 103                         | 9600           | 0.00       | 95                          | 9615           | 0.16       | 25                          |
| 10417  | 10417                                                | 0          | 191                         | 10417            | 0.00       | 95                          | 10473          | 0.53       | 87                          | 10417          | 0.00       | 23                          |
| 19.2k  | 19.23k                                               | 0.16       | 103                         | 19.23k           | 0.16       | 51                          | 19.20k         | 0.00       | 47                          | 19.23k         | 0.16       | 12                          |
| 57.6k  | 57.14k                                               | -0.79      | 34                          | 58.82k           | 2.12       | 16                          | 57.60k         | 0.00       | 15                          | —              | _          | —                           |
| 115.2k | 117.6k                                               | 2.12       | 16                          | 111.1k           | -3.55      | 8                           | 115.2k         | 0.00       | 7                           | _              | —          | _                           |

| MOVIW            | Move INDFn to W                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVIW ++FSRn<br>[ <i>label</i> ] MOVIWFSRn<br>[ <i>label</i> ] MOVIW FSRn++<br>[ <i>label</i> ] MOVIW FSRn<br>[ <i>label</i> ] MOVIW k[FSRn]                                                                                                                                                                                                                               |
| Operands:        | n ∈ [0,1]<br>mm ∈ [00,01,10,11]<br>-32 ≤ k ≤ 31                                                                                                                                                                                                                                                                                                                                             |
| Operation:       | $\begin{split} &\text{INDFn} \rightarrow W \\ &\text{Effective address is determined by} \\ &\text{• FSR + 1 (preincrement)} \\ &\text{• FSR - 1 (predecrement)} \\ &\text{• FSR + k (relative offset)} \\ &\text{After the Move, the FSR value will be} \\ &\text{either:} \\ &\text{• FSR + 1 (all increments)} \\ &\text{• FSR - 1 (all decrements)} \\ &\text{• Unchanged} \end{split}$ |
| Status Affected: | Z                                                                                                                                                                                                                                                                                                                                                                                           |

| Mode          | Syntax | mm |
|---------------|--------|----|
| Preincrement  | ++FSRn | 00 |
| Predecrement  | FSRn   | 01 |
| Postincrement | FSRn++ | 10 |
| Postdecrement | FSRn   | 11 |

Description:

This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it.

Note: The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn.

FSRn is limited to the range 0000h -FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wrap-around.

#### MOVLB Move literal to BSR

| Syntax:          | [ <i>label</i> ]MOVLB k                                              |
|------------------|----------------------------------------------------------------------|
| Operands:        | $0 \leq k \leq 31$                                                   |
| Operation:       | $k \rightarrow BSR$                                                  |
| Status Affected: | None                                                                 |
| Description:     | The 5-bit literal 'k' is loaded into the Bank Select Register (BSR). |

| MOVLP            | Move literal to PCLATH                                    |
|------------------|-----------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVLP k                                  |
| Operands:        | $0 \le k \le 127$                                         |
| Operation:       | $k \rightarrow PCLATH$                                    |
| Status Affected: | None                                                      |
| Description:     | The 7-bit literal 'k' is loaded into the PCLATH register. |
| MOVLW            | Move literal to W                                         |
| Syntax:          | [ <i>label</i> ] MOVLW k                                  |
| Oporande:        | 0 < k < 255                                               |

| Syntax:          | [ <i>label</i> ] MOVLW k                                                                  |
|------------------|-------------------------------------------------------------------------------------------|
| Operands:        | $0 \leq k \leq 255$                                                                       |
| Operation:       | $k \rightarrow (W)$                                                                       |
| Status Affected: | None                                                                                      |
| Description:     | The 8-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. |
| Words:           | 1                                                                                         |
| Cycles:          | 1                                                                                         |
| Example:         | MOVLW 0x5A                                                                                |
|                  | After Instruction<br>W = $0x5A$                                                           |

| MOVWF            | Move W to f                                         |
|------------------|-----------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVWF f                            |
| Operands:        | $0 \leq f \leq 127$                                 |
| Operation:       | $(W) \rightarrow (f)$                               |
| Status Affected: | None                                                |
| Description:     | Move data from W register to register 'f'.          |
| Words:           | 1                                                   |
| Cycles:          | 1                                                   |
| Example:         | MOVWF OPTION_REG                                    |
|                  | Before Instruction<br>OPTION_REG = 0xFF<br>W = 0x4F |
|                  | After Instruction                                   |
|                  | OPTION_REG = 0x4F                                   |
|                  | W = 0x4F                                            |







Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 35-19: IDD, LFINTOSC Mode, Fosc = 31 kHz, PIC16LF1717/8/9 Only.



FIGURE 35-20: IDD, LFINTOSC Mode, Fosc = 31 kHz, PIC16F1717/8/9 Only.



FIGURE 35-21: IDD, MFINTOSC Mode, Fosc = 500 kHz, PIC16LF1717/8/9 Only.



FIGURE 35-22: IDD, MFINTOSC Mode, Fosc = 500 kHz, PIC16F1717/8/9 Only.



FIGURE 35-23: IDD Typical, HFINTOSC Mode, PIC16LF1717/8/9 Only.



FIGURE 35-24: IDD Maximum, HFINTOSC Mode, PIC16LF1717/8/9 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



**FIGURE 35-49:** IPD, Comparator, NP Mode (CxSP = 1), PIC16LF1717/8/9 Only.



**FIGURE 35-50:** IPD, Comparator, NP Mode (CxSP = 1), PIC16F1717/8/9 Only.



 FIGURE 35-51:
 VOH vs. IOH Over

 Temperature, VDD = 5.0V, PIC16F1717/8/9 Only.



FIGURE 35-52: Vol vs. Iol Over Temperature, VDD = 5.0V, PIC16F1717/8/9 Only.



**FIGURE 35-53:** VOH vs. IOH Over Temperature, VDD = 3.0V.



FIGURE 35-54: VOL vs. IOL Over Temperature, VDD = 3.0V.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0050-9

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.