

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 24                                                                          |
| Program Memory Size        | 28KB (16K x 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 2K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 17x10b; D/A 1x5b, 1x8b                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-UQFN (4x4)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1718t-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 6.0 OSCILLATOR MODULE (WITH FAIL-SAFE CLOCK MONITOR)

#### 6.1 Overview

The oscillator module has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. Figure 6-1 illustrates a block diagram of the oscillator module.

Clock sources can be supplied from external oscillators, quartz crystal resonators, ceramic resonators and Resistor-Capacitor (RC) circuits. In addition, the system clock source can be supplied from one of two internal oscillators and PLL circuits, with a choice of speeds selectable via software. Additional clock features include:

- Selectable system clock source between external or internal sources via software
- Two-Speed Start-up mode, which minimizes latency between external oscillator start-up and code execution
- Fail-Safe Clock Monitor (FSCM) designed to detect a failure of the external clock source (LP, XT, HS, ECH, ECM, ECL or EXTRC modes) and switch automatically to the internal oscillator
- Oscillator Start-up Timer (OST), which ensures stability of crystal oscillator sources

The oscillator module can be configured in one of the following clock modes:

- ECL External Clock Low-Power mode (0 MHz to 0.5 MHz)
- 2. ECM External Clock Medium Power mode (0.5 MHz to 4 MHz)
- 3. ECH External Clock High-Power mode (4 MHz to 32 MHz)
- 4. LP 32 kHz Low-Power Crystal mode.
- XT Medium Gain Crystal or Ceramic Resonator Oscillator mode (up to 4 MHz)
- 6. HS High Gain Crystal or Ceramic Resonator mode (4 MHz to 20 MHz)
- 7. EXTRC External Resistor-Capacitor
- 8. INTOSC Internal oscillator (31 kHz to 32 MHz)

Clock Source modes are selected by the FOSC<2:0> bits in the Configuration Words. The FOSC bits determine the type of oscillator that will be used when the device is first powered.

The ECH, ECM, and ECL clock modes rely on an external logic level signal as the device clock source. The LP, XT, and HS clock modes require an external crystal or resonator to be connected to the device.

Each mode is optimized for a different frequency range. The EXTRC clock mode requires an external resistor and capacitor to set the oscillator frequency.

The INTOSC internal oscillator block produces low, medium, and high-frequency clock sources, designated LFINTOSC, MFINTOSC and HFINTOSC. (see Internal Oscillator Block, Figure 6-1). A wide selection of device clock frequencies may be derived from these three clock sources.

#### 6.2.2.7 Internal Oscillator Clock Switch Timing

When switching between the HFINTOSC, MFINTOSC and the LFINTOSC, the new oscillator may already be shut down to save power (see Figure 6-7). If this is the case, there is a delay after the IRCF<3:0> bits of the OSCCON register are modified before the frequency selection takes place. The OSCSTAT register will reflect the current active status of the HFINTOSC, MFINTOSC and LFINTOSC oscillators. The sequence of a frequency selection is as follows:

- 1. IRCF<3:0> bits of the OSCCON register are modified.
- 2. If the new clock is shut down, a clock start-up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. The current clock is held low and the clock switch circuitry waits for a rising edge in the new clock.
- 5. The new clock is now active.
- 6. The OSCSTAT register is updated as required.
- 7. Clock switch is complete.

See Figure 6-7 for more details.

If the internal oscillator speed is switched between two clocks of the same source, there is no start-up delay before the new frequency is selected. Clock switching time delays are shown in Table 6-1.

Start-up delay specifications are located in the oscillator tables of **Section 34.0** "**Electrical Specifications**".

#### 6.3 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCS) bits of the OSCCON register. The following clock sources can be selected using the SCS bits:

- Default system oscillator determined by FOSC bits in Configuration Words
- Timer1 32 kHz crystal oscillator
- Internal Oscillator Block (INTOSC)

#### 6.3.1 SYSTEM CLOCK SELECT (SCS) BITS

The System Clock Select (SCS) bits of the OSCCON register select the system clock source that is used for the CPU and peripherals.

- When the SCS bits of the OSCCON register = 00, the system clock source is determined by the value of the FOSC<2:0> bits in the Configuration Words.
- When the SCS bits of the OSCCON register = 01, the system clock source is the secondary oscillator.
- When the SCS bits of the OSCCON register = 1x, the system clock source is chosen by the internal oscillator frequency selected by the IRCF<3:0> bits of the OSCCON register. After a Reset, the SCS bits of the OSCCON register are always cleared.
  - Note: Any automatic clock switch, which may occur from Two-Speed Start-up or Fail-Safe Clock Monitor, does not update the SCS bits of the OSCCON register. The user can monitor the OSTS bit of the OSCSTAT register to determine the current system clock source.

When switching between clock sources, a delay is required to allow the new clock to stabilize. These oscillator delays are shown in Table 6-1.

#### 6.3.2 OSCILLATOR START-UP TIMER STATUS (OSTS) BIT

The Oscillator Start-up Timer Status (OSTS) bit of the OSCSTAT register indicates whether the system clock is running from the external clock source, as defined by the FOSC<2:0> bits in the Configuration Words, or from the internal clock source. In particular, OSTS indicates that the Oscillator Start-up Timer (OST) has timed out for LP, XT or HS modes. The OST does not reflect the status of the secondary oscillator.

#### 6.3.3 SECONDARY OSCILLATOR

The secondary oscillator is a separate crystal oscillator associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins.

The secondary oscillator is enabled using the T1OSCEN control bit in the T1CON register. See **Section 27.0 "Timer1 Module with Gate Control"** for more information about the Timer1 peripheral.

#### 6.3.4 SECONDARY OSCILLATOR READY (SOSCR) BIT

The user must ensure that the secondary oscillator is ready to be used before it is selected as a system clock source. The Secondary Oscillator Ready (SOSCR) bit of the OSCSTAT register indicates whether the secondary oscillator is ready to be used. After the SOSCR bit is set, the SCS bits can be configured to select the secondary oscillator.

### 6.3.5 CLOCK SWITCHING BEFORE SLEEP

When clock switching from an old clock to a new clock is requested just prior to entering Sleep mode, it is necessary to confirm that the switch is complete before the SLEEP instruction is executed. Failure to do so may result in an incomplete switch and consequential loss of the system clock altogether. Clock switching is confirmed by monitoring the clock status bits in the OSCSTAT register. Switch confirmation can be accomplished by sensing that the ready bit for the new clock is set or the ready bit for the old clock is cleared. For example, when switching between the internal oscillator with the PLL and the internal oscillator without the PLL, monitor the PLLR bit. When PLLR is set, the switch to 32 MHz operation is complete. Conversely, when PLLR is cleared, the switch from 32 MHz operation to the selected internal clock is complete.

| U-0           | R/W-0/0                           | R/W-0/0          | R/W-0/0        | R/W-0/0      | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|---------------|-----------------------------------|------------------|----------------|--------------|------------------|------------------|--------------|
|               | NCOIE                             | COGIE            | ZCDIE          | CLC4IE       | CLC3IE           | CLC2IE           | CLC1IE       |
| bit 7         |                                   |                  |                |              |                  |                  | bit 0        |
|               |                                   |                  |                |              |                  |                  |              |
| Legend:       |                                   |                  |                |              |                  |                  |              |
| R = Read      | able bit                          | W = Writable     | bit            | U = Unimplei | mented bit, read | l as '0'         |              |
| u = Bit is ı  | unchanged                         | x = Bit is unkr  | nown           | -n/n = Value | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is  | set                               | '0' = Bit is cle | ared           |              |                  |                  |              |
|               |                                   |                  | - 1            |              |                  |                  |              |
| DIT /         | Unimplemen                        | ted: Read as     | <br>J.         |              |                  |                  |              |
| bit 6         |                                   | Interrupt Enac   | ole bit        |              |                  |                  |              |
|               | 1 = NCO Interior 0 = NCO interior | errupt disabled  |                |              |                  |                  |              |
| bit 5         | COGIE: COC                        | G Auto-Shutdow   | n Interrupt Er | nable bit    |                  |                  |              |
|               | 1 = COG inte                      | errupt enabled   |                |              |                  |                  |              |
|               | 0 = COG inte                      | errupt disabled  |                |              |                  |                  |              |
| bit 4         | ZCDIE: Zero                       | -Cross Detectio  | n Interrupt Er | able bit     |                  |                  |              |
|               | 1 = ZCD inte                      | errupt enabled   |                |              |                  |                  |              |
| <b>h</b> :+ 0 |                                   |                  | abla bit       |              |                  |                  |              |
| DIL 3         |                                   | 54 Interrupt Ena |                |              |                  |                  |              |
|               | 0 = CLC4 int                      | terrupt disabled |                |              |                  |                  |              |
| bit 2         | CLC3IE: CLO                       | C3 Interrupt Ena | able bit       |              |                  |                  |              |
|               | 1 = CLC3 int                      | terrupt enabled  |                |              |                  |                  |              |
|               | 0 = CLC3 int                      | terrupt disabled |                |              |                  |                  |              |
| bit 1         | CLC2IE: CLC                       | C2 Interrupt Ena | able bit       |              |                  |                  |              |
|               | 1 = CLC2 int                      | terrupt enabled  |                |              |                  |                  |              |
| bit 0         |                                   | C1 Interrunt En  | able bit       |              |                  |                  |              |
| Situ          | 1 = CLC1 int                      | terrupt enabled  |                |              |                  |                  |              |
|               | 0 = CLC1 int                      | terrupt disabled |                |              |                  |                  |              |
|               |                                   |                  |                |              |                  |                  |              |
| Note:         | Bit PEIE of the IN                | TCON register    | must be        |              |                  |                  |              |
|               | set to enable any                 | peripheral inter | rupt.          |              |                  |                  |              |

#### REGISTER 7-4: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3

#### 8.3 **Register Definitions: Voltage Regulator Control**

| U-0              | U-0                                                                  | U-0               | U-0  | U-0                                                | U-0 | R/W-0/0 | R/W-1/1     |  |  |
|------------------|----------------------------------------------------------------------|-------------------|------|----------------------------------------------------|-----|---------|-------------|--|--|
|                  | _                                                                    |                   | _    | _                                                  | —   | VREGPM  | Reserved    |  |  |
| bit 7            |                                                                      |                   |      |                                                    |     |         | bit 0       |  |  |
|                  |                                                                      |                   |      |                                                    |     |         |             |  |  |
| Legend:          |                                                                      |                   |      |                                                    |     |         |             |  |  |
| R = Readable b   | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                   |      | as '0'                                             |     |         |             |  |  |
| u = Bit is uncha | anged                                                                | x = Bit is unkr   | nown | -n/n = Value at POR and BOR/Value at all other Res |     |         | ther Resets |  |  |
| '1' = Bit is set |                                                                      | '0' = Bit is clea | ared |                                                    |     |         |             |  |  |

#### VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup> **REGISTER 8-1:**

bit 7-2 Unimplemented: Read as '0'

| hit | 1 |
|-----|---|
| DIL |   |

- VREGPM: Voltage Regulator Power Mode Selection bit 1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup>
  - Draws lowest current in Sleep, slower wake-up
- 0 = Normal-Power mode enabled in Sleep<sup>(2)</sup>
- Draws higher current in Sleep, faster wake-up

bit 0 Reserved: Read as '1'. Maintain this bit set.

Note 1: PIC16F1717/8/9 only.

2: See Section 34.0 "Electrical Specifications".

#### **TABLE 8-1:** SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

| Name                   | Bit 7 | Bit 6 | Bit 5 | Bit 4      | Bit 3 | Bit 2 | Bit 1  | Bit 0    | Register<br>on Page |
|------------------------|-------|-------|-------|------------|-------|-------|--------|----------|---------------------|
| STATUS                 |       |       |       | TO         | PD    | Z     | DC     | С        | 28                  |
| VREGCON <sup>(1)</sup> | _     | —     | _     | _          | _     |       | VREGPM | Reserved | 101                 |
| WDTCON                 |       |       |       | WDTPS<4:0> |       |       |        |          | 104                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used in Power-Down mode. Note 1: PIC16F1717/8/9 only.

#### 10.3 Modifying Flash Program Memory

When modifying existing data in a program memory row, and data within that row must be preserved, it must first be read and saved in a RAM image. Program memory is modified using the following steps:

- 1. Load the starting address of the row to be modified.
- 2. Read the existing data from the row into a RAM image.
- 3. Modify the RAM image to contain the new data to be written into program memory.
- 4. Load the starting address of the row to be rewritten.
- 5. Erase the program memory row.
- 6. Load the write latches with data from the RAM image.
- 7. Initiate a programming operation.





DS40001740B-page 116

### 17.0 PULSE WIDTH MODULATION (PWM)

The PWM module generates a Pulse-Width Modulated signal determined by the duty cycle, period, and resolution that are configured by the following registers:

- PR2
- T2CON
- PWMxDCH
- PWMxDCL
- PWMxCON

Figure 17-1 shows a simplified block diagram of PWM operation.

Figure 17-2 shows a typical waveform of the PWM signal.





For a step-by-step procedure on how to set up this module for PWM operation, refer to Section 17.1.9 "Setup for PWM Operation Using PWMx Pins".





#### 21.4 ADC Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 21-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), refer to Figure 21-4. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the

source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 21-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

#### EQUATION 21-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 
$$50^{\circ}C$$
 and external impedance of  $10k\Omega 5.0V VDD$   
 $TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$   
 $= TAMP + TC + TCOFF$   
 $= 2\mu s + TC + [(Temperature - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$ 

The value for TC can be approximated with the following equations:

$$VAPPLIED\left(1 - \frac{1}{(2^{n+1}) - 1}\right) = VCHOLD \qquad ;[1] VCHOLD charged to within 1/2 lsb$$

$$VAPPLIED\left(1 - e^{\frac{-TC}{RC}}\right) = VCHOLD \qquad ;[2] VCHOLD charge response to VAPPLIED$$

$$VAPPLIED\left(1 - e^{\frac{-TC}{RC}}\right) = VAPPLIED\left(1 - \frac{1}{(2^{n+1}) - 1}\right) \qquad ;combining [1] and [2]$$

*Note:* Where n = number of bits of the ADC.

Solving for TC:

$$TC = -CHOLD(RIC + RSS + RS) \ln(1/2047)$$
  
= -10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)  
= 1.37\mus

Therefore:

$$TACQ = 2\mu s + 892ns + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$
  
= 4.62\mu s

Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is  $10 \text{ k}\Omega$ . This is required to meet the pin leakage specification.

#### FIGURE 24-1: DIGITAL-TO-ANALOG CONVERTER BLOCK DIAGRAM



#### FIGURE 24-2: VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE



#### 24.4 Operation During Sleep

When the device wakes up from Sleep through an interrupt or a Watchdog Timer time-out, the contents of the DAC2CON0 register are not affected. To minimize current consumption in Sleep mode, the voltage reference should be disabled.

#### 24.5 Effects of a Reset

A device Reset affects the following:

- · DAC is disabled
- DAC output voltage is removed from the DAC2OUTx pin
- The DAC2R<4:0> range select bits are cleared

The 8-bit timer TMR2 register is concatenated with either the 2-bit internal system clock (FOSC), or two bits of the prescaler, to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

When the 10-bit time base matches the CCPRxH and 2-bit latch, then the CCPx pin is cleared (see Figure 29-4).

#### 29.3.6 PWM RESOLUTION

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is 10 bits when PR2 is 255. The resolution is a function of the PR2 register value as shown by Equation 29-4.

#### EQUATION 29-4: PWM RESOLUTION

Resolution = 
$$\frac{\log[4(PR2 + 1)]}{\log(2)}$$
 bits

**Note:** If the pulse width value is greater than the period, the assigned PWM pin(s) will remain unchanged.

 TABLE 29-1:
 EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale            | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

#### TABLE 29-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
|---------------------------|----------|----------|-----------|-----------|------------|-----------|
| Timer Prescale            | 16       | 4        | 1         | 1         | 1          | 1         |
| PR2 Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C       | 0x09      |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5          | 5         |

#### 29.3.7 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 29.3.8 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 6.0 "Oscillator Module (with Fail-Safe Clock Monitor)" for additional details.



![](_page_12_Figure_1.jpeg)

#### 31.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RC1STA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RC1REG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RC1STA register which resets the EUSART. Clearing the CREN bit of the RC1STA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive |
|-------|------------------------------------------|
|       | FIFO have framing errors, repeated reads |
|       | of the RC1REG will not clear the FERR    |
|       | bit.                                     |

#### 31.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RC1STA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RC1STA register or by resetting the EUSART by clearing the SPEN bit of the RC1STA register.

#### 31.1.2.6 Receiving 9-Bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RC1STA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RC1STA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RC1REG.

#### 31.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RC1STA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

#### 31.4.2 AUTO-BAUD OVERFLOW

During the course of automatic baud detection, the ABDOVF bit of the BAUD1CON register will be set if the baud rate counter overflows before the fifth rising edge is detected on the RX pin. The ABDOVF bit indicates that the counter has exceeded the maximum count that can fit in the 16 bits of the SPxBRGH:SPxBRGL register pair. The overflow condition will set the RCIF flag. The counter continues to count until the fifth rising edge is detected on the RX pin. The RCIDL bit will remain false ('0') until the fifth rising edge at which time the RCIDL bit will be set. If the RC1REG is read after the overflow occurs, but before the fifth rising edge, the fifth rising edge will set the RCIF again.

Terminating the auto-baud process early to clear an overflow condition will prevent proper detection of the sync character's fifth rising edge. If any falling edges of the sync character have not yet occurred when the ABDEN bit is cleared, those will be falsely detected as start bits. The following steps are recommended to clear the overflow condition:

- 1. Read RCREG to clear RCIF.
- 2. If RCIDL is zero then wait for RCIF and repeat step 1.
- 3. Clear the ABDOVF bit.

#### 31.4.3 AUTO-WAKE-UP ON BREAK

During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper character reception cannot be performed. The Auto-Wake-up feature allows the controller to wake-up due to activity on the RX/DT line. This feature is available only in Asynchronous mode.

The Auto-Wake-up feature is enabled by setting the WUE bit of the BAUD1CON register. Once set, the normal receive sequence on RX/DT is disabled, and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a wake-up signal character for the LIN protocol.)

The EUSART module generates an RCIF interrupt coincident with the wake-up event. The interrupt is generated synchronously to the Q clocks in normal CPU operating modes (Figure 31-7), and asynchronously if the device is in Sleep mode (Figure 31-8). The interrupt condition is cleared by reading the RC1REG register.

The WUE bit is automatically cleared by the low-to-high transition on the RX line at the end of the Break. This signals to the user that the Break event is over. At this point, the EUSART module is in Idle mode waiting to receive the next character.

#### 31.4.3.1 Special Considerations

#### Break Character

To avoid character errors or character fragments during a wake-up event, the wake-up character must be all zeros.

When the wake-up is enabled the function works independent of the low time on the data stream. If the WUE bit is set and a valid non-zero character is received, the low time from the Start bit to the first rising edge will be interpreted as the wake-up event. The remaining bits in the character will be received as a fragmented character and subsequent characters can result in framing or overrun errors.

Therefore, the initial character in the transmission must be all '0's. This must be ten or more bit times, 13-bit times recommended for LIN bus, or any number of bit times for standard RS-232 devices.

#### Oscillator Start-up Time

Oscillator start-up time must be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The Sync Break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART.

#### WUE Bit

The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared in hardware by a rising edge on RX/DT. The interrupt condition is then cleared in software by reading the RC1REG register and discarding its contents.

To ensure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process before setting the WUE bit. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode.

### FIGURE 33-1: GENERAL FORMAT FOR INSTRUCTIONS

| Byte-oriented file register operations                                                |  |
|---------------------------------------------------------------------------------------|--|
| OPCODE d f (FILE #)                                                                   |  |
| d = 0 for destination W<br>d = 1 for destination f<br>f = 7-bit file register address |  |
| Bit-oriented file register operations                                                 |  |
| OPCODE b (BIT #) f (FILE #)                                                           |  |
| b = 3-bit bit address<br>f = 7-bit file register address                              |  |
| Literal and control operations                                                        |  |
| General                                                                               |  |
| OPCODE k (literal)                                                                    |  |
| k = 8-bit immediate value                                                             |  |
|                                                                                       |  |
| CALL and GOTO instructions only                                                       |  |
| OPCODE k (literal)                                                                    |  |
| k = 11-bit immediate value                                                            |  |
|                                                                                       |  |
| MOVLP instruction only                                                                |  |
| OPCODE k (literal)                                                                    |  |
| k = 7-bit immediate value                                                             |  |
|                                                                                       |  |
| MOVLB instruction only                                                                |  |
| OPCODE k (literal)                                                                    |  |
| k = 5-bit immediate value                                                             |  |
|                                                                                       |  |
| 13 9 8 0                                                                              |  |
| OPCODE k (literal)                                                                    |  |
| k = 9-bit immediate value                                                             |  |
| FSR Offset instructions                                                               |  |
| 13 7 6 5 0                                                                            |  |
| OPCODE n k (literal)                                                                  |  |
| n = appropriate FSR<br>k = 6-bit immediate value                                      |  |
| FSR Increment instructions133210                                                      |  |
| OPCODE n m (mode)                                                                     |  |
| n = appropriate FSR<br>m = 2-bit mode value                                           |  |
| OPCODE only                                                                           |  |
|                                                                                       |  |
|                                                                                       |  |

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.

![](_page_16_Figure_2.jpeg)

FIGURE 35-7: IDD, EC Oscillator LP Mode, Fosc = 32 kHz, PIC16LF1717/8/9 Only.

![](_page_16_Figure_4.jpeg)

**FIGURE 35-8:** IDD, EC Oscillator LP Mode, Fosc = 32 kHz, PIC16F1717/8/9 Only.

![](_page_16_Figure_6.jpeg)

FIGURE 35-9: IDD, EC Oscillator LP Mode, Fosc = 500 kHz, PIC16LF1717/8/9 Only.

![](_page_16_Figure_8.jpeg)

**FIGURE 35-10:** IDD, EC Oscillator LP Mode, Fosc = 500 kHz, PIC16F1717/8/9 Only.

![](_page_16_Figure_10.jpeg)

FIGURE 35-11: IDD Typical, EC Oscillator MP Mode, PIC16LF1717/8/9 Only.

![](_page_16_Figure_12.jpeg)

FIGURE 35-12: IDD Maximum, EC Oscillator MP Mode, PIC16LF1717/8/9 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 500 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.

![](_page_17_Figure_2.jpeg)

FIGURE 35-61: Brown-out Reset Voltage, Low Trip Point (BORV = 1), PIC16LF1717/8/9 Only.

![](_page_17_Figure_4.jpeg)

**FIGURE 35-62:** Brown-out Reset Hysteresis, Low Trip Point (BORV = 1), PIC16LF1717/8/9 Only.

![](_page_17_Figure_6.jpeg)

FIGURE 35-63: Brown-out Reset Voltage, Low Trip Point (BORV = 1), PIC16F1717/8/9 Only.

![](_page_17_Figure_8.jpeg)

FIGURE 35-64: Brown-out Reset Hysteresis, Low Trip Point (BORV = 1), PIC16F1717/8/9 Only.

![](_page_17_Figure_10.jpeg)

**FIGURE 35-65:** Brown-out Reset Voltage, High Trip Point (BORV = 0).

![](_page_17_Figure_12.jpeg)

**FIGURE 35-66:** Brown-out Reset Hysteresis, High Trip Point (BORV = 0).

### **37.0 PACKAGING INFORMATION**

#### 37.1 Package Marking Information

![](_page_18_Figure_3.jpeg)

| Legend | : XXX       | Customer-specific information                                           |
|--------|-------------|-------------------------------------------------------------------------|
|        | Y           | Year code (last digit of calendar year)                                 |
|        | YY          | Year code (last 2 digits of calendar year)                              |
|        | WW          | Week code (week of January 1 is week '01')                              |
|        | NNN         | Alphanumeric traceability code                                          |
|        | (e3)        | Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)                |
|        | *           | This package is Pb-free. The Pb-free JEDEC designator (e3)              |
|        |             | can be found on the outer packaging for this package.                   |
|        |             |                                                                         |
| Note:  | In the ever | nt the full Microchip part number cannot be marked on one line, it will |
|        | be carried  | over to the next line, thus limiting the number of available            |
|        | characters  | for customer-specific information.                                      |
|        |             |                                                                         |

28-Lead Ultra Thin Plastic Quad Flat, No Lead Package (MV) - 4x4 mm Body [UQFN] With 0.40 mm Contact Length

![](_page_19_Figure_2.jpeg)

![](_page_19_Figure_3.jpeg)

|                            | MILLIMETERS |      |          |      |
|----------------------------|-------------|------|----------|------|
| Dimension                  | Limits      | MIN  | NOM      | MAX  |
| Contact Pitch              | Е           |      | 0.40 BSC |      |
| Optional Center Pad Width  | W2          |      |          | 2.35 |
| Optional Center Pad Length | T2          |      |          | 2.35 |
| Contact Pad Spacing        | C1          |      | 4.00     |      |
| Contact Pad Spacing        | C2          |      | 4.00     |      |
| Contact Pad Width (X28)    | X1          |      |          | 0.20 |
| Contact Pad Length (X28)   | Y1          |      |          | 0.80 |
| Distance Between Pads      | G           | 0.20 |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2152A

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.<br>Device       | [X] <sup>(1)</sup> - X /XX<br>T T<br>Tape and Reel Temperature Package<br>Option Range                                                                                                                                                                                                                   | XXX<br> <br>Pattern | Examples:<br>a) PIC16LF1717- I/P<br>Industrial temperature<br>PDIP package<br>b) PIC16E1718 E/CS                                                                                                                                                                                                                                                                                |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:                  | PIC16F1717, PIC16LF1717,<br>PIC16F1718, PIC16LF1718<br>PIC16F1719, PIC16LF1719                                                                                                                                                                                                                           |                     | Extended temperature,<br>SSOP package                                                                                                                                                                                                                                                                                                                                           |
| Tape and Reel<br>Option: | Blank = Standard packaging (tube or tray)<br>T = Tape and Reel <sup>(1)</sup>                                                                                                                                                                                                                            |                     |                                                                                                                                                                                                                                                                                                                                                                                 |
| Temperature<br>Range:    | I = $-40^{\circ}$ C to $+85^{\circ}$ C (Industrial)<br>E = $-40^{\circ}$ C to $+125^{\circ}$ C (Extended)                                                                                                                                                                                                |                     |                                                                                                                                                                                                                                                                                                                                                                                 |
| Package: <sup>(2)</sup>  | MV       = UQFN, 28-lead 4x4x0.5mm         MV       = UQFN, 40-lead 5x5x0.5mm         MM       = QFN-S, 28-lead 6x6x0.9mm         P       = PDIP, 40-lead         PT       = TQFP, 44-lead 10x10x1mm         SO       = SOIC, 28-lead         SP       = SPDIP, 28-lead         SS       = SSOP, 28-lead |                     | <ul> <li>Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.</li> <li>2: Small form-factor packaging options may be available. Please check</li> </ul> |
| Pattern:                 | QTP, SQTP, Code or Special Requirements<br>(blank otherwise)                                                                                                                                                                                                                                             |                     | www.microchip.com/packaging for<br>small-form factor package availability, or<br>contact your local Sales Office.                                                                                                                                                                                                                                                               |