Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 28KB (16K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 17x10b; D/A 1x5b, 1x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 28-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1718t-i-ss | # 3.4.5 CORE FUNCTION REGISTERS SUMMARY The Core Function registers listed in Table 3-11 can be addressed from any Bank. TABLE 3-11: CORE FUNCTION REGISTERS SUMMARY (1) | Addr. | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Value on all other Resets | |-----------------|-----------|----------|--------------------------------------------------------------------------------------------------------|-----------|------------|------------|---------|----------|--------|-------------------|---------------------------| | Bank 0 | Bank 0-31 | | | | | | | | | | | | x00h or<br>x80h | INDF0 | | ddressing this location uses contents of FSR0H/FSR0L to addreate at a memory (not a physical register) | | | | | | | xxxx xxxx | uuuu uuuu | | x01h or<br>x81h | INDF1 | | • | ocation u | | | R1H/FSF | R1L to a | ddress | xxxx xxxx | uuuu uuuu | | x02h or<br>x82h | PCL | Progran | n Counte | r (PC) Le | ast Signif | icant Byte | Э | | | 0000 0000 | 0000 0000 | | x03h or<br>x83h | STATUS | _ | _ | | TO | PD | Z | DC | С | 1 1000 | q quuu | | x04h or<br>x84h | FSR0L | Indirect | ndirect Data Memory Address 0 Low Pointer | | | | | | | 0000 0000 | uuuu uuuu | | x05h or<br>x85h | FSR0H | Indirect | Data Me | mory Add | lress 0 Hi | gh Pointe | er | | | 0000 0000 | 0000 0000 | | x06h or<br>x86h | FSR1L | Indirect | Data Me | mory Add | lress 1 Lo | w Pointe | r | | | 0000 0000 | uuuu uuuu | | x07h or<br>x87h | FSR1H | Indirect | Data Me | mory Add | lress 1 Hi | gh Pointe | er | | | 0000 0000 | 0000 0000 | | x08h or<br>x88h | BSR | 1 | 1 | | BSR4 | BSR3 | BSR2 | BSR1 | BSR0 | 0 0000 | 0 0000 | | x09h or<br>x89h | WREG | Working | Working Register | | | | | | | 0000 0000 | uuuu uuuu | | x0Ah or<br>x8Ah | PCLATH | _ | Write Buffer for the upper 7 bits of the Program Counter | | | | | | ter | -000 0000 | -000 0000 | | x0Bh or<br>x8Bh | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 0000 0000 | 0000 0000 | **Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = value shaded locations are unimplemented, read as '0'. **Note 1:** These registers can be addressed from any bank. TABLE 3-12: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Addr. | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Value on all other Resets | |-------------------|-----------------------|------------|-------|-------|-------------|-------|------------|--------------|--------|-------------------|---------------------------| | Bank 2 | 9 | | | | | | | | | | | | E8Ch | | Unimplemen | tod | | | | | | | | | | E8Fh | _ | Orimpiemen | ileu | | | | | | | | _ | | E90h | RA0PPS | _ | _ | _ | | | RA0PPS<4:0 | )> | | 0 0000 | u uuuu | | E91h | RA1PPS | _ | _ | _ | | | RA1PPS<4:0 | )> | | 0 0000 | u uuuu | | E92h | RA2PPS | _ | _ | _ | RA2PPS<4:0> | | | | | 0 0000 | u uuuu | | E93h | RA3PPS | _ | _ | _ | | | RA3PPS4:0 | > | | 0 0000 | u uuuu | | E94h | RA4PPS | _ | _ | _ | | | RA4PPS<4:0 | <b> &gt;</b> | | 0 0000 | u uuuu | | E95h | RA5PPS | _ | _ | _ | | | RA5PPS<4:0 | )> | | 0 0000 | u uuuu | | E96h | RA6PPS | _ | _ | _ | | | RA6PPS<4:0 | )> | | 0 0000 | u uuuu | | E97h | RA7PPS | _ | _ | _ | | | RA7PPS<4:0 | )> | | 0 0000 | u uuuu | | E98h | RB0PPS | _ | _ | _ | | | RB0PPS<4:0 | )> | | 0 0000 | u uuuu | | E99h | RB1PPS | _ | _ | _ | | | RB1PPS<4:0 | | | 0 0000 | u uuuu | | E9Ah | RB2PPS | _ | _ | _ | | | RB2PPS<4:0 | | | 0 0000 | u uuuu | | E9Bh | RB3PPS | _ | _ | _ | | | RB3PPS<4:0 | | | 0 0000 | u uuuu | | E9Ch | RB4PPS | _ | _ | _ | | | RB4PPS<4:0 | | | 0 0000 | u uuuu | | E9Dh | RB5PPS | _ | _ | _ | | | RB5PPS<4:0 | | | 0 0000 | u uuuu | | E9Eh | RB6PPS | _ | _ | _ | RB6PPS<4:0> | | | | | 0 0000 | u uuuu | | E9Fh | RB7PPS | _ | _ | _ | RB7PPS<4:0> | | | | | 0 0000 | u uuuu | | EA0h | RC0PPS | _ | _ | _ | RC0PPS<4:0> | | | | | 0 0000 | u uuuu | | EA1h | RC1PPS | _ | _ | _ | RC1PPS<4:0> | | | | | 0 0000 | u uuuu | | EA2h | RC2PPS | _ | _ | _ | | | RC2PPS<4:0 | )> | | 0 0000 | u uuuu | | EA3h | RC3PPS | _ | _ | _ | | | RC3PPS<4:0 | )> | | 0 0000 | u uuuu | | EA4h | RC4PPS | _ | _ | | | | RC4PPS<4:0 | )> | | 0 0000 | u uuuu | | EA5h | RC5PPS | _ | _ | _ | | | RC5PPS<4:0 | )> | | 0 0000 | u uuuu | | EA6h | RC6PPS | _ | _ | _ | | | RC6PPS<4:0 | )> | | 0 0000 | u uuuu | | EA7h | RC7PPS | _ | _ | _ | | | RC7PPS<4:0 | )> | | 0 0000 | u uuuu | | EA8h | RD0PPS <sup>(1)</sup> | _ | _ | _ | | | RD0PPS<4:0 | )> | | 0 0000 | u uuuu | | EA9h | RD1PPS <sup>(1)</sup> | _ | _ | _ | | | RD1PPS<4:0 | )> | | 0 0000 | u uuuu | | EAAh | RD2PPS <sup>(1)</sup> | _ | _ | _ | | | RD2PPS<4:0 | )> | | 0 0000 | u uuuu | | EABh | RD3PPS <sup>(1)</sup> | _ | _ | _ | | | RD3PPS<4:0 | )> | | 0 0000 | u uuuu | | EACh | RD4PPS <sup>(1)</sup> | _ | _ | _ | | | RD4PPS<4:0 | )> | | 0 0000 | u uuuu | | EADh | RD5PPS <sup>(1)</sup> | _ | _ | _ | RD5PPS<4:0> | | | | | 0 0000 | u uuuu | | EAEh | RD6PPS <sup>(1)</sup> | _ | _ | _ | RD6PPS<4:0> | | | | | 0 0000 | u uuuu | | EAFh | RD7PPS <sup>(1)</sup> | _ | _ | _ | RD7PPS<4:0> | | | | 0 0000 | u uuuu | | | EB0h | RE0PPS <sup>(1)</sup> | _ | _ | _ | REOPPS<4:0> | | | | 0 0000 | u uuuu | | | EB1h | RE1PPS <sup>(1)</sup> | _ | _ | _ | RE1PPS<4:0> | | | | 0 0000 | u uuuu | | | EB2h | RE2PPS <sup>(1)</sup> | _ | _ | _ | RE2PPS<4:0> | | | | 0 0000 | u uuuu | | | EB3h<br>—<br>EEFh | _ | Unimplemen | ted | | | | | | | _ | _ | **Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: Unimplemented on PIC16(L)F1718. 2: Unimplemented on PIC16LF1717/8/9 ### FIGURE 6-10: FSCM TIMING DIAGRAM #### **EXAMPLE 10-3: WRITING TO FLASH PROGRAM MEMORY** ``` ; This write routine assumes the following: ; 1. 64 bytes of data are loaded, starting at the address in DATA_ADDR ; 2. Each word of data to be written is made up of two adjacent bytes in DATA_ADDR, ; stored in little endian format ; 3. A valid starting address (the least significant bits = 00000) is loaded in ADDRH: ADDRL ; 4. ADDRH and ADDRL are located in shared data memory 0x70 - 0x7F (common RAM) INTCON, GIE ; Disable ints so required sequences will execute properly ; Bank 3 BANKSEL PMADRH MOVF ADDRH,W ; Load initial address MOVWF PMADRH MOVF ADDRL,W MOVWF PMADRL LOW DATA_ADDR ; Load initial data address MOVLW MOVWF FSR0L MOVLW HIGH DATA_ADDR ; Load initial data address MOVWF FSR0H PMCON1,CFGS ; Not configuration space BCF BSF PMCON1, WREN ; Enable writes PMCON1, LWLO ; Only Load Write Latches LOOP MOVIW FSR0++ ; Load first data byte into lower MOVWF DMDATT. ; Load second data byte into upper MOVIW FSR0++ MOVWF PMDATH MOVF ; Check if lower bits of address are '00000' PMADRL,W ; Check if we're on the last of 32 addresses XORIW 0x1F ANDLW 0x1F BTFSC STATUS, Z ; Exit if last of 32 words, GOTO START_WRITE MOVLW 55h ; Start of required write sequence: MOVWF PMCON2 ; Write 55h MOVLW 0AAh MOVWF PMCON2 ; Write AAh BSF ; Set WR bit to begin write PMCON1,WR NOP ; NOP instructions are forced as processor ; loads program memory write latches INCF PMADRL.F ; Still loading latches Increment address GOTO LOOP ; Write next latches START_WRITE BCF PMCON1,LWLO ; No more loading latches - Actually start Flash program ; memory write MOVLW 55h ; Start of required write sequence: MOVWF PMCON2 ; Write 55h Required Sequence MOVLW 0AAh MOVWF PMCON2 ; Write AAh BSF PMCON1,WR ; Set WR bit to begin write NOP ; NOP instructions are forced as processor writes ; all the program memory write latches simultaneously NOP ; to program memory. ; After NOPs, the processor ; stalls until the self-write process in complete ; after write processor continues with 3rd instruction PMCON1, WREN BCF ; Disable writes BSF INTCON, GIE ; Enable interrupts ``` #### REGISTER 11-3: LATA: PORTA DATA LATCH REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | LATA7 | LATA6 | LATA5 | LATA4 | LATA3 | LATA2 | LATA1 | LATA0 | | bit 7 | | • | | • | • | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 LATA<7:0>: RA<7:0> Output Latch Value bits<sup>(1)</sup> **Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register is return of actual I/O pin values. #### REGISTER 11-4: ANSELA: PORTA ANALOG SELECT REGISTER | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | ANSA5 | ANSA4 | ANSA3 | ANSA2 | ANSA1 | ANSA0 | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7-6 **Unimplemented:** Read as '0' bit 5-0 ANSA<5:0>: Analog Select between Analog or Digital Function on Pins RA<5:0>, respectively 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled. 0 = Digital I/O. Pin is assigned to port or digital special function. **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin. TABLE 11-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|---------|---------|---------|---------|---------|---------|---------|---------|------------------| | ANSELB | _ | _ | ANSB5 | ANSB4 | ANSB3 | ANSB2 | ANSB1 | ANSB0 | 131 | | INLVLB | INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | INLVLB3 | INLVLB2 | INLVLB1 | INLVLB0 | 132 | | LATB | LATB7 | LATB6 | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 | 130 | | ODCONB | ODB7 | ODB6 | ODB5 | ODB4 | ODB3 | ODB2 | ODB1 | ODB0 | 132 | | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 130 | | SLRCONB | SLRB7 | SLRB6 | SLRB5 | SLRB4 | SLRB3 | SLRB2 | SLRB1 | SLRB0 | 132 | | TRISB | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 130 | | WPUB | WPUB7 | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 | 131 | **Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTB. ### 12.8 Register Definitions: PPS Input Selection #### REGISTER 12-1: xxxPPS: PERIPHERAL xxx INPUT SELECTION | U-0 | U-0 | U-0 | R/W-q/u | R/W-q/u | R/W-q/u | R/W-q/u | R/W-q/u | |-------|-----|-----|---------|---------|-------------|---------|---------| | _ | _ | _ | | | xxxPPS<4:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared q = value depends on peripheral bit 7-5 **Unimplemented:** Read as '0' bit 4-3 xxxPPS<4:3>: Peripheral xxx Input PORTx Selection bits See Table 12-1 for the list of available ports for each peripheral. 11 = Peripheral input is from PORTD (PIC16(L)F1717/9 only) 10 = Peripheral input is from PORTC 01 = Peripheral input is from PORTB 00 = Peripheral input is from PORTA bit 2-0 xxxPPS<2:0>: Peripheral xxx Input PORTx Bit Selection bits 111 = Peripheral input is from PORTx Bit 7 (Rx7) 110 = Peripheral input is from PORTx Bit 6 (Rx6) 101 = Peripheral input is from PORTx Bit 5 (Rx5) 100 = Peripheral input is from PORTx Bit 4 (Rx4) 011 = Peripheral input is from PORTx Bit 3 (Rx3) 010 = Peripheral input is from PORTx Bit 2 (Rx2) 001 = Peripheral input is from PORTx Bit 1 (Rx1) 000 = Peripheral input is from PORTx Bit 0 (Rx0) ### TABLE 12-1: AVAILABLE PORTS FOR INPUT BY PERIPHERAL | Bankala and | D | PIC16(L) | F1717/8/9 | PIC16(L)F1718 | PIC16(L)F1717/9 | | |----------------|--------------------|----------------|-------------|---------------|-----------------|-------| | Peripheral | Register | PORTA | PORTB | PORTC | PORTC | PORTD | | PIN interrupt | INTPPS | • | • | | | | | Timer0 clock | T0CKIPPS | • | • | | | | | Timer1 clock | T1CKIPPS | • | | • | • | | | Timer1 gate | T1GPPS | | • | • | • | | | CCP1 | CCP1PPS | | • | • | • | | | CCP2 | CCP2PPS | | • | • | • | | | COG | COGINPPS | | • | • | | • | | MSSP | SSPCLKPPS | | • | • | • | | | MSSP | SSPDATPPS | | • | • | • | | | MSSP | SSPSSPPS | • | | • | | • | | EUSART | RXPPS | | • | • | • | | | EUSART | CKPPS | | • | • | • | | | All CLCs | CLCIN0PPS | • | | • | • | | | All CLCs | CLCIN1PPS | • | | • | • | | | All CLCs | CLCIN2PPS | | • | • | | • | | All CLCs | CLCIN3PPS | | • | • | | • | | Example: CCP1I | PPS = 0x0B selects | RB3 as the inp | ut to CCP1. | • | | • | **Note:** Inputs are not available on all ports. A check in a port column of a peripheral row indicates that the port selection is valid for that peripheral. Unsupported ports will input a '0'. ### 15.4 ADC Acquisition Time To ensure accurate temperature measurements, the user must wait at least 200 $\mu s$ after the ADC input multiplexer is connected to the temperature indicator output before the conversion is performed. In addition, the user must wait 200 $\mu s$ between sequential conversions of the temperature indicator output. TABLE 15-2: SUMMARY OF REGISTERS ASSOCIATED WITH THE TEMPERATURE INDICATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on page | |--------|-------|--------|-------|-------|-------|--------|-------|--------|------------------| | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | CDFVF | R<1:0> | ADFVF | R<1:0> | 165 | **Legend:** Shaded cells are unused by the temperature indicator module. #### REGISTER 16-2: CMxCON1: COMPARATOR Cx CONTROL REGISTER 1 | R/W-0/0 |---------|---------|---------|------------|---------|---------|------------|---------| | CxINTP | CxINTN | | CxPCH<2:0> | | | CxNCH<2:0> | | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | CxINTN: Comparator Interrupt on Negative Going Edge Enable bits 1 = The CxIF interrupt flag will be set upon a negative going edge of the CxOUT bit 0 = No interrupt flag will be set on a negative going edge of the CxOUT bit bit 5-3 **CxPCH<2:0>:** Comparator Positive Input Channel Select bits 111 = CxVP connects to AGND 110 = CxVP connects to FVR Buffer 2 101 = CxVP connects to DAC1\_output 100 = CxVP connects to DAC2\_output 011 = CxVP unconnected, input floating 010 = CxVP unconnected, input floating 001 = CxVP connects to CxIN1+ pin 000 = CxVP connects to CxIN0+ pin bit 6 bit 2-0 CxNCH<2:0>: Comparator Negative Input Channel Select bits 111 = CxVN connects to AGND 110 = CxVN connects to FVR Buffer 2 101 = CxVN unconnected, input floating 100 = CxVN unconnected, input floating 011 = CxVN connects to CxIN3- pin 010 = CxVN connects to CxIN2- pin 001 = CxVN connects to CxIN1- pin 000 = CxVN connects to CxIN1- pin #### REGISTER 18-14: COGxPHR: COG RISING EDGE PHASE DELAY COUNT REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | GxPH | R<5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared q = Value depends on condition bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **GxPHR<5:0>:** Rising Edge Phase Delay Count Value bits = Number of COGx clock periods to delay rising edge event #### REGISTER 18-15: COGxPHF: COG FALLING EDGE PHASE DELAY COUNT REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | GxPH | F<5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared q = Value depends on condition bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **GxPHF<5:0>:** Falling Edge Phase Delay Count Value bits = Number of COGx clock periods to delay falling edge event #### REGISTER 21-3: ADCON2: ADC CONTROL REGISTER 2 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | |---------|---------|-----------|---------|-----|-----|-----|-------| | | TRIGSEL | .<3:0>(1) | | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-4 TRIGSEL<3:0>: Auto-Conversion Trigger Selection bits<sup>(1)</sup> 0000 = No auto-conversion trigger selected 0001 = CCP1 0010 = CCP2 $0011 = Timer0 - T0_overflow^{(2)}$ $0100 = Timer1 - T1_overflow^{(2)}$ 0101 = Timer2 - T2\_match 0110 = Comparator C1 – sync\_C1OUT 0111 = Comparator C2 - sync\_C2OUT 1000 = CLC1 - LC1\_out 1001 = CLC2 - LC2\_out 1010 = CLC3 - LC3\_out 1011 = CLC4 - LC4\_out 1100 = Timer4 - T4\_match 1101 = Timer6 - T6 match 1110 = Reserved 1111 = Reserved bit 3-0 **Unimplemented:** Read as '0' Note 1: This is a rising edge sensitive input for all sources. Signal also sets its corresponding interrupt flag. #### REGISTER 21-4: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0 | | | | | • | - | | | | | |------------|---------|---------|---------|---------|---------|---------|---------|--|--| | R/W-x/u | | | ADRES<9:2> | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **ADRES<9:2>**: ADC Result Register bits Upper eight bits of 10-bit conversion result # 25.0 ZERO-CROSS DETECTION (ZCD) MODULE The ZCD module detects when an A/C signal crosses through the ground potential. The actual zero-crossing threshold is the zero-crossing reference voltage, ZCPINV, which is typically 0.75 V above ground. The connection to the signal to be detected is through a series current limiting resistor. The module applies a current source or sink to the ZCD pin to maintain a constant voltage on the pin, thereby preventing the pin voltage from forward biasing the ESD protection diodes. When the applied voltage is greater than the reference voltage, the module sinks current. When the applied voltage is less than the reference voltage, the module sources current. The current source and sink action keeps the pin voltage constant over the full range of the applied voltage. The ZCD module is shown in the simplified block diagram Figure 25-2. The ZCD module is useful when monitoring an AC waveform for, but not limited to, the following purposes: - · A/C period measurement - · Accurate long term time measurement - · Dimmer phase delayed drive - · Low EMI cycle switching #### 25.1 External Resistor Selection The ZCD module requires a current limiting resistor in series with the external voltage source. The impedance and rating of this resistor depends on the external source peak voltage. Select a resistor value that will drop all of the peak voltage when the current through the resistor is nominally 300 $\mu\text{A}.$ Refer to Equation 25-1 and Figure 25-1. Make sure that the ZCD I/O pin internal weak pull-up is disabled so it doesn't interfere with the current source and sink. #### **EQUATION 25-1: EXTERNAL RESISTOR** $$R_{series} = \frac{V_{peak}}{3 \times 10^{-4}}$$ FIGURE 25-1: EXTERNAL VOLTAGE #### FIGURE 25-2: SIMPLIFIED ZCD BLOCK DIAGRAM FIGURE 27-3: TIMER1 GATE ENABLE MODE FIGURE 27-4: TIMER1 GATE TOGGLE MODE ### 30.8 Register Definitions: MSSP Control #### REGISTER 30-1: SSP1STAT: SSP STATUS REGISTER | R/W-0/0 | R/W-0/0 | R-0/0 | R-0/0 | R-0/0 | R-0/0 | R-0/0 | R-0/0 | |---------|---------|-----------------|-------|-------|-------|-------|-------| | SMP | CKE | D/ <del>A</del> | Р | S | R/W | UA | BF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 SMP: SPI Data Input Sample bit SPI Master mode: 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time SPI Slave mode: SMP must be cleared when SPI is used in Slave mode In I<sup>2</sup>C Master or Slave mode: 1 = Slew rate control disabled for Standard Speed mode (100 kHz and 1 MHz) 0 = Slew rate control enabled for High-Speed mode (400 kHz) bit 6 **CKE:** SPI Clock Edge Select bit (SPI mode only) In SPI Master or Slave mode: 1 = Transmit occurs on transition from active to Idle clock state 0 = Transmit occurs on transition from Idle to active clock state In I<sup>2</sup>C™ mode only: 1 = Enable input logic so that thresholds are compliant with SMBus specification 0 = Disable SMBus specific inputs bit 5 **D/A**: Data/Address bit (I<sup>2</sup>C mode only) 1 = Indicates that the last byte received or transmitted was data 0 = Indicates that the last byte received or transmitted was address bit 4 P: Stop bit (I<sup>2</sup>C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.) 1 = Indicates that a Stop bit has been detected last (this bit is '0' on Reset) 0 = Stop bit was not detected last bit 3 S: Start bit (I<sup>2</sup>C mode only. This bit is cleared when the MSSP module is disabled, SSPEN is cleared.) 1 = Indicates that a Start bit has been detected last (this bit is '0' on Reset) 0 = Start bit was not detected last bit 2 **R/W**: Read/Write bit information (I<sup>2</sup>C mode only) This bit holds the $R/\overline{W}$ bit information following the last address match. This bit is only valid from the address match to the next Start bit, Stop bit, or not ACK bit. In I<sup>2</sup>C Slave mode: 1 = Read 0 = Write In I<sup>2</sup>C Master mode: 1 = Transmit is in progress 0 = Transmit is not in progress OR-ing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSP is in Idle mode. bit 1 **UA:** Update Address bit (10-bit I<sup>2</sup>C mode only) 1 = Indicates that the user needs to update the address in the SSP1ADD register 0 = Address does not need to be updated bit 0 BF: Buffer Full Status bit Receive (SPI and I<sup>2</sup>C modes): 1 = Receive complete, SSP1BUF is full 0 = Receive not complete, SSP1BUF is empty Transmit (I<sup>2</sup>C mode only): 1 = Data transmit in progress (does not include the ACK and Stop bits), SSP1BUF is full 0 = Data transmit complete (does not include the ACK and Stop bits), SSP1BUF is empty TABLE 34-2: SUPPLY CURRENT (IDD)(1,2) | PIC16LF1717/8/9<br>PIC16F1717/8/9 | | Standard Operating Conditions (unless otherwise stated) | | | | | | | | |-----------------------------------|-----------------|---------------------------------------------------------|--------|------|-------------------------|-----|-----------------------------------------------------------------------------------------|--|--| | | | | | | | | | | | | Param. | Device | Min. | True 4 | | 1111- | | Conditions | | | | No. | Characteristics | | Typ.† | Max. | Units | VDD | Note | | | | D009 | LDO Regulator | _ | 75 | _ | μΑ | _ | High-Power mode, normal operation | | | | | | _ | 15 | | μΑ | _ | Sleep, VREGCON<1> = 0 | | | | | | _ | 0.3 | _ | μΑ | _ | Sleep, VREGCON<1> = 1 | | | | D010 | | _ | 8 | _ | μΑ | 1.8 | Fosc = 32 kHz, | | | | | | _ | 12 | _ | μΑ | 3.0 | LP Oscillator mode ( <b>Note 4</b> ), $-40^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C | | | | D010 | | _ | 15 | | μΑ | 2.3 | Fosc = 32 kHz, | | | | | | _ | 17 | | μΑ | 3.0 | LP Oscillator mode ( <b>Note 4, Note 5</b> ), | | | | | | _ | 21 | | μΑ | 5.0 | -40°C ≤ TA ≤ +85°C | | | | D012 | | _ | 140 | _ | μΑ | 1.8 | Fosc = 4 MHz, | | | | | | <u> </u> | μΑ | 3.0 | XT Oscillator mode | | | | | | D012 | | _ | 210 | | μΑ | 2.3 | Fosc = 4 MHz, | | | | | | _ | 280 | | μΑ | 3.0 | XT Oscillator mode (Note 5) | | | | | | _ | 340 | | μΑ | 5.0 | | | | | D014 | | _ | 115 | _ | μΑ | 1.8 | Fosc = 4 MHz, | | | | | | _ | 210 | _ | μΑ | 3.0 | External Clock (ECM), Medium Power mode | | | | D014 | | _ | 180 | | μΑ | 2.3 | Fosc = 4 MHz, | | | | | | _ | 240 | _ | μΑ | 3.0 | External Clock (ECM), | | | | | | _ | 300 | | μΑ | 5.0 | Medium Power mode (Note 5) | | | | D015 | | _ | 2.1 | | mA | 3.0 | Fosc = 32 MHz, | | | | | | _ | 2.5 | _ | mA | 3.6 | External Clock (ECH),<br>High-Power mode | | | | D015 | | _ | 2.1 | | — mA 3.0 Fosc = 32 MHz, | | | | | | | | _ | 2.2 | _ | mA | 5.0 | External Clock (ECH),<br>High-Power mode ( <b>Note 5</b> ) | | | - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in $k\Omega$ - 4: FVR and BOR are disabled. - 5: $0.1 \mu F$ capacitor on VCAP. - 6: 8 MHz clock with 4x PLL enabled. ### **Package Marking Information (Continued)** 40-Lead UQFN (5x5x0.5 mm) Example 44-Lead TQFP (10x10x1 mm) Example Legend: XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (e3) Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-052C Sheet 1 of 2 ## 40-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 5x5 mm Body [UQFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Units MILLIMETER: | | MILLIMETERS | | | | | |----------------------------|-------------|------|------|------|--| | Dimension | MIN | NOM | MAX | | | | Contact Pitch | 0.40 BSC | | | | | | Optional Center Pad Width | W2 | | | 3.80 | | | Optional Center Pad Length | T2 | | | 3.80 | | | Contact Pad Spacing | C1 | | 5.00 | | | | Contact Pad Spacing | C2 | | 5.00 | | | | Contact Pad Width (X40) | X1 | | | 0.20 | | | Contact Pad Length (X40) | Y1 | | | 0.75 | | | Distance Between Pads | G | 0.20 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2156B