



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 35                                                                        |
| Program Memory Size        | 28KB (16K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 2K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 28x10b; D/A 1x5b, 1x8b                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                  |
| Supplier Device Package    | 40-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1719-i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.1 Automatic Interrupt Context Saving

During interrupts, certain registers are automatically saved in shadow registers and restored when returning from the interrupt. This saves stack space and user code. See **Section 7.5 "Automatic Context Saving"** for more information.

## 2.2 16-Level Stack with Overflow and Underflow

These devices have a hardware stack memory 15 bits wide and 16 words deep. A Stack Overflow or Underflow will set the appropriate bit (STKOVF or STKUNF) in the PCON register, and if enabled, will cause a software Reset. See **Section 3.6** "**Stack**" for more details.

## 2.3 File Select Registers

There are two 16-bit File Select Registers (FSR). FSRs can access all file registers and program memory, which allows one Data Pointer for all memory. When an FSR points to program memory, there is one additional instruction cycle in instructions using INDF to allow the data to be fetched. General purpose memory can now also be addressed linearly, providing the ability to access contiguous data larger than 80 bytes. There are also new instructions to support the FSRs. See **Section 3.7 "Indirect Addressing"** for more details.

## 2.4 Instruction Set

There are 49 instructions for the enhanced mid-range CPU to support the features of the CPU. See **Section 33.0** "Instruction Set Summary" for more details.

### 5.1 Power-on Reset (POR)

The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

#### 5.1.1 POWER-UP TIMER (PWRT)

The Power-up Timer provides a nominal 64 ms time-out on POR or Brown-out Reset.

The device is held in Reset as long as PWRT is active. The PWRT delay allows additional time for the VDD to rise to an acceptable level. The Power-up Timer is enabled by clearing the PWRTE bit in Configuration Words.

The Power-up Timer starts after the release of the POR and BOR.

For additional information, refer to Application Note AN607, *"Power-up Trouble Shooting"* (DS00607).

## 5.2 Brown-out Reset (BOR)

The BOR circuit holds the device in Reset when VDD reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in Configuration Words. The four operating modes are:

- · BOR is always on
- BOR is off when in Sleep
- BOR is controlled by software
- BOR is always off

Refer to Table 5-1 for more information.

The Brown-out Reset voltage level is selectable by configuring the BORV bit in Configuration Words.

A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter TBORDC, the device will reset. See Figure 5-2 for more information.

| BOREN<1:0> | SBOREN | Device Mode BOR Mode |          | Instruction Execution upon:<br>Release of POR or Wake-up from Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|------------|--------|----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 11         | Х      | Х                    | Active   | Waits for BOR ready <sup>(1)</sup> (BORRDY = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 1.0        | 37     | Awake                | Active   | Weite for POP ready (POPPDY = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ΤŪ         | X      | Sleep                | Disabled | Waits for BOR ready (BORRD $f = 1$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 0.1        | 1      | Х                    | Active   | Waits for BOR ready <sup>(1)</sup> (BORRDY = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| ÛI         | 0      | Х                    | Disabled | Paging immediately (PORDDY =)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 0.0        | Х      | Х                    | Disabled | $\frac{1}{2} = \frac{1}{2} = \frac{1}$ |  |  |

TABLE 5-1:BOR OPERATING MODES

**Note 1:** In these specific cases, "Release of POR" and "Wake-up from Sleep", there is no delay in start-up. The BOR ready flag, (BORRDY = 1), will be set before the CPU is ready to execute instructions because the BOR circuit is forced on by the BOREN<1:0> bits.

#### 5.2.1 BOR IS ALWAYS ON

When the BOREN bits of Configuration Words are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

#### 5.2.2 BOR IS OFF IN SLEEP

When the BOREN bits of Configuration Words are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

#### 5.2.3 BOR CONTROLLED BY SOFTWARE

When the BOREN bits of Configuration Words are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device start-up is not delayed by the BOR ready condition or the VDD level.

BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register.

BOR protection is unchanged by Sleep.

## PIC16(L)F1717/8/9



## 8.0 POWER-DOWN MODE (SLEEP)

The Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

Upon entering Sleep mode, the following conditions exist:

- 1. WDT will be cleared but keeps running, if enabled for operation during Sleep.
- 2. PD bit of the STATUS register is cleared.
- 3. TO bit of the STATUS register is set.
- 4. CPU clock is disabled.
- 5. 31 kHz LFINTOSC is unaffected and peripherals that operate from it may continue operation in Sleep.
- 6. Timer1 and peripherals that operate from Timer1 continue operation in Sleep when the Timer1 clock source selected is:
- LFINTOSC
- T1CKI
- Secondary oscillator
- 7. ADC is unaffected, if the dedicated FRC oscillator is selected.
- 8. I/O ports maintain the status they had before SLEEP was executed (driving high, low or high-impedance).
- 9. Resets other than WDT are not affected by Sleep mode.

Refer to individual chapters for more details on peripheral operation during Sleep.

To minimize current consumption, the following conditions should be considered:

- I/O pins should not be floating
- External circuitry sinking current from I/O pins
- Internal circuitry sourcing current from I/O pins
- Current draw from pins with internal weak pull-ups
- Modules using 31 kHz LFINTOSC
- · Modules using secondary oscillator

I/O pins that are high-impedance inputs should be pulled to VDD or VSS externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include modules such as the DAC and FVR modules. See Section 22.0 "Operational Amplifier (OPA) Modules" and Section 14.0 "Fixed Voltage Reference (FVR)" for more information on these modules.

### 8.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled
- 2. BOR Reset, if enabled
- 3. POR Reset
- 4. Watchdog Timer, if enabled
- 5. Any external interrupt
- 6. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information)

The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 5.12 "Determining the Cause of a Reset"**.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

## 9.6 Register Definitions: Watchdog Control

| U-0              | U-0                       | R/W-0/0                      | R/W-1/1       | R/W-0/0                   | R/W-1/1          | R/W-1/1        | R/W-0/0      |
|------------------|---------------------------|------------------------------|---------------|---------------------------|------------------|----------------|--------------|
|                  |                           |                              |               | WDTPS<4:0>                | (1)              |                | SWDTEN       |
| bit 7            |                           | I                            |               |                           |                  |                | bit 0        |
| -                |                           |                              |               |                           |                  |                |              |
| Legend:          |                           |                              |               |                           |                  |                |              |
| R = Readable b   | oit                       | W = Writable                 | bit           | U = Unimpler              | mented bit, read | l as '0'       |              |
| u = Bit is uncha | anged                     | x = Bit is unkr              | nown          | -m/n = Value              | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set |                           | '0' = Bit is clea            | ared          |                           |                  |                |              |
|                  |                           |                              |               |                           |                  |                |              |
| bit 7-6          | Unimplement               | ted: Read as '               | כ'            |                           |                  |                |              |
| bit 5-1          | WDTPS<4:0>                | : Watchdog Tir               | mer Period Se | elect bits <sup>(1)</sup> |                  |                |              |
|                  | Bit Value = P             | rescale Rate                 |               |                           |                  |                |              |
|                  | 11111 = Res               | served. Results              | s in minimum  | interval (1:32)           |                  |                |              |
|                  | •                         |                              |               |                           |                  |                |              |
|                  | •                         |                              |               |                           |                  |                |              |
|                  | 10011 = Res               | served. Results              | s in minimum  | interval (1:32)           |                  |                |              |
|                  | 10010 = 1:8               | 388608 (2 <sup>23</sup> ) (I | nterval 256s  | nominal)                  |                  |                |              |
|                  | 10001 = 1:4               | 194304 (2 <sup>22</sup> ) (I | nterval 128s  | nominal)                  |                  |                |              |
|                  | 10000 = 1:2               | 097152 (2 <sup>21</sup> ) (I | nterval 64s n | ominal)                   |                  |                |              |
|                  | 01111 = 1:1               | 048576 (2 <sup>20</sup> ) (I | nterval 32s n | ominal)                   |                  |                |              |
|                  | 01110 = 1:5               | 24288 (2 <sup>19</sup> ) (In | terval 16s no | minal)                    |                  |                |              |
|                  | 01101 = 1:2               | 62144 (2 <sup>18</sup> ) (In | terval 8s non | ninal)                    |                  |                |              |
|                  | 01100 = 1:1:              | 31072 (2 <sup>17</sup> ) (In | terval 4s non | ninal)                    |                  |                |              |
|                  | 01011 = 1:6               | 5536 (Interval               | 2s nominal) ( | (Reset value)             |                  |                |              |
|                  | 01010 = 1:3               | 2768 (Interval               | 1s nominal)   |                           |                  |                |              |
|                  | 01001 = 1:1               | 6384 (Interval               | 512 ms nomir  | nal)                      |                  |                |              |
|                  | 01000 = 1:8               | 192 (Interval 2              | 56 ms nomina  | al)                       |                  |                |              |
|                  | 00111 = 1:4               | 096 (Interval 1)             | 28 ms nomina  | al)                       |                  |                |              |
|                  | 00110 = 1:2               | 048 (Interval 64             | 4 ms nominal  | )                         |                  |                |              |
|                  | 00101 = 1:10              | 024 (Interval 3)             | 2 ms nominal  | )                         |                  |                |              |
|                  | 00100 = 1.5               | 12 (Interval 16              | ms nominal)   |                           |                  |                |              |
|                  | 00011 = 1.2               | 56 (Interval 8 n             | ns nominal)   |                           |                  |                |              |
|                  | 00010 = 1.1               | 20 (interval 4 ii)           | ns nominal)   |                           |                  |                |              |
|                  | 00001 = 1.0               | 2 (Interval 1 m              | s nominal)    |                           |                  |                |              |
| bit 0            | SWDTEN: So                | ftware Fnable/               | Disable for W | /atchdog Timer            | bit              |                |              |
|                  | If WDTE<1:0>              | > = 1x:                      |               |                           |                  |                |              |
|                  | This bit is igno          | ored.                        |               |                           |                  |                |              |
|                  | If WDTE<1:0>              | > = 01:                      |               |                           |                  |                |              |
|                  | 1 = WDT is tu             | urned on                     |               |                           |                  |                |              |
|                  | 0 = WDT is tu             | urned off                    |               |                           |                  |                |              |
|                  | <u>If WDTE&lt;1:0&gt;</u> | <u>→ = 00</u> :              |               |                           |                  |                |              |
|                  | This bit is igno          | ored.                        |               |                           |                  |                |              |

## REGISTER 9-1: WDTCON: WATCHDOG TIMER CONTROL REGISTER



## FIGURE 10-6: FLASH PROGRAM MEMORY WRITE FLOWCHART



'1' = Bit is set

## 13.6 Register Definitions: Interrupt-on-Change Control

#### REGISTER 13-1: IOCAP: INTERRUPT-ON-CHANGE PORTA POSITIVE EDGE REGISTER

| R/W-0/0                                 | R/W-0/0                           | R/W-0/0 | R/W-0/0 | R/W-0/0                                               | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |  |  |
|-----------------------------------------|-----------------------------------|---------|---------|-------------------------------------------------------|---------|---------|---------|--|--|--|
| IOCAP7                                  | IOCAP6                            | IOCAP5  | IOCAP4  | IOCAP3                                                | IOCAP2  | IOCAP1  | IOCAP0  |  |  |  |
| bit 7 bit                               |                                   |         |         |                                                       |         |         |         |  |  |  |
|                                         |                                   |         |         |                                                       |         |         |         |  |  |  |
| Legend:                                 |                                   |         |         |                                                       |         |         |         |  |  |  |
| R = Readable                            | R = Readable bit W = Writable bit |         | bit     | U = Unimplemented bit, read as '0'                    |         |         |         |  |  |  |
| u = Bit is unchanged x = Bit is unknown |                                   |         | nown    | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |  |  |  |

bit 7-0 **IOCAP<7:0>:** Interrupt-on-Change PORTA Positive Edge Enable bits

'0' = Bit is cleared

1 = Interrupt-on-Change enabled on the pin for a positive going edge. IOCAFx bit and IOCIF flag will be set upon detecting an edge.

0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 13-2: IOCAN: INTERRUPT-ON-CHANGE PORTA NEGATIVE EDGE REGISTER

| R/W-0/0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| IOCAN7  | IOCAN6  | IOCAN5  | IOCAN4  | IOCAN3  | IOCAN2  | IOCAN1  | IOCAN0  |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 IOCAN<7:0>: Interrupt-on-Change PORTA Negative Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a negative going edge. IOCAFx bit and IOCIF flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 13-3: IOCAF: INTERRUPT-ON-CHANGE PORTA FLAG REGISTER

| R/W/HS-0/0 |
|------------|------------|------------|------------|------------|------------|------------|------------|
| IOCAF7     | IOCAF6     | IOCAF5     | IOCAF4     | IOCAF3     | IOCAF2     | IOCAF1     | IOCAF0     |
| bit 7      |            |            |            |            |            |            | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-0

**IOCAF<7:0>:** Interrupt-on-Change PORTA Flag bits

- 1 = An enabled change was detected on the associated pin.
  - Set when IOCAPx = 1 and a rising edge was detected on RAx, or when IOCANx = 1 and a falling edge was detected on RAx.
- 0 = No change was detected, or the user cleared the detected change.

#### REGISTER 19-11: CLCDATA: CLC DATA OUTPUT

| U-0   | U-0 | U-0 | U-0 | R-0     | R-0     | R-0     | R-0     |
|-------|-----|-----|-----|---------|---------|---------|---------|
| —     | —   | —   | —   | MCL4OUT | MLC3OUT | MLC2OUT | MLC1OUT |
| bit 7 |     |     |     |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | Unimplemented: Read as '0'         |
|---------|------------------------------------|
| bit 3   | MCL4OUT: Mirror copy of LC4OUT bit |
| bit 2   | MLC3OUT: Mirror copy of LC3OUT bit |
| bit 1   | MLC2OUT: Mirror copy of LC2OUT bit |
|         |                                    |

bit 0 MLC1OUT: Mirror copy of LC1OUT bit

## TABLE 19-3: SUMMARY OF REGISTERS ASSOCIATED WITH CLCx

| Name                  | Bit7     | Bit6     | Bit5     | Bit4     | Blt3     | Bit2        | Bit1       | Bit0     | Register<br>on Page |
|-----------------------|----------|----------|----------|----------|----------|-------------|------------|----------|---------------------|
| ANSELA                | —        |          | ANSA5    | ANSA4    | ANSA3    | ANSA2       | ANSA1      | ANSA0    | 125                 |
| ANSELB                | —        | _        | ANSB5    | ANSB4    | ANSB3    | ANSB2       | ANSB1      | ANSB0    | 131                 |
| ANSELC                | ANSC7    | ANSC6    | ANSC5    | ANSC4    | ANSC3    | ANSC2       | —          | —        | 136                 |
| ANSELD <sup>(1)</sup> | ANSD7    | ANSD6    | ANSD5    | ANSD4    | ANSD3    | ANSD2       | ANSD1      | ANSD0    | 141                 |
| CLC1CON               | LC1EN    |          | LC10UT   | LC1INTP  | LC1INTN  | L           | C1MODE<2:0 | )>       | 224                 |
| CLC2CON               | LC2EN    |          | LC2OUT   | LC2INTP  | LC2INTN  | L           | C2MODE<2:0 | )>       | 224                 |
| CLC3CON               | LC3EN    |          | LC3OUT   | LC3INTP  | LC3INTN  | L           | C3MODE<2:0 | )>       | 224                 |
| CLCDATA               | —        |          |          |          | MCL4OUT  | MLC3OUT     | MLC2OUT    | MLC1OUT  | 231                 |
| CLC1GLS0              | LC1G1D4T | LC1G1D4N | LC1G1D3T | LC1G1D3N | LC1G1D2T | LC1G1D2N    | LC1G1D1T   | LC1G1D1N | 227                 |
| CLC1GLS1              | LC1G2D4T | LC1G2D4N | LC1G2D3T | LC1G2D3N | LC1G2D2T | LC1G2D2N    | LC1G2D1T   | LC1G2D1N | 228                 |
| CLC1GLS2              | LC1G3D4T | LC1G3D4N | LC1G3D3T | LC1G3D3N | LC1G3D2T | LC1G3D2N    | LC1G3D1T   | LC1G3D1N | 229                 |
| CLC1GLS3              | LC1G4D4T | LC1G4D4N | LC1G4D3T | LC1G4D3N | LC1G4D2T | LC1G4D2N    | LC1G4D1T   | LC1G4D1N | 230                 |
| CLC1POL               | LC1POL   |          |          |          | LC1G4POL | LC1G3POL    | LC1G2POL   | LC1G1POL | 225                 |
| CLC1SEL0              | —        |          | _        |          |          | LC1D1S<4:0> | •          |          | 225                 |
| CLC1SEL1              | —        | _        | —        |          |          | LC1D2S<4:0> | •          |          | 226                 |
| CLC1SEL2              | —        |          |          |          |          | LC1D3S<4:0> | •          |          | 226                 |
| CLC1SEL3              | —        |          | _        |          |          | LC1D4S<4:0> | •          |          | 226                 |
| CLC2GLS0              | LC2G1D4T | LC2G1D4N | LC2G1D3T | LC2G1D3N | LC2G1D2T | LC2G1D2N    | LC2G1D1T   | LC2G1D1N | 227                 |
| CLC2GLS1              | LC2G2D4T | LC2G2D4N | LC2G2D3T | LC2G2D3N | LC2G2D2T | LC2G2D2N    | LC2G2D1T   | LC2G2D1N | 228                 |
| CLC2GLS2              | LC2G3D4T | LC2G3D4N | LC2G3D3T | LC2G3D3N | LC2G3D2T | LC2G3D2N    | LC2G3D1T   | LC2G3D1N | 229                 |
| CLC2GLS3              | LC2G4D4T | LC2G4D4N | LC2G4D3T | LC2G4D3N | LC2G4D2T | LC2G4D2N    | LC2G4D1T   | LC2G4D1N | 230                 |
| CLC2POL               | LC2POL   | _        | —        | _        | LC2G4POL | LC2G3POL    | LC2G2POL   | LC2G1POL | 225                 |
| CLC2SEL0              | —        | _        | _        |          |          | LC2D1S<4:0> | •          |          | 225                 |
| CLC2SEL1              | —        | _        | —        |          |          | LC2D2S<4:0> | •          |          | 226                 |
| CLC2SEL2              | _        |          | —        |          |          | LC2D3S<4:0> | ,          |          | 226                 |

Legend: — = unimplemented read as '0'. Shaded cells are not used for CLC module.

**Note 1:** PIC16(L)F1717/9 only.

|                                                                           | 21-3. ADG                                                                                                                                   | UNZ. ADC CC                                                                                                                                                     |                                                                                                        | GISTER Z                     |                  |          |              |
|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------|------------------|----------|--------------|
| R/W-0/0                                                                   | R/W-0/0                                                                                                                                     | R/W-0/0                                                                                                                                                         | R/W-0/0                                                                                                | U-0                          | U-0              | U-0      | U-0          |
|                                                                           | TRIGSE                                                                                                                                      | :L<3:0>(1)                                                                                                                                                      |                                                                                                        | —                            | —                | —        | —            |
| bit 7                                                                     |                                                                                                                                             |                                                                                                                                                                 |                                                                                                        |                              |                  |          | bit 0        |
|                                                                           |                                                                                                                                             |                                                                                                                                                                 |                                                                                                        |                              |                  |          |              |
| Legend:                                                                   |                                                                                                                                             |                                                                                                                                                                 |                                                                                                        |                              |                  |          |              |
| R = Readable                                                              | e bit                                                                                                                                       | W = Writable                                                                                                                                                    | bit                                                                                                    | U = Unimpler                 | mented bit, read | d as '0' |              |
| u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value |                                                                                                                                             |                                                                                                                                                                 |                                                                                                        |                              |                  |          | other Resets |
| '1' = Bit is set '0' = Bit is cleared                                     |                                                                                                                                             |                                                                                                                                                                 |                                                                                                        |                              |                  |          |              |
| bit 7-4                                                                   | TRIGSEL<3<br>0000 = No 4<br>0001 = CCI<br>0010 = CCI<br>0011 = Time<br>0100 = Time<br>0101 = Time<br>0110 = Com<br>0111 = Com<br>0111 = Com | :0>: Auto-Conv<br>auto-conversior<br>P1<br>P2<br>er0 – T0_overflo<br>er1 – T1_overflo<br>er2 – T2_match<br>nparator C1 – sy<br>nparator C2 – sy<br>C1 – LC1_out | ersion Trigger<br>h trigger select<br><sub>DW</sub> (2)<br><sub>DW</sub> (2)<br>ync_C1OUT<br>ync_C2OUT | Selection bits <sup>(*</sup> | 1)               |          |              |
|                                                                           | 1001 = CLC<br>1010 = CLC                                                                                                                    | 2 – LC2_out<br>3 – LC3_out                                                                                                                                      |                                                                                                        |                              |                  |          |              |
|                                                                           | 1011 = CLC<br>1100 = Tim<br>1101 = Tim                                                                                                      | 4 – LC4_out<br>er4 – T4_match<br>er6 – T6_match                                                                                                                 | 1                                                                                                      |                              |                  |          |              |

## REGISTER 21-3: ADCON2: ADC CONTROL REGISTER 2

- 1110 = Reserved
- 1111 = Reserved
- bit 3-0 Unimplemented: Read as '0'
- Note 1: This is a rising edge sensitive input for all sources.
  - **2:** Signal also sets its corresponding interrupt flag.

#### **REGISTER 21-4:** ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u      | R/W-x/u         | R/W-x/u        | R/W-x/u      |
|------------------|---------|-------------------|---------|--------------|-----------------|----------------|--------------|
|                  |         |                   | ADRE    | S<9:2>       |                 |                |              |
| bit 7            |         |                   |         |              |                 |                | bit 0        |
|                  |         |                   |         |              |                 |                |              |
| Legend:          |         |                   |         |              |                 |                |              |
| R = Readable     | bit     | W = Writable I    | bit     | U = Unimpler | mented bit, rea | d as '0'       |              |
| u = Bit is uncha | anged   | x = Bit is unkn   | iown    | -n/n = Value | at POR and BC   | R/Value at all | other Resets |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |              |                 |                |              |

bit 7-0 **ADRES<9:2>**: ADC Result Register bits Upper eight bits of 10-bit conversion result

## 23.0 8-BIT DIGITAL-TO-ANALOG CONVERTER (DAC1) MODULE

The Digital-to-Analog Converter supplies a variable voltage reference, ratiometric with the input source, with 256 selectable output levels.

The input of the DAC can be connected to:

- External VREF pins
- VDD supply voltage
- FVR (Fixed Voltage Reference)

The output of the DAC can be configured to supply a reference voltage to the following:

- Comparator positive input
- · ADC input channel
- DAC1OUT1 pin
- DAC1OUT2 pin

The Digital-to-Analog Converter (DAC) is enabled by setting the DAC1EN bit of the DAC1CON0 register.

## 23.1 Output Voltage Selection

The DAC has 256 voltage level ranges. The 256 levels are set with the DAC1R<7:0> bits of the DAC1CON1 register.

The DAC output voltage is determined by Equation 23-1:

## EQUATION 23-1: DAC OUTPUT VOLTAGE

$$\frac{IF DACIEN = 1}{Vout}$$

$$Vout = \left( (Vsource + -Vsource -) \times \frac{DACIR[7:0]}{2^8} \right) + Vsource + Vsource + = VDD, Vref, or FVR BUFFER 2$$

$$Vsource - = Vss$$

## 23.2 Ratiometric Output Level

The DAC output value is derived using a resistor ladder with each end of the ladder tied to a positive and negative voltage reference input source. If the voltage of either input source fluctuates, a similar fluctuation will result in the DAC output value.

The value of the individual resistors within the ladder can be found in Table 34-19: 8-Bit Digital-to-Analog Converter (DAC) Specifications.

## 23.3 DAC Voltage Reference Output

The DAC voltage can be output to the DAC1OUT1 and DAC1OUT2 pins by setting the respective DAC1OE1 and DAC1OE2 pins of the DAC1CON0 register. Selecting the DAC reference voltage for output on either DAC1OUTx pin automatically overrides the digital output buffer and digital input threshold detector functions of that pin. Reading the DAC1OUTx pin when it has been configured for DAC reference voltage output will always return a '0'.

Due to the limited current drive capability, a buffer must be used on the DAC voltage reference output for external connections to either DAC10UTx pin. Figure 23-2 shows an example buffering technique.

## 30.6 I<sup>2</sup>C Master Mode

Master mode is enabled by setting and clearing the appropriate SSPM bits in the SSP1CON1 register and by setting the SSPEN bit. In Master mode, the SDA and SCK pins must be configured as inputs. The MSSP peripheral hardware will override the output driver TRIS controls when necessary to drive the pins low.

Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSP module is disabled. Control of the  $I^2C$  bus may be taken when the P bit is set, or the bus is Idle.

In Firmware Controlled Master mode, user code conducts all I<sup>2</sup>C bus operations based on Start and Stop bit condition detection. Start and Stop condition detection is the only active circuitry in this mode. All other communication is done by the user software directly manipulating the SDA and SCL lines.

The following events will cause the SSP Interrupt Flag bit, SSP1IF, to be set (SSP interrupt, if enabled):

- Start condition detected
- · Stop condition detected
- Data transfer byte transmitted/received
- Acknowledge transmitted/received
- Repeated Start generated
  - Note 1: The MSSP module, when configured in I<sup>2</sup>C Master mode, does not allow queuing of events. For instance, the user is not allowed to initiate a Start condition and immediately write the SSP1BUF register to initiate transmission before the Start condition is complete. In this case, the SSP1BUF will not be written to and the WCOL bit will be set, indicating that a write to the SSP1BUF did not occur
    - 2: Master mode suspends Start/Stop detection when sending the Start/Stop condition by means of the SEN/PEN control bits. The SSPxIF bit is set at the end of the Start/Stop generation when hardware clears the control bit.

## 30.6.1 I<sup>2</sup>C MASTER MODE OPERATION

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released.

In Master Transmitter mode, serial data is output through SDA, while SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the Read/Write (R/W) bit. In this case, the R/W bit will be logic '0'. Serial data is transmitted eight bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer.

In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device (7 bits) and the  $R/\overline{W}$  bit. In this case, the  $R/\overline{W}$  bit will be logic '1'. Thus, the first byte transmitted is a 7-bit slave address followed by a '1' to indicate the receive bit. Serial data is received via SDA, while SCL outputs the serial clock. Serial data is received eight bits at a time. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission.

A Baud Rate Generator is used to set the clock frequency output on SCL. See **Section 30.7** "**Baud Rate Generator**" for more detail.

## 30.6.13.2 Bus Collision During a Repeated Start Condition

During a Repeated Start condition, a bus collision occurs if:

- a) A low level is sampled on SDA when SCL goes from low level to high level (Case 1).
- b) SCL goes low before SDA is asserted low, indicating that another master is attempting to transmit a data '1' (Case 2).

When the user releases SDA and the pin is allowed to float high, the BRG is loaded with SSP1ADD and counts down to zero. The SCL pin is then deasserted and when sampled high, the SDA pin is sampled. If SDA is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0', Figure 30-36). If SDA is sampled high, the BRG is reloaded and begins counting. If SDA goes from high-to-low before the BRG times out, no bus collision occurs because no two masters can assert SDA at exactly the same time.

If SCL goes from high-to-low before the BRG times out and SDA has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition, see Figure 30-37.

If, at the end of the BRG time-out, both SCL and SDA are still high, the SDA pin is driven low and the BRG is reloaded and begins counting. At the end of the count, regardless of the status of the SCL pin, the SCL pin is driven low and the Repeated Start condition is complete.

FIGURE 30-36: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1)







#### 31.1.2 EUSART ASYNCHRONOUS RECEIVER

The Asynchronous mode is typically used in RS-232 systems. The receiver block diagram is shown in Figure 31-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RC1REG register.

#### 31.1.2.1 Enabling the Receiver

The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits:

- CREN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the CREN bit of the RC1STA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TX1STA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RC1STA register enables the EUSART. The programmer must set the corresponding TRIS bit to configure the RX/DT I/O pin as an input.

Note: If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function.

## 31.1.2.2 Receiving Data

The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 31.1.2.4 "Receive Framing Error" for more information on framing errors.

Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RC1REG register.

| Note: | If the receive FIFO is overrun, no additional |
|-------|-----------------------------------------------|
|       | characters will be received until the overrun |
|       | condition is cleared. See Section 31.1.2.5    |
|       | "Receive Overrun Error" for more              |
|       | information on overrun errors.                |

## 31.1.2.3 Receive Interrupts

The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCIF interrupts are enabled by setting all of the following bits:

- RCIE, Interrupt Enable bit of the PIE1 register
- PEIE, Peripheral Interrupt Enable bit of the INTCON register
- GIE, Global Interrupt Enable bit of the INTCON register

The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

- 31.1.2.8 Asynchronous Reception Setup:
- Initialize the SP1BRGH, SP1BRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 31.4 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 4. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set the RX9 bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 8. Read the RC1STA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 9. Get the received eight Least Significant data bits from the receive buffer by reading the RC1REG register.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

#### 31.1.2.9 9-bit Address Detection Mode Setup

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SP1BRGH, SP1BRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 31.4 "EUSART Baud Rate Generator (BRG)").
- 2. Clear the ANSEL bit for the RX pin (if applicable).
- Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. Enable 9-bit reception by setting the RX9 bit.
- 6. Enable address detection by setting the ADDEN bit.
- 7. Enable reception by setting the CREN bit.
- The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 9. Read the RC1STA register to get the error flags. The ninth data bit will always be set.
- 10. Get the received eight Least Significant data bits from the receive buffer by reading the RC1REG register. Software determines if this is the device's address.
- 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.



## FIGURE 31-5: ASYNCHRONOUS RECEPTION

|        |                | SYNC = 0, BRGH = 0, BRG16 = 0 |                             |                |                                    |                             |                |            |                             |                |            |                             |
|--------|----------------|-------------------------------|-----------------------------|----------------|------------------------------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Foso           | ; = 32.00                     | 0 MHz                       | Foso           | OSC = 20.000 MHz Fosc = 18.432 MHz |                             |                | 2 MHz      | Fosc = 11.0592 MHz          |                |            |                             |
| RATE   | Actual<br>Rate | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error                         | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    |                | _                             | _                           | _              |                                    |                             | _              |            | _                           | _              | _          | _                           |
| 1200   | —              | —                             | —                           | 1221           | 1.73                               | 255                         | 1200           | 0.00       | 239                         | 1200           | 0.00       | 143                         |
| 2400   | 2404           | 0.16                          | 207                         | 2404           | 0.16                               | 129                         | 2400           | 0.00       | 119                         | 2400           | 0.00       | 71                          |
| 9600   | 9615           | 0.16                          | 51                          | 9470           | -1.36                              | 32                          | 9600           | 0.00       | 29                          | 9600           | 0.00       | 17                          |
| 10417  | 10417          | 0.00                          | 47                          | 10417          | 0.00                               | 29                          | 10286          | -1.26      | 27                          | 10165          | -2.42      | 16                          |
| 19.2k  | 19.23k         | 0.16                          | 25                          | 19.53k         | 1.73                               | 15                          | 19.20k         | 0.00       | 14                          | 19.20k         | 0.00       | 8                           |
| 57.6k  | 55.55k         | -3.55                         | 3                           | _              | _                                  | _                           | 57.60k         | 0.00       | 7                           | 57.60k         | 0.00       | 2                           |
| 115.2k |                | _                             | _                           | —              | _                                  | _                           | —              | _          | _                           | —              | _          | _                           |

#### TABLE 31-5: BAUD RATES FOR ASYNCHRONOUS MODES

|        |                  | SYNC = 0, BRGH = 0, BRG16 = 0 |                             |                |                 |                             |                |                   |                             |                |                  |                             |  |
|--------|------------------|-------------------------------|-----------------------------|----------------|-----------------|-----------------------------|----------------|-------------------|-----------------------------|----------------|------------------|-----------------------------|--|
| BAUD   | Fosc = 8.000 MHz |                               |                             | Fos            | osc = 4.000 MHz |                             |                | Fosc = 3.6864 MHz |                             |                | Fosc = 1.000 MHz |                             |  |
| RATE   | Actual<br>Rate   | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error      | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error        | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error       | SPBRG<br>value<br>(decimal) |  |
| 300    | _                |                               | _                           | 300            | 0.16            | 207                         | 300            | 0.00              | 191                         | 300            | 0.16             | 51                          |  |
| 1200   | 1202             | 0.16                          | 103                         | 1202           | 0.16            | 51                          | 1200           | 0.00              | 47                          | 1202           | 0.16             | 12                          |  |
| 2400   | 2404             | 0.16                          | 51                          | 2404           | 0.16            | 25                          | 2400           | 0.00              | 23                          | —              | —                | —                           |  |
| 9600   | 9615             | 0.16                          | 12                          | —              |                 | —                           | 9600           | 0.00              | 5                           | _              | _                | —                           |  |
| 10417  | 10417            | 0.00                          | 11                          | 10417          | 0.00            | 5                           | _              | _                 | _                           | _              | _                | _                           |  |
| 19.2k  | —                | —                             | —                           | —              |                 | —                           | 19.20k         | 0.00              | 2                           | —              | —                | —                           |  |
| 57.6k  | —                | —                             | —                           | —              | —               | —                           | 57.60k         | 0.00              | 0                           | —              | —                | —                           |  |
| 115.2k | _                | —                             | —                           | —              |                 | _                           | —              | _                 | —                           | —              | _                | —                           |  |

|        |                   | SYNC = 0, BRGH = 1, BRG16 = 0 |                             |                   |            |                             |                   |            |                             |                |            |                             |
|--------|-------------------|-------------------------------|-----------------------------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Fosc = 32.000 MHz |                               | Fosc                        | Fosc = 20.000 MHz |            |                             | Fosc = 18.432 MHz |            |                             | = 11.059       | 92 MHz     |                             |
| RATE   | Actual<br>Rate    | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | —                 | _                             | _                           | —                 | _          | _                           | _                 | —          | —                           | _              | —          | —                           |
| 1200   | _                 | _                             | —                           | —                 | —          | —                           | —                 | _          | —                           | —              | _          | —                           |
| 2400   | _                 | _                             | _                           | —                 | _          | _                           | —                 | _          | _                           | —              | _          | _                           |
| 9600   | 9615              | 0.16                          | 207                         | 9615              | 0.16       | 129                         | 9600              | 0.00       | 119                         | 9600           | 0.00       | 71                          |
| 10417  | 10417             | 0.00                          | 191                         | 10417             | 0.00       | 119                         | 10378             | -0.37      | 110                         | 10473          | 0.53       | 65                          |
| 19.2k  | 19.23k            | 0.16                          | 103                         | 19.23k            | 0.16       | 64                          | 19.20k            | 0.00       | 59                          | 19.20k         | 0.00       | 35                          |
| 57.6k  | 57.14k            | -0.79                         | 34                          | 56.82k            | -1.36      | 21                          | 57.60k            | 0.00       | 19                          | 57.60k         | 0.00       | 11                          |
| 115.2k | 117.64k           | 2.12                          | 16                          | 113.64k           | -1.36      | 10                          | 115.2k            | 0.00       | 9                           | 115.2k         | 0.00       | 5                           |

|        |                | SYNC = 0, BRGH = 1, BRG16 = 0 |                             |                |            |                             |                   |            |                             |                  |            |                             |
|--------|----------------|-------------------------------|-----------------------------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD   | Fos            | c = 8.00                      | 0 MHz                       | Fos            | c = 4.000  | ) MHz                       | Fosc = 3.6864 MHz |            |                             | Fosc = 1.000 MHz |            |                             |
| RATE   | Actual<br>Rate | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | —              |                               |                             | _              | _          | _                           | _                 |            | _                           | 300              | 0.16       | 207                         |
| 1200   | —              | _                             | _                           | 1202           | 0.16       | 207                         | 1200              | 0.00       | 191                         | 1202             | 0.16       | 51                          |
| 2400   | 2404           | 0.16                          | 207                         | 2404           | 0.16       | 103                         | 2400              | 0.00       | 95                          | 2404             | 0.16       | 25                          |
| 9600   | 9615           | 0.16                          | 51                          | 9615           | 0.16       | 25                          | 9600              | 0.00       | 23                          | —                | —          | _                           |
| 10417  | 10417          | 0.00                          | 47                          | 10417          | 0.00       | 23                          | 10473             | 0.53       | 21                          | 10417            | 0.00       | 5                           |
| 19.2k  | 19231          | 0.16                          | 25                          | 19.23k         | 0.16       | 12                          | 19.2k             | 0.00       | 11                          | —                | —          | —                           |
| 57.6k  | 55556          | -3.55                         | 8                           | —              | _          | —                           | 57.60k            | 0.00       | 3                           | —                | —          | —                           |
| 115.2k | —              | —                             |                             | —              | —          | —                           | 115.2k            | 0.00       | 1                           | _                | —          | _                           |

## TABLE 31-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED)

|        |                | SYNC = 0, BRGH = 0, BRG16 = 1 |                             |                |                           |                             |                |            |                             |                |                    |                             |  |
|--------|----------------|-------------------------------|-----------------------------|----------------|---------------------------|-----------------------------|----------------|------------|-----------------------------|----------------|--------------------|-----------------------------|--|
| BAUD   | Fosc           | : = 32.00                     | 0 MHz                       | Fosc           | osc = 20.000 MHz Fosc = 1 |                             |                | : = 18.43  | : 18.432 MHz                |                | Fosc = 11.0592 MHz |                             |  |
| RATE   | Actual<br>Rate | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error                | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error         | SPBRG<br>value<br>(decimal) |  |
| 300    | 300.0          | 0.00                          | 6666                        | 300.0          | -0.01                     | 4166                        | 300.0          | 0.00       | 3839                        | 300.0          | 0.00               | 2303                        |  |
| 1200   | 1200           | -0.02                         | 3332                        | 1200           | -0.03                     | 1041                        | 1200           | 0.00       | 959                         | 1200           | 0.00               | 575                         |  |
| 2400   | 2401           | -0.04                         | 832                         | 2399           | -0.03                     | 520                         | 2400           | 0.00       | 479                         | 2400           | 0.00               | 287                         |  |
| 9600   | 9615           | 0.16                          | 207                         | 9615           | 0.16                      | 129                         | 9600           | 0.00       | 119                         | 9600           | 0.00               | 71                          |  |
| 10417  | 10417          | 0.00                          | 191                         | 10417          | 0.00                      | 119                         | 10378          | -0.37      | 110                         | 10473          | 0.53               | 65                          |  |
| 19.2k  | 19.23k         | 0.16                          | 103                         | 19.23k         | 0.16                      | 64                          | 19.20k         | 0.00       | 59                          | 19.20k         | 0.00               | 35                          |  |
| 57.6k  | 57.14k         | -0.79                         | 34                          | 56.818         | -1.36                     | 21                          | 57.60k         | 0.00       | 19                          | 57.60k         | 0.00               | 11                          |  |
| 115.2k | 117.6k         | 2.12                          | 16                          | 113.636        | -1.36                     | 10                          | 115.2k         | 0.00       | 9                           | 115.2k         | 0.00               | 5                           |  |

|        |                  |            |                             |                | SYNC       | C = 0, BRGH                 | <b>1</b> = 0, BRC | G16 = 1    |                             |                  |            |                             |
|--------|------------------|------------|-----------------------------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD   | Fosc = 8.000 MHz |            |                             | Fos            | c = 4.00   | 4.000 MHz Fosc = 3.6864 MHz |                   |            | 4 MHz                       | Fosc = 1.000 MHz |            |                             |
| RATE   | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 299.9            | -0.02      | 1666                        | 300.1          | 0.04       | 832                         | 300.0             | 0.00       | 767                         | 300.5            | 0.16       | 207                         |
| 1200   | 1199             | -0.08      | 416                         | 1202           | 0.16       | 207                         | 1200              | 0.00       | 191                         | 1202             | 0.16       | 51                          |
| 2400   | 2404             | 0.16       | 207                         | 2404           | 0.16       | 103                         | 2400              | 0.00       | 95                          | 2404             | 0.16       | 25                          |
| 9600   | 9615             | 0.16       | 51                          | 9615           | 0.16       | 25                          | 9600              | 0.00       | 23                          | —                | _          | _                           |
| 10417  | 10417            | 0.00       | 47                          | 10417          | 0.00       | 23                          | 10473             | 0.53       | 21                          | 10417            | 0.00       | 5                           |
| 19.2k  | 19.23k           | 0.16       | 25                          | 19.23k         | 0.16       | 12                          | 19.20k            | 0.00       | 11                          | —                | _          | _                           |
| 57.6k  | 55556            | -3.55      | 8                           | _              | _          | _                           | 57.60k            | 0.00       | 3                           | —                | _          | _                           |
| 115.2k |                  | _          | _                           | _              | _          |                             | 115.2k            | 0.00       | 1                           | _                | _          | _                           |

# PIC16(L)F1717/8/9

| CALL             | Call Subroutine                                                                                                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                 |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                    |
| Operation:       | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<6:3>) → PC<14:11>                                                                                                                                                                             |
| Status Affected: | None                                                                                                                                                                                                                                    |
| Description:     | Call Subroutine. First, return address<br>(PC + 1) is pushed onto the stack.<br>The 11-bit immediate address is<br>loaded into PC bits <10:0>. The upper<br>bits of the PC are loaded from<br>PCLATH. CALL is a 2-cycle<br>instruction. |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                                                              |
| Operands:        | None                                                                                                                                                                                        |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT} \\ 0 \rightarrow \text{WDT} \text{ prescaler,} \\ 1 \rightarrow \overline{\text{TO}} \\ 1 \rightarrow \overline{\text{PD}} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                                                                      |
| Description:     | CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits $\overline{TO}$ and $\overline{PD}$ are set.                                             |

| CALLW            | Subroutine Call With W                                                                                                                                                                                                | COMF             | Complement f                                                                |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ label ] CALLW                                                                                                                                                                                                       | Syntax:          | [ <i>label</i> ] COMF f,d                                                   |  |  |  |
| Operands:        | None                                                                                                                                                                                                                  | Operands:        | $0 \le f \le 127$                                                           |  |  |  |
| Operation:       | $\begin{array}{l} (PC) +1 \rightarrow TOS, \\ (W) \rightarrow PC < 7:0>, \end{array}$                                                                                                                                 | Operation:       | $d \in [0,1]$<br>( $\overline{f}$ ) $\rightarrow$ (destination)             |  |  |  |
|                  | $(PCLATH<6:0>) \rightarrow PC<14:8>$                                                                                                                                                                                  | Status Affected: | Z                                                                           |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                  | Description:     | The contents of register 'f' are complemented. If 'd' is '0', the result is |  |  |  |
| Description:     | Subroutine call with W. First, the return address (PC + 1) is pushed onto the return stack. Then, the contents of W is loaded into PC<7:0>, and the contents of PCLATH into PC<14:8>. CALLW is a 2-cycle instruction. |                  | stored in W. If 'd' is '1', the result is stored back in register 'f'.      |  |  |  |

| CLRF             | Clear f                                                               |  |
|------------------|-----------------------------------------------------------------------|--|
| Syntax:          | [label] CLRF f                                                        |  |
| Operands:        | $0 \leq f \leq 127$                                                   |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |  |
| Status Affected: | Z                                                                     |  |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |  |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECF f,d                                                                                                                                  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0', the<br>result is stored in the W register. If 'd'<br>is '1', the result is stored back in<br>register 'f'. |

| CLRW             | Clear W                                                               |  |  |  |
|------------------|-----------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] CLRW                                                          |  |  |  |
| Operands:        | None                                                                  |  |  |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (W) \\ 1 \rightarrow Z \end{array}$ |  |  |  |
| Status Affected: | Z                                                                     |  |  |  |
| Description:     | W register is cleared. Zero bit (Z) is set.                           |  |  |  |

## 34.2 Standard Operating Conditions

| The standard operating co | onditions for any device are defined as:           |        |
|---------------------------|----------------------------------------------------|--------|
| Operating Voltage:        | $V\text{DDMIN} \leq V\text{DD} \leq V\text{DDMAX}$ |        |
| Operating Temperature:    | $TA\_MIN \le TA \le TA\_MAX$                       |        |
| VDD — Operating Supply    | y Voltage <sup>(1)</sup>                           |        |
| PIC16LF1717/8/9           |                                                    |        |
| Vddmin (F                 | $\dot{c}$ osc $\leq$ 16 MHz)                       | +1.8V  |
| VDDMIN (F                 | <sup>2</sup> osc > 16 MHz)                         | +2.5V  |
| VDDMAX                    |                                                    | +3.6V  |
| PIC16F1717/8/9            |                                                    |        |
| VDDMIN (F                 | $\dot{c}$ osc $\leq$ 16 MHz)                       | +2.3V  |
| VDDMIN (>                 | · 16 MHz)                                          | +2.5V  |
| VDDMAX                    |                                                    | +5.5V  |
| TA — Operating Ambient    | t Temperature Range                                |        |
| Industrial Temperat       | ure                                                |        |
| TA_MIN                    |                                                    | 40°C   |
| Та_мах                    |                                                    | +85°C  |
| Extended Temperat         | ture                                               |        |
| TA_MIN                    |                                                    | 40°C   |
| Та_мах                    |                                                    | +125°C |
| Note 1: See Paramete      | r D001, DS Characteristics: Supply Voltage.        |        |

## PIC16(L)F1717/8/9

## FIGURE 34-7: CLKOUT AND I/O TIMING



| TABLE 34-10: | CLKOUT | AND I/O | TIMING | PARAMETERS |
|--------------|--------|---------|--------|------------|
|--------------|--------|---------|--------|------------|

| Standard Operating Conditions (unless otherwise stated) |          |                                                             |               |          |          |       |                                                                                    |
|---------------------------------------------------------|----------|-------------------------------------------------------------|---------------|----------|----------|-------|------------------------------------------------------------------------------------|
| Param.<br>No.                                           | Sym.     | Characteristic                                              | Min.          | Тур.†    | Max.     | Units | Conditions                                                                         |
| OS11                                                    | TosH2ckL | Fosc↑ to CLKOUT↓ <sup>(1)</sup>                             | —             |          | 70       | ns    | $3.3V \leq V\text{DD} \leq 5.0V$                                                   |
| OS12                                                    | TosH2ckH | Fosc↑ to CLKOUT↑ <sup>(1)</sup>                             | —             |          | 72       | ns    | $3.3V \leq V\text{DD} \leq 5.0V$                                                   |
| OS13                                                    | TckL2IoV | CLKOUT↓ to Port out valid <sup>(1)</sup>                    | —             |          | 20       | ns    |                                                                                    |
| OS14                                                    | ТюV2скН  | Port input valid before CLKOUT <sup>(1)</sup>               | Tosc + 200 ns |          | —        | ns    |                                                                                    |
| OS15                                                    | TosH2IoV | Fosc↑ (Q1 cycle) to Port out valid                          | —             | 50       | 70*      | ns    | $3.3V \le V\text{DD} \le 5.0V$                                                     |
| OS16                                                    | TosH2ıol | Fosc↑ (Q2 cycle) to Port input invalid (I/O in hold time)   | 50            |          |          | ns    | $3.3V \leq V\text{DD} \leq 5.0V$                                                   |
| OS17                                                    | TioV2osH | Port input valid to Fosc↑ (Q2 cycle)<br>(I/O in setup time) | 20            |          |          | ns    |                                                                                    |
| OS18*                                                   | TIOR     | Port output rise time <sup>(2)</sup>                        |               | 40<br>15 | 72<br>32 | ns    | $\begin{array}{l} VDD \mbox{=} \mbox{1.8V} \\ 3.3V \leq VDD \leq 5.0V \end{array}$ |
| OS19*                                                   | TIOF     | Port output fall time <sup>(2)</sup>                        |               | 28<br>15 | 55<br>30 | ns    | $\begin{array}{l} VDD = 1.8V \\ 3.3V \leq VDD \leq 5.0V \end{array}$               |
| OS20*                                                   | TINP     | INT pin input high or low time                              | 25            | _        | —        | ns    |                                                                                    |
| OS21*                                                   | TIOC     | Interrupt-on-Change new input level time                    | 25            | _        |          | ns    |                                                                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated.

Note 1: Measurements are taken in EXTRC mode where CLKOUT output is 4 x Tosc.

2: Slew rate limited.

## 36.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

## 36.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>