# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M23                                                          |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                |
| Number of I/O              | 25                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 2K x 8                                                                    |
| RAM Size                   | 8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.63V                                                             |
| Data Converters            | A/D 10x12b; D/A 1x10b                                                     |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 32-VQFN (5x5)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsaml11e15a-mf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **PAC - Peripheral Access Controller**

- Bit 8 WDT Peripheral WDT Write Protection Status
- Bit 7 GCLK Peripheral GCLK Write Protection Status
- Bit 6 SUPC Peripheral SUPC Write Protection Status
- Bit 5 OSC32KCTRL Peripheral OSC32KCTRL Write Protection Status
- Bit 4 OSCCTRL Peripheral OSCCTRL Write Protection Status
- Bit 3 RSTC Peripheral RSTC Write Protection Status
- Bit 2 MCLK Peripheral MCLK Write Protection Status
- Bit 1 PM Peripheral PM Write Protection Status
- Bit 0 PAC Peripheral PAC Write Protection Status

# SAM L10/L11 Family

### **DSU - Device Service Unit**

| Field    | Size | Description                                                                                                                                                                                                                                                        | Location  |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| PARTNUM  | 12   | Contains 0xCD0 to indicate that DSU is present                                                                                                                                                                                                                     | PID0+PID1 |
| REVISION | 4    | DSU revision (starts at 0x0 and increments by 1 at both major<br>and minor revisions). Identifies DSU identification method<br>variants. If 0x0, this indicates that device identification can be<br>completed by reading the Device Identification register (DID) | PID2      |

For more information, refer to the ARM Debug Interface Version 5 Architecture Specification.

### 16.9.2 Chip Identification Method

The DSU DID register identifies the device by implementing the following information:

- Processor identification
- Product family identification
- Product series identification
- Device select

### 16.10 Functional Description

### 16.10.1 Principle of Operation

The DSU provides memory services, such as CRC32 or MBIST that require almost the same interface. Hence, the Address, Length and Data registers (ADDR, LENGTH, DATA) are shared. These shared registers must be configured first; then a command can be issued by writing the Control register. When a command is ongoing, other commands are discarded until the current operation is completed. Hence, the user must wait for the STATUSA.DONE bit to be set prior to issuing another one.

### 16.10.2 Basic Operation

### 16.10.2.1 Initialization

The module is enabled by enabling its clocks. For more details, refer to 16.5.3 Clocks. The DSU registers can be PAC write-protected.

### **Related Links**

15. PAC - Peripheral Access Controller

### 16.10.2.2 Operation From a Debug Adapter

Debug adapters should access the DSU registers in the external address range [0x100 – 0x1FFF].

If STATUSB.DAL is equal to 0x0, accessing the first 0x100 bytes causes the DSU security filter to return an error to the DAP.

(**SAM L11 only**): If STATUSB.DAL is equal to 0x1, debug accesses will go through the DSU security filter but will be forced as non-secure, therefore the DSU internal address space will not be accessible and any access in this case is discarded (writes are ignored, reads return 0) and raise STATUSA.PERR.

# SAM L10/L11 Family

### SUPC – Supply Controller

| Value | Name     | Description           |
|-------|----------|-----------------------|
| 0xA   | DIV2048  | Divide clock by 2048  |
| 0xB   | DIV4096  | Divide clock by 4096  |
| 0xC   | DIV8192  | Divide clock by 8192  |
| 0xD   | DIV16384 | Divide clock by 16384 |
| 0xE   | DIV32768 | Divide clock by 32768 |
| 0xF   | DIV65536 | Divide clock by 65536 |

**Bit 11 – VREFSEL** BOD33 Voltage Reference Selection This bit is not synchronized.

| Value | Description                    |
|-------|--------------------------------|
| 0     | Selects VREF for the BOD33.    |
| 1     | Selects ULPVREF for the BOD33. |

**Bit 8 – ACTCFG** BOD33 Configuration in Active Sleep Mode

This bit is not synchronized.

| Value | Description                                            |
|-------|--------------------------------------------------------|
| 0     | In active mode, the BOD33 operates in continuous mode. |
| 1     | In active mode, the BOD33 operates in sampling mode.   |

### Bit 6 – RUNSTDBY Run in Standby

This bit is not synchronized.

| Value | Description                                   |
|-------|-----------------------------------------------|
| 0     | In standby sleep mode, the BOD33 is disabled. |
| 1     | In standby sleep mode, the BOD33 is enabled.  |

### **Bit 5 – STDBYCFG** BOD33 Configuration in Standby Sleep Mode

If the RUNSTDBY bit is set to '1', the STDBYCFG bit sets the BOD33 configuration in standby sleep mode.

This bit is not synchronized.

| Value | Description                                                                    |
|-------|--------------------------------------------------------------------------------|
| 0     | In standby sleep mode, the BOD33 is enabled and configured in continuous mode. |
| 1     | In standby sleep mode, the BOD33 is enabled and configured in sampling mode.   |

### Bits 4:3 – ACTION[1:0] BOD33 Action

These bits are used to select the BOD33 action when the supply voltage crosses below the BOD33 threshold.

These bits are loaded from NVM User Row at start-up.

This bit field is not synchronized.

| Value | Name  | Description                 |
|-------|-------|-----------------------------|
| 0x0   | NONE  | No action                   |
| 0x1   | RESET | The BOD33 generates a reset |

## 27.7 Register Summary - Mode 0 - 32-Bit Counter

| Offset | Name         | Bit Pos. |           |                 |           |        |            |          |           |          |
|--------|--------------|----------|-----------|-----------------|-----------|--------|------------|----------|-----------|----------|
| 0,400  | CTDLA        | 7:0      | MATCHCLR  |                 |           |        | MOD        | E[1:0]   | ENABLE    | SWRST    |
| 0000   | CIRLA        | 15:8     | COUNTSYNC | OUNTSYNC GPTRST |           |        |            | PRESCA   | LER[3:0]  |          |
| 000    |              | 7:0      | DMAEN     | RTCOUT          | DEBASYNC  | DEBMAJ |            |          |           | GP0EN    |
| 0x02   | CIRLB        | 15:8     | SEPTO     |                 | ACTF[2:0] |        |            |          | DEBF[2:0] |          |
|        |              | 7:0      | PEREO7    | PEREO6          | PEREO5    | PEREO4 | PEREO3     | PEREO2   | PEREO1    | PEREO0   |
| 004    | EV(OTD)      | 15:8     | OVFEO     | TAMPEREO        |           |        |            |          |           | CMPEO0   |
| 0x04   | EVCIRL       | 23:16    |           |                 |           |        |            |          |           | TAMPEVEI |
|        |              | 31:24    |           |                 |           |        |            |          |           | PERDEO   |
| 000    |              | 7:0      | PER7      | PER6            | PER5      | PER4   | PER3       | PER2     | PER1      | PER0     |
| 0x08   | INTENCLR     | 15:8     | OVF       | TAMPER          |           |        |            |          |           | CMP0     |
| 0.00   | INTENOET     | 7:0      | PER7      | PER6            | PER5      | PER4   | PER3       | PER2     | PER1      | PER0     |
| UXUA   | INTENSET     | 15:8     | OVF       | TAMPER          |           |        |            |          |           | CMP0     |
| 0.00   |              | 7:0      | PER7      | PER6            | PER5      | PER4   | PER3       | PER2     | PER1      | PER0     |
| UXUC   | INTELAG      | 15:8     | OVF       | TAMPER          |           |        |            |          |           | CMP0     |
| 0x0E   | DBGCTRL      | 7:0      |           |                 |           |        |            |          |           | DBGRUN   |
| 0x0F   | Reserved     |          |           |                 |           |        |            |          |           |          |
|        |              | 7:0      |           |                 | COMP0     |        | COUNT      | FREQCORR | ENABLE    | SWRST    |
|        | 0.4.0.0.10.4 | 15:8     | COUNTSYNC |                 |           |        |            |          |           |          |
| 0x10   | SYNCBUSY     | 23:16    |           |                 |           |        |            |          | GPr       | n[1:0]   |
|        |              | 31:24    |           |                 |           |        |            |          |           |          |
| 0x14   | FREQCORR     | 7:0      | SIGN      |                 |           |        | VALUE[6:0] |          |           |          |
| 0x15   |              |          |           |                 |           |        |            |          |           |          |
|        | Reserved     |          |           |                 |           |        |            |          |           |          |
| 0x17   |              |          |           |                 |           |        |            |          |           |          |
|        |              | 7:0      |           |                 |           | COUN   | IT[7:0]    |          |           |          |
| 0v18   | COUNT        | 15:8     |           | COUNT[15:8]     |           |        |            |          |           |          |
| 0,10   | COONT        | 23:16    |           | COUNT[23:16]    |           |        |            |          |           |          |
|        |              | 31:24    |           |                 |           | COUNT  | [31:24]    |          |           |          |
| 0x1C   |              |          |           |                 |           |        |            |          |           |          |
|        | Reserved     |          |           |                 |           |        |            |          |           |          |
| 0x1F   |              |          |           |                 |           |        |            |          |           |          |
|        |              | 7:0      |           |                 |           | COM    | P[7:0]     |          |           |          |
| 0x20   | COMP         | 15:8     |           |                 |           | COMF   | P[15:8]    |          |           |          |
| 0,20   | COMP         | 23:16    |           |                 |           | COMP   | [23:16]    |          |           |          |
|        |              | 31:24    |           |                 |           | COMP   | [31:24]    |          |           |          |
| 0x24   | 0x24         |          |           |                 |           |        |            |          |           |          |
|        | Reserved     |          |           |                 |           |        |            |          |           |          |
| 0x3F   |              |          |           |                 |           |        |            |          |           |          |
|        |              | 7:0      |           |                 |           | GP     | [7:0]      |          |           |          |
| 0x40   | GPO          | 15:8     |           |                 |           | GP[    | 15:8]      |          |           |          |
| 0,40   |              | 23:16    |           |                 |           | GP[2   | 3:16]      |          |           |          |
|        |              | 31:24    |           |                 |           | GP[3   | 1:24]      |          |           |          |
| 0x44   | GP1          | 7:0      | GP[7:0]   |                 |           |        |            |          |           |          |

### 27.10.17 Tamper Control B

| Name:     | TAMPCTRLB                              |
|-----------|----------------------------------------|
| Offset:   | 0x6C                                   |
| Reset:    | 0x0000000                              |
| Property: | PAC Write-Protection, Enable-Protected |

| Bit    | 31 | 30 | 29 | 28 | 27    | 26    | 25    | 24    |
|--------|----|----|----|----|-------|-------|-------|-------|
|        |    |    |    |    |       |       |       |       |
| Access |    |    |    |    |       |       |       |       |
| Reset  |    |    |    |    |       |       |       |       |
|        |    |    |    |    |       |       |       |       |
| Bit    | 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
|        |    |    |    |    |       |       |       |       |
| Access |    |    |    |    |       |       |       |       |
| Reset  |    |    |    |    |       |       |       |       |
|        |    |    |    |    |       |       |       |       |
| Bit    | 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8     |
|        |    |    |    |    |       |       |       |       |
| Access |    |    |    |    |       |       |       |       |
| Reset  |    |    |    |    |       |       |       |       |
|        |    |    |    |    |       |       |       |       |
| Bit    | 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
|        |    |    |    |    | ALSI3 | ALSI2 | ALSI1 | ALSI0 |
| Access |    |    |    |    | R/W   | R/W   | R/W   | R/W   |
| Reset  |    |    |    |    | 0     | 0     | 0     | 0     |

### Bits 0, 1, 2, 3 - ALSI Active Layer Internal Select n

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | Active layer Protection is monitoring the RTC signal using INn and OUTn tamper pins |
| 1     | Active layer Protection is monitoring the RTC signal on the TrustRAM shield         |

### 27.12.7 Debug Control

Name:DBGCTRLOffset:0x0EReset:0x00Property:PAC Write-Protection

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|--------|---|---|---|---|---|---|---|--------|
|        |   |   |   |   |   |   |   | DBGRUN |
| Access |   |   |   |   |   |   |   | R/W    |
| Reset  |   |   |   |   |   |   |   | 0      |

### Bit 0 – DBGRUN Debug Run

This bit is not reset by a software reset.

This bit controls the functionality when the CPU is halted by an external debugger.

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 0     | The RTC is halted when the CPU is halted by an external debugger.                  |
| 1     | The RTC continues normal operation when the CPU is halted by an external debugger. |

### 28.6.2.4 Arbitration

If a DMA channel is enabled and not suspended when it receives a transfer trigger, it will send a transfer request to the arbiter. When the arbiter receives the transfer request it will include the DMA channel in the queue of channels having pending transfers, and the corresponding Pending Channel x bit in the Pending Channels registers (PENDCH.PENDCHx) will be set. Depending on the arbitration scheme, the arbiter will choose which DMA channel will be the next active channel. The active channel is the DMA channel being granted access to perform its next transfer. When the arbiter has granted a DMA channel access to the DMAC, the corresponding bit PENDCH.PENDCHx will be cleared. See also the following figure.

If the upcoming transfer is the first for the transfer request, the corresponding Busy Channel x bit in the Busy Channels register will be set (BUSYCH.BUSYCHx=1), and it will remain '1' for the subsequent granted transfers.

When the channel has performed its granted transfer(s) it will be either fed into the queue of channels with pending transfers, set to be waiting for a new transfer trigger, suspended, or disabled. This depends on the channel and block transfer configuration. If the DMA channel is fed into the queue of channels with pending transfers, the corresponding BUSYCH.BUSYCHx will remain '1'. If the DMA channel is set to wait for a new transfer trigger, suspended, or disabled, the corresponding BUSYCH.BUSYCHx will be cleared.

If a DMA channel is suspended while it has a pending transfer, it will be removed from the queue of pending channels, but the corresponding PENDCH.PENDCHx will remain set. When the same DMA channel is resumed, it will be added to the queue of pending channels again.

If a DMA channel gets disabled (CHCTRLA.ENABLE=0) while it has a pending transfer, it will be removed from the queue of pending channels, and the corresponding PENDCH.PENDCHx will be cleared.



### Figure 28-4. Arbiter Overview

### Priority Levels

When a channel level is pending or the channel is transferring data, the corresponding Level Executing bit is set in the Active Channel and Levels register (ACTIVE.LVLEXx).

Each DMA channel supports a 4-level priority scheme. The priority level for a channel is configured by writing to the Channel Arbitration Level bit group in the Channel Control B register (CHCTRLB.LVL). As long as all priority levels are enabled, a channel with a higher priority level number will have priority over a channel with a lower priority level number. Each priority level x is enabled by setting the corresponding Priority Level x Enable bit in the Control register (CTRL.LVLENx=1).



### 28.6.2.8 Error Handling

If a bus error is received from an AHB slave during a DMA data transfer, the corresponding active channel is disabled and the corresponding Channel Transfer Error Interrupt flag in the Channel Interrupt Status and Clear register (CHINTFLAG.TERR) is set. If enabled, the optional transfer error interrupt is generated. The transfer counter will not be decremented and its current value is written-back in the write-back memory section before the channel is disabled.

When the DMAC fetches an invalid descriptor (BTCTRL.VALID=0) or when the channel is resumed and the DMA fetches the next descriptor with null address (DESCADDR=0x00000000), the corresponding channel operation is suspended, the Channel Suspend Interrupt Flag in the Channel Interrupt Flag Status and Clear register (CHINTFLAG.SUSP) is set, and the Channel Fetch Error bit in the Channel Status register (CHSTATUS.FERR) is set. If enabled, the optional suspend interrupt is generated.

#### 28.6.3 Additional Features

#### 28.6.3.1 Linked Descriptors

A transaction can consist of either a single block transfer or of several block transfers. When a transaction consists of several block transfers it is done with the help of linked descriptors.

Figure 28-3 illustrates how linked descriptors work. When the first block transfer is completed on DMA channel 0, the DMAC fetches the next transfer descriptor, which is pointed to by the value stored in the Next Descriptor Address (DESCADDR) register of the first transfer descriptor. Fetching the next transfer descriptor (DESCADDR) is continued until the last transfer descriptor. When the block transfer for the last transfer descriptor is executed and DESCADDR=0x00000000, the transaction is terminated. For further details on how the next descriptor is fetched from SRAM, refer to section 28.6.2.5 Data Transmission.

#### 28.6.3.1.1 Adding Descriptor to the End of a List

To add a new descriptor at the end of the descriptor list, create the descriptor in SRAM, with DESCADDR=0x00000000 indicating that it is the new last descriptor in the list, and modify the DESCADDR value of the current last descriptor to the address of the newly created descriptor.

#### 28.6.3.1.2 Modifying a Descriptor in a List

In order to add descriptors to a linked list, the following actions must be performed:

- 1. Enable the Suspend interrupt for the DMA channel.
- 2. Enable the DMA channel.
- 3. Reserve memory space in SRAM to configure a new descriptor.
- 4. Configure the new descriptor:

### 28.8.6 Debug Control

| Name:     | DBGCTRL              |
|-----------|----------------------|
| Offset:   | 0x0D                 |
| Reset:    | 0x00                 |
| Property: | PAC Write-Protection |

| Bit    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|--------|---|---|---|---|---|---|---|--------|
|        |   |   |   |   |   |   |   | DBGRUN |
| Access |   |   |   |   |   |   |   | R/W    |
| Reset  |   |   |   |   |   |   |   | 0      |

### Bit 0 – DBGRUN Debug Run

This bit is not reset by a software reset.

This bit controls the functionality when the CPU is halted by an external debugger.

| Value | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| 0     | The DMAC is halted when the CPU is halted by an external debugger.                  |
| 1     | The DMAC continues normal operation when the CPU is halted by an external debugger. |

# SAM L10/L11 Family SERCOM I2C – SERCOM Inter-Integrated Circ...



### 37.6.2.4.1 Master Clock Generation

The SERCOM peripheral supports several I<sup>2</sup>C bidirectional modes:

- Standard mode (*Sm*) up to 100 kHz
- Fast mode (*Fm*) up to 400 kHz
- Fast mode Plus (*Fm*+) up to 1 MHz
- High-speed mode (Hs) up to 3.4 MHz

The Master clock configuration for *Sm*, *Fm*, and *Fm*+ are described in Clock Generation (Standard-Mode, Fast-Mode, and Fast-Mode Plus). For *Hs*, refer to Master Clock Generation (High-Speed Mode).

### Clock Generation (Standard-Mode, Fast-Mode, and Fast-Mode Plus)

In I<sup>2</sup>C *Sm, Fm*, and *Fm*+ mode, the Master clock (SCL) frequency is determined as described in this section:

The low (T<sub>LOW</sub>) and high (T<sub>HIGH</sub>) times are determined by the Baud Rate register (BAUD), while the rise (T<sub>RISE</sub>) and fall (T<sub>FALL</sub>) times are determined by the bus topology. Because of the wired-AND logic of the bus, T<sub>FALL</sub> will be considered as part of T<sub>LOW</sub>. Likewise, T<sub>RISE</sub> will be in a state between T<sub>LOW</sub> and T<sub>HIGH</sub> until a high state has been detected.

# SAM L10/L11 Family

### SERCOM I2C – SERCOM Inter-Integrated Circ...

| Value | Description                                |
|-------|--------------------------------------------|
| 0     | General call address recognition disabled. |
| 1     | General call address recognition enabled.  |

### 37.10.5 Interrupt Enable Set

Name:INTENSETOffset:0x16Reset:0x00Property:PAC Write-Protection

This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR).

| Bit    | 7     | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|--------|-------|---|---|---|---|---|-----|-----|
|        | ERROR |   |   |   |   |   | SB  | MB  |
| Access | R/W   |   |   |   |   |   | R/W | R/W |
| Reset  | 0     |   |   |   |   |   | 0   | 0   |

### Bit 7 – ERROR Error Interrupt Enable

Writing '0' to this bit has no effect.

Writing '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt.

| Value | Description                  |
|-------|------------------------------|
| 0     | Error interrupt is disabled. |
| 1     | Error interrupt is enabled.  |

**Bit 1 – SB** Slave on Bus Interrupt Enable Writing '0' to this bit has no effect.

Writing '1' to this bit will set the Slave on Bus Interrupt Enable bit, which enables the Slave on Bus interrupt.

| Value | Description                             |
|-------|-----------------------------------------|
| 0     | The Slave on Bus interrupt is disabled. |
| 1     | The Slave on Bus interrupt is enabled.  |

Bit 0 – MB Master on Bus Interrupt Enable

Writing '0' to this bit has no effect.

Writing '1' to this bit will set the Master on Bus Interrupt Enable bit, which enables the Master on Bus interrupt.

| Value | Description                              |
|-------|------------------------------------------|
| 0     | The Master on Bus interrupt is disabled. |
| 1     | The Master on Bus interrupt is enabled.  |

### Figure 38-6. Match PWM Operation



The table below shows the update counter and overflow event/interrupt generation conditions in different operation modes.

| Table 38-3. Counter L | pdate and Overflov | v Event/interrupt | Conditions in | ТС |
|-----------------------|--------------------|-------------------|---------------|----|
|                       | •                  |                   |               |    |

| Name | Operation        | ТОР | Update    | Output Waveform        |           | OVFIF/Event |      |
|------|------------------|-----|-----------|------------------------|-----------|-------------|------|
|      |                  |     |           | On Match               | On Update | Up          | Down |
| NFRQ | Normal Frequency | PER | TOP/ ZERO | Toggle                 | Stable    | TOP         | ZERO |
| MFRQ | Match Frequency  | CC0 | TOP/ ZERO | Toggle                 | Stable    | TOP         | ZERO |
| NPWM | Single-slope PWM | PER | TOP/ ZERO | See description above. |           | TOP         | ZERO |
| MPWM | Single-slope PWM | CC0 | TOP/ ZERO | Toggle                 | Toggle    | TOP         | ZERO |

### **Related Links**

32. PORT - I/O Pin Controller

#### 38.6.2.7 Double Buffering

The Compare Channels (CCx) registers, and the Period (PER) register in 8-bit mode are double buffered. Each buffer register has a buffer valid bit (CCBUFVx or PERBUFV) in the STATUS register, which indicates that the buffer register contains a new valid value that can be copied into the corresponding register. As long as the respective buffer valid status flag (PERBUFV or CCBUFVx) are set to '1', related syncbusy bits are set (SYNCBUSY.PER or SYNCBUSY.CCx), a write to the respective PER/PERBUF or CCx/CCBUFx registers will generate a PAC error, and access to the respective PER or CCx register is invalid.

When the buffer valid flag bit in the STATUS register is '1' and the Lock Update bit in the CTRLB register is set to '0', (writing CTRLBCLR.LUPD to '1'), double buffering is enabled: the data from buffer registers will be copied into the corresponding register under hardware UPDATE conditions, then the buffer valid flags bit in the STATUS register are automatically cleared by hardware.

**Note:** The software update command (CTRLBSET.CMD=0x3) is acting independently of the LUPD value.

A compare register is double buffered as in the following figure.

Required read-synchronization is denoted by the "Read-Synchronized" property in the register description.

### 38.7 Register Description

Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly.

Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC write-protection is denoted by the "PAC Write-Protection" property in each individual register description. For details, refer to Register Access Protection.

Some registers are synchronized when read and/or written. Synchronization is denoted by the "Write-Synchronized" or the "Read-Synchronized" property in each individual register description. For details, refer to Synchronization.

Some registers are enable-protected, meaning they can only be written when the peripheral is disabled. Enable-protection is denoted by the "Enable-Protected" property in each individual register description.

On **SAM L11** devices, this peripheral has different access permissions depending on PAC Security Attribution (Secure or Non-Secure):

- If the peripheral is configured as Non-Secure in the PAC:
  - Secure access and Non-Secure access are granted
- If the peripheral is configured as Secure in the PAC:
  - Secure access is granted
  - Non-Secure access is discarded (Write is ignored, read 0x0) and a PAC error is triggered

Refer to *Peripherals Security Attribution* for more information.

### 38.7.1.6 Interrupt Enable Set

Name:INTENSETOffset:0x09Reset:0x00Property:PAC Write-Protection

This register allows the user to enable an interrupt without doing a read-modify-write operation. Changes in this register will also be reflected in the Interrupt Enable Clear register (INTENCLR).

| Bit    | 7 | 6 | 5 | 4   | 3 | 2 | 1   | 0   |
|--------|---|---|---|-----|---|---|-----|-----|
|        |   |   |   | MCx |   |   | ERR | OVF |
| Access |   |   |   | R/W |   |   | R/W | R/W |
| Reset  |   |   |   | 0   |   |   | 0   | 0   |

**Bit 4 – MCx** Match or Capture Channel x Interrupt Enable Writing a '0' to these bits has no effect.

Writing a '1' to MCx will set the corresponding Match or Capture Channel x Interrupt Enable bit, which enables the Match or Capture Channel x interrupt.

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 0     | The Match or Capture Channel x interrupt is disabled. |
| 1     | The Match or Capture Channel x interrupt is enabled.  |

#### Bit 1 – ERR Error Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Error Interrupt Enable bit, which enables the Error interrupt.

| Value | Description                      |
|-------|----------------------------------|
| 0     | The Error interrupt is disabled. |
| 1     | The Error interrupt is enabled.  |

### Bit 0 – OVF Overflow Interrupt Enable

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will set the Overflow Interrupt Enable bit, which enables the Overflow interrupt request.

| Value | Description                         |
|-------|-------------------------------------|
| 0     | The Overflow interrupt is disabled. |
| 1     | The Overflow interrupt is enabled.  |

### 38.7.3.1 Control A

| Name:     | CTRLA                                                      |
|-----------|------------------------------------------------------------|
| Offset:   | 0x00                                                       |
| Reset:    | 0x0000000                                                  |
| Property: | PAC Write-Protection, Write-Synchronized, Enable-Protected |

| Bit         | 31       | 30       | 29     | 28        | 27    | 26     | 25            | 24      |
|-------------|----------|----------|--------|-----------|-------|--------|---------------|---------|
|             |          |          |        |           |       |        |               |         |
| Access      |          |          |        |           |       |        |               |         |
| Reset       |          |          |        |           |       |        |               |         |
| <b>D</b> '' | 00       | 00       | 04     | 00        | 40    | 40     | 47            | 10      |
| Bit         | 23       | 22       | 21     | 20        | 19    | 18     | 17            | 16      |
|             |          |          | COPEN1 | COPEN0    |       |        | CAPTEN1       | CAPTEN0 |
| Access      |          |          | R/W    | R/W       |       |        | R/W           | R/W     |
| Reset       |          |          | 0      | 0         |       |        | 0             | 0       |
|             |          |          |        |           |       |        |               |         |
| Bit         | 15       | 14       | 13     | 12        | 11    | 10     | 9             | 8       |
|             |          |          |        |           | ALOCK | F      | PRESCALER[2:0 | )]      |
| Access      |          |          |        |           | R/W   | R/W    | R/W           | R/W     |
| Reset       |          |          |        |           | 0     | 0      | 0             | 0       |
|             |          |          |        |           |       |        |               |         |
| Bit         | 7        | 6        | 5      | 4         | 3     | 2      | 1             | 0       |
|             | ONDEMAND | RUNSTDBY | PRESCS | SYNC[1:0] | MOD   | E[1:0] | ENABLE        | SWRST   |
| Access      | R/W      | R/W      | R/W    | R/W       | R/W   | R/W    | R/W           | W       |
| Reset       | 0        | 0        | 0      | 0         | 0     | 0      | 0             | 0       |

### Bits 20, 21 – COPENx Capture On Pin x Enable

Bit x of COPEN[1:0] selects the trigger source for capture operation, either events or I/O pin input.

| Value | Description                                                                               |
|-------|-------------------------------------------------------------------------------------------|
| 0     | Event from Event System is selected as trigger source for capture operation on channel x. |
| 1     | I/O pin is selected as trigger source for capture operation on channel x.                 |

### Bits 16, 17 – CAPTENx Capture Channel x Enable

Bit x of CAPTEN[1:0] selects whether channel x is a capture or a compare channel.

These bits are not synchronized.

| Value | Description                           |
|-------|---------------------------------------|
| 0     | CAPTEN disables capture on channel x. |
| 1     | CAPTEN enables capture on channel x.  |

### Bit 11 – ALOCK Auto Lock

When this bit is set, Lock bit update (LUPD) is set to '1' on each overflow/underflow or re-trigger event.

This bit is not synchronized.

### 38.7.3.2 Control B Clear

Name:CTRLBCLROffset:0x04Reset:0x00Property:PAC Write-Protection, Read-Synchronized, Write-Synchronized

This register allows the user to clear bits in the CTRLB register without doing a read-modify-write operation. Changes in this register will also be reflected in the Control B Set register (CTRLBSET).

| Bit    | 7   | 6        | 5   | 4 | 3 | 2       | 1    | 0   |
|--------|-----|----------|-----|---|---|---------|------|-----|
|        |     | CMD[2:0] |     |   |   | ONESHOT | LUPD | DIR |
| Access | R/W | R/W      | R/W |   |   | R/W     | R/W  | R/W |
| Reset  | 0   | 0        | 0   |   |   | 0       | 0    | 0   |

### Bits 7:5 – CMD[2:0] Command

These bits are used for software control of the TC. The commands are executed on the next prescaled GCLK\_TC clock cycle. When a command has been executed, the CMD bit group will be read back as zero.

Writing 0x0 to these bits has no effect.

Writing a '1' to any of these bits will clear the pending command.

### Bit 2 – ONESHOT One-Shot on Counter

This bit controls one-shot operation of the TC.

Writing a '0' to this bit has no effect

Writing a '1' to this bit will disable one-shot operation.

| Value | Description                                                                       |
|-------|-----------------------------------------------------------------------------------|
| 0     | The TC will wrap around and continue counting on an overflow/underflow condition. |
| 1     | The TC will wrap around and stop on the next underflow/overflow condition.        |

### Bit 1 – LUPD Lock Update

This bit controls the update operation of the TC buffered registers.

When CTRLB.LUPD is set, no any update of the registers with value of its buffered register is performed on hardware UPDATE condition. Locking the update ensures that all buffer registers are valid before an hardware update is performed. After all the buffer registers are loaded correctly, the buffered registers can be unlocked.

This bit has no effect when input capture operation is enabled.

Writing a '0' to this bit has no effect.

Writing a '1' to this bit will clear the LUPD bit.

| Value | Description                                                                                                          |
|-------|----------------------------------------------------------------------------------------------------------------------|
| 0     | The CCBUFx and PERBUF buffer registers value are copied into CCx and PER registers on hardware update condition.     |
| 1     | The CCBUFx and PERBUF buffer registers value are not copied into CCx and PER registers on hardware update condition. |

### 41.8.21 Sequence Control

| Name:     | SEQCTRL              |
|-----------|----------------------|
| Offset:   | 0x28                 |
| Reset:    | 0x0000000            |
| Property: | PAC Write-Protection |

| Bit    | 31  | 30  | 29  | 28    | 27        | 26  | 25  | 24  |
|--------|-----|-----|-----|-------|-----------|-----|-----|-----|
| Γ      |     |     |     | SEQEN | In[31:24] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0         | 0   | 0   | 0   |
| Bit    | 23  | 22  | 21  | 20    | 19        | 18  | 17  | 16  |
| Γ      |     |     |     | SEQEN | In[23:16] |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0         | 0   | 0   | 0   |
| Bit    | 15  | 14  | 13  | 12    | 11        | 10  | 9   | 8   |
|        |     |     |     | SEQEN | Nn[15:8]  |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0         | 0   | 0   | 0   |
| Bit    | 7   | 6   | 5   | 4     | 3         | 2   | 1   | 0   |
| Γ      |     |     |     | SEQE  | Nn[7:0]   |     |     |     |
| Access | R/W | R/W | R/W | R/W   | R/W       | R/W | R/W | R/W |
| Reset  | 0   | 0   | 0   | 0     | 0         | 0   | 0   | 0   |

### Bits 31:0 – SEQENn[31:0] Enable Positive Input in the Sequence

For details on available positive mux selection, refer to INPUTCTRL.MUXENG.

The sequence start from the lowest input, and go to the next enabled input automatically when the conversion is done. If no bits are set the sequence is disabled.

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 0     | Disable the positive input mux n selection from the sequence. |
| 1     | Enable the positive input mux n selection to the sequence.    |

# SAM L10/L11 Family

### **Electrical Characteristics**

| Symbol                              | Parameter    | Conditions               | Min. | Тур. | Max. | Units |
|-------------------------------------|--------------|--------------------------|------|------|------|-------|
|                                     |              | F <sub>OUT</sub> = 12MHz | -    | 0.13 | 0.28 |       |
|                                     |              | F <sub>OUT</sub> = 16MHz | -    | 0.13 | 0.27 |       |
| T <sub>STARTUP</sub> <sup>(2)</sup> | Startup time | F <sub>OUT</sub> = 4MHz  | -    | 1.16 | 2.96 | μs    |
|                                     |              | F <sub>OUT</sub> = 8MHz  | -    | 1.29 | 2.74 |       |
|                                     |              | F <sub>OUT</sub> = 12MHz | -    | 1.34 | 2.95 |       |
|                                     |              | F <sub>OUT</sub> = 16MHz | -    | 1.39 | 3.11 |       |
| Duty <sup>(1)</sup>                 | Duty Cycle   | -                        | 45   | 50   | 55   | %     |

### Note:

- 1. These values are based on simulation. They are not covered by production test limits or characterization.
- 2. These are based on characterization.

### Table 46-51. Power Consumption

| Symbol          | Parameter           | Conditions                                        | Та                   | Min. | Тур. | Max. | Units |
|-----------------|---------------------|---------------------------------------------------|----------------------|------|------|------|-------|
| I <sub>DD</sub> | Current consumption | F <sub>out</sub> =4MHz,<br>V <sub>CC</sub> =3.3V  | Max.85°C<br>Typ.25°C | -    | 73   | 139  | μA    |
|                 |                     | F <sub>out</sub> =8MHz,<br>V <sub>CC</sub> =3.3V  |                      | -    | 106  | 169  |       |
|                 |                     | F <sub>out</sub> =12MHz,<br>V <sub>CC</sub> =3.3V |                      | -    | 135  | 195  |       |
|                 |                     | F <sub>out</sub> =16MHz,<br>V <sub>CC</sub> =3.3V |                      | -    | 166  | 225  |       |

### 46.13.5 Digital Frequency Locked Loop (DFLLULP) Characteristics Table 46-52. Digital Frequency Locked Loop Characteristics<sup>(2)</sup>

| Symbol | Parameter              |                                                                                                          | Min          | Тур | Мах | Unit |
|--------|------------------------|----------------------------------------------------------------------------------------------------------|--------------|-----|-----|------|
| FIN    | Input Clock Frequency  |                                                                                                          | 32           | -   | 33  | kHz  |
| FOUT   | Output Clock Frequency | PL2                                                                                                      | -            | 32  | -   | MHz  |
|        |                        | PL0                                                                                                      | -            | 8   | -   |      |
| Jp     | Period jitter          | PL0, Fin= 32 kHz 50 ppm, Fout = 8MHz                                                                     | -4           | -   | 4   | %    |
|        |                        | PL2, Fin= 32 kHz 50 ppm, Fout = 32 MHz                                                                   | -4.3         | -   | 4.3 |      |
| tLOCK  | Lock Time              | After startup, time to get lock signal Fin =<br>32768 Hz, Fout = 8MHz, PL0<br>Binary Search mode enabled | al Fin = - 3 |     |     | μs   |
|        |                        | After startup, time to get lock signal Fin = 32768 Hz, Fout = 32 MHz, PL2                                | -            | 362 | -   | μs   |

### 50.5 Unused or Unconnected Pins

For unused pins the default state of the pins will give the lowest current leakage. Thus there is no need to do any configuration of the unused pins in order to lower the power consumption.

### 50.6 Clocks and Crystal Oscillators

The SAM L10/L11 can be run from internal or external clock sources, or a mix of internal and external sources. An example of usage can be to use the internal 16MHz oscillator as source for the system clock and an external 32.768kHz watch crystal as clock source for the Real-Time counter (RTC).

### 50.6.1 External Clock Source

### Figure 50-6. External Clock Source Schematic



### Table 50-4. External Clock Source Connections

| Signal Name | Recommended Pin Connection                        | Description                        |
|-------------|---------------------------------------------------|------------------------------------|
| XIN         | XIN is used as input for an external clock signal | Input for inverting oscillator pin |
| XOUT/GPIO   | Can be left unconnected or used as normal GPIO    | NC/GPIO                            |

### 50.6.2 Crystal Oscillator

### Figure 50-7. Crystal Oscillator Schematic



The crystal should be located as close to the device as possible. Long signal lines may cause too high load to operate the crystal, and cause crosstalk to other parts of the system.

 Table 50-5.
 Crystal Oscillator Checklist

| Signal Name | Recommended Pin Connection            | Description                           |
|-------------|---------------------------------------|---------------------------------------|
| XIN         | Load capacitor 15pF <sup>(1)(2)</sup> | External crystal between 0.4 to 32MHz |
| XOUT        | Load capacitor 15pF <sup>(1)(2)</sup> |                                       |