

Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

E·XFI

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | 13824                                                                      |
| Total RAM Bits                 | 110592                                                                     |
| Number of I/O                  | 165                                                                        |
| Number of Gates                | 600000                                                                     |
| Voltage - Supply               | 1.425V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                          |
| Package / Case                 | 256-LBGA                                                                   |
| Supplier Device Package        | 256-FPBGA (17x17)                                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/agle600v5-fg256i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Flash Advantages**

### Low Power

Flash-based IGLOOe devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. IGLOOe devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs.

IGLOOe devices also have low dynamic power consumption to further maximize power savings; power is even further reduced by the use of a 1.2 V core voltage.

Low dynamic power consumption, combined with low static power consumption and Flash\*Freeze technology, gives the IGLOOe device the lowest total system power offered by any FPGA.

### Security

The nonvolatile, flash-based IGLOOe devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. IGLOOe devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer.

IGLOOe devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of protection in the FPGA industry for programmed intellectual property and configuration data. In addition, all FlashROM data in IGLOOe devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. IGLOOe devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. IGLOOe devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves.

Security, built into the FPGA fabric, is an inherent component of the IGLOOe family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. The IGLOOe family, with FlashLock and AES security, is unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An IGLOOe device provides the best available security for programmable logic designs.

### Single Chip

Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based IGLOOe FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability.

### Instant On

Flash-based IGLOOe devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based IGLOOe devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the IGLOOe device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based IGLOOe devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time.





Figure 1-1 • IGLOOe Device Architecture Overview

## Flash\*Freeze Technology

The IGLOOe device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1  $\mu$ s) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. In addition, I/Os and global I/Os can still be driven and can be toggling without impact on power consumption, clocks can still be driven or can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and states. I/O states are tristated during Flash\*Freeze mode or can be set to a certain state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL in this mode.

Flash\*Freeze technology allows the user to switch to active mode on demand, thus simplifying the power management of the device.

The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned, which is advantageous because of the inherent low power static and dynamic capabilities of the IGLOOe device. Refer to Figure 1-2 for an illustration of entering/exiting Flash\*Freeze mode.



Figure 1-2 • IGLOOe Flash\*Freeze Mode

### VersaTiles

The IGLOOe core consists of VersaTiles, which have been enhanced beyond the ProASIC  $\underline{^{PLUS}}$  core tiles. The IGLOOe VersaTile supports the following:

- All 3-input logic functions—LUT-3 equivalent
- Latch with clear or set
- D-flip-flop with clear or set
- Enable D-flip-flop with clear or set

Refer to Figure 1-3 for VersaTile configurations.



### Figure 1-3 • VersaTile Configurations

### User Nonvolatile FlashROM

IGLOOe devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications:

- Internet protocol addressing (wireless or fixed)
- System calibration settings
- Device serialization and/or inventory control
- Subscription-based business models (for example, set-top boxes)
- · Secure key storage for secure communications algorithms
- Asset management/tracking
- Date stamping
- · Version management

The FlashROM is written using the standard IGLOOe IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks, as in security keys stored in the FlashROM for a user design.

The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array.

The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte.

The IGLOOe development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents.

## Pro I/Os with Advanced I/O Standards

The IGLOOe family of FPGAs features a flexible I/O structure, supporting a range of voltages (1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.0 V wide range, and 3.3 V). IGLOOe FPGAs support 19 different I/O standards, including single-ended, differential, and voltage-referenced. The I/Os are organized into banks, with eight banks per device (two per side). The configuration of these banks determines the I/O standards supported. Each I/O bank is subdivided into VREF minibanks, which are used by voltage-referenced I/Os. VREF minibanks contain 8 to 18 I/Os. All the I/Os in a given minibank share a common VREF line. Therefore, if any I/O in a given VREF minibank is configured as a VREF pin, the remaining I/Os in that minibank will be able to use that reference voltage.

Each I/O module contains several input, output, and enable registers. These registers allow the implementation of the following:

- Single-Data-Rate applications (e.g., PCI 66 MHz, bidirectional SSTL 2 and 3, Class I and II)
- Double-Data-Rate applications (e.g., DDR LVDS, B-LVDS, and M-LVDS I/Os for point-to-point communications, and DDR 200 MHz SRAM using bidirectional HSTL Class II).

IGLOOe banks support M-LVDS with 20 multi-drop points.

Hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-insertion or hot-removal of a card in a powered-up system.

Cold-sparing (also called cold-swap) refers to the ability of a device to leave system data undisturbed when the system is powered up, while the component itself is powered down, or when power supplies are floating.

## Wide Range I/O Support

IGLOOe devices support JEDEC-defined wide range I/O operation. IGLOOe devices support both the JESD8-B specification, covering 3.0 V and 3.3 V supplies, for an effective operating range of 2.7 V to 3.6 V, and JESD8-12 with its 1.2 V nominal, supporting an effective operating range of 1.14 V to 1.575 V.

Wider I/O range means designers can eliminate power supplies or power conditioning components from the board or move to less costly components with greater tolerances. Wide range eases I/O bank management and provides enhanced protection from system voltage spikes, while providing the flexibility to easily run custom voltage applications.

# Specifying I/O States During Programming

You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User's Guide* for more information.

- Note: PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only.
  - 1. Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming.
  - From the FlashPro GUI, click PDB Configuration. A FlashPoint Programming File Generator window appears.
  - 3. Click the **Specify I/O States During Programming** button to display the Specify I/O States During Programming dialog box.
  - 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-4 on page 1-8).
  - Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings:
    - 1 I/O is set to drive out logic High
    - 0 I/O is set to drive out logic Low

Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming

Z -Tri-State: I/O is tristated



# 2 – IGLOOe DC and Switching Characteristics

# **General Specifications**

## **Operating Conditions**

Stresses beyond those listed in Table 2-1 may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 on page 2-2 is not implied.

| Table 2-1 • | Absolute Maximum Ratings |
|-------------|--------------------------|
|-------------|--------------------------|

| Symbol                        | Parameter                    | Limits                                                                                                                                                                                      | Units |
|-------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| VCC                           | DC core supply voltage       | –0.3 to 1.65                                                                                                                                                                                | V     |
| VJTAG                         | JTAG DC voltage              | -0.3 to 3.75                                                                                                                                                                                | V     |
| VPUMP                         | Programming voltage          | -0.3 to 3.75                                                                                                                                                                                | V     |
| VCCPLL                        | Analog power supply (PLL)    | -0.3 to 1.65                                                                                                                                                                                | V     |
| VCCI and VMV <sup>3</sup>     | DC I/O buffer supply voltage | -0.3 to 3.75                                                                                                                                                                                | V     |
| VI                            | I/O input voltage            | <ul> <li>-0.3 V to 3.6 V (when I/O hot insertion mode is enabled)</li> <li>-0.3 V to (VCCI + 1 V) or 3.6 V, whichever voltage is lower (when I/O hot-insertion mode is disabled)</li> </ul> | V     |
| T <sub>STG</sub> <sup>2</sup> | Storage temperature          | –65 to +150                                                                                                                                                                                 | °C    |
| T <sub>J</sub> <sup>2</sup>   | Junction temperature         | +125                                                                                                                                                                                        | °C    |

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-4 on page 2-3.

2. For flash programming and retention maximum limits, refer to Table 2-3 on page 2-3, and for recommended operating limits, refer to Table 2-2 on page 2-2.

3. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information.

## **Power Consumption of Various Internal Resources**

 Table 2-15 • Different Components Contributing to the Dynamic Power Consumption in IGLOOe Devices

 For IGLOOe V2 or V5 Devices, 1.5 V DC Core Supply Voltage

|           |                                                                |               | cific Dynamic<br>ons (µW/MHz) |
|-----------|----------------------------------------------------------------|---------------|-------------------------------|
| Parameter | Definition                                                     | AGLE600       | AGLE3000                      |
| PAC1      | Clock contribution of a Global Rib                             | 19.7          | 12.77                         |
| PAC2      | Clock contribution of a Global Spine                           | 4.16          | 1.85                          |
| PAC3      | Clock contribution of a VersaTile row                          | C             | .88                           |
| PAC4      | Clock contribution of a VersaTile used as a sequential module  | C             | ).11                          |
| PAC5      | First contribution of a VersaTile used as a sequential module  | 0             | .057                          |
| PAC6      | Second contribution of a VersaTile used as a sequential module | 0             | .207                          |
| PAC7      | Contribution of a VersaTile used as a combinatorial module     | 0             | .207                          |
| PAC8      | Average contribution of a routing net                          |               | 0.7                           |
| PAC9      | Contribution of an I/O input pin (standard-dependent)          | See Table 2-  | 13 on page 2-9.               |
| PAC10     | Contribution of an I/O output pin (standard-dependent)         | See Table 2-1 | 4 on page 2-10.               |
| PAC11     | Average contribution of a RAM block during a read operation    | 2             | 5.00                          |
| PAC12     | Average contribution of a RAM block during a write operation   | 3             | 0.00                          |
| PAC13     | Dynamic contribution for PLL                                   | 2             | 2.70                          |

Note: For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power calculator or SmartPower in Libero SoC software.

# Table 2-16 • Different Components Contributing to the Static Power Consumption in IGLOO Devices For IGLOOe V2 or V5 Devices, 1.5 V DC Core Supply Voltage

|           |                                                  | Device Specific St | atic Power (mW) |
|-----------|--------------------------------------------------|--------------------|-----------------|
| Parameter | Definition                                       | AGLE600            | AGLE3000        |
| PDC1      | Array static power in Active mode                | See Table 2-12     | on page 2-8.    |
| PDC2      | Array static power in Static (Idle) mode         | See Table 2-11     | on page 2-7.    |
| PDC3      | Array static power in Flash*Freeze mode          | See Table 2-9      | on page 2-7.    |
| PDC4      | Static PLL contribution                          | 1.84               | 1               |
| PDC5      | Bank quiescent power (VCCI-dependent)            | See Table 2-12     | on page 2-8.    |
| PDC6      | I/O input pin static power (standard-dependent)  | See Table 2-13     | on page 2-9.    |
| PDC7      | I/O output pin static power (standard-dependent) | See Table 2-14     | on page 2-10.   |

# **Microsemi**.

IGLOOe DC and Switching Characteristics

# Table 2-17 • Different Components Contributing to the Dynamic Power Consumption in IGLOOe Devices For IGLOOe V2 Devices, 1.2 V DC Core Supply Voltage

|           |                                                                |              | cific Dynamic<br>ons (µW/MHz)     |
|-----------|----------------------------------------------------------------|--------------|-----------------------------------|
| Parameter | Definition                                                     | AGLE600      | AGLE3000                          |
| PAC1      | Clock contribution of a Global Rib                             | 12.61        | 8.17                              |
| PAC2      | Clock contribution of a Global Spine                           | 2.66         | 1.18                              |
| PAC3      | Clock contribution of a VersaTile row                          | C            | 0.56                              |
| PAC4      | Clock contribution of a VersaTile used as a sequential module  | 0.           | .071                              |
| PAC5      | First contribution of a VersaTile used as a sequential module  | 0.           | .045                              |
| PAC6      | Second contribution of a VersaTile used as a sequential module | 0.           | .186                              |
| PAC7      | Contribution of a VersaTile used as a combinatorial module     | 0.           | .109                              |
| PAC8      | Average contribution of a routing net                          | 0.           | .449                              |
| PAC9      | Contribution of an I/O input pin (standard-dependent)          | See Table 2- | 9 on page 2-7.                    |
| PAC10     | Contribution of an I/O output pin (standard-dependent)         |              | 10 on page 2-7<br>11 on page 2-7. |
| PAC11     | Average contribution of a RAM block during a read operation    | 2            | 5.00                              |
| PAC12     | Average contribution of a RAM block during a write operation   | 30           | 0.00                              |
| PAC13     | Dynamic PLL contribution                                       | 2            | 2.10                              |

Note: For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power calculator or SmartPower in Libero SoC software.

# Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO Devices For IGLOOe V2 Devices, 1.2 V DC Core Supply Voltage

|           |                                                  | Device Specific St | atic Power (mW) |
|-----------|--------------------------------------------------|--------------------|-----------------|
| Parameter | Definition                                       | AGLE600            | AGLE3000        |
| PDC1      | Array static power in Active mode                | See Table 2-12     | on page 2-8.    |
| PDC2      | Array static power in Static (Idle) mode         | See Table 2-11     | on page 2-7.    |
| PDC3      | Array static power in Flash*Freeze mode          | See Table 2-9      | on page 2-7.    |
| PDC4      | Static PLL contribution                          | 0.9                | 0               |
| PDC5      | Bank quiescent power (VCCI-dependent)            | See Table 2-12     | on page 2-8.    |
| PDC6      | I/O input pin static power (standard-dependent)  | See Table 2-13     | on page 2-9.    |
| PDC7      | I/O output pin static power (standard-dependent) | See Table 2-14     | on page 2-10.   |

### Timing Characteristics

### 1.5 V DC Core Voltage

Table 2-48 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Unit<br>s |
|----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-----------|
| 4 mA           | Std.           | 0.97              | 5.55            | 0.18             | 1.31            | 1.41             | 0.66              | 5.66            | 4.75            | 2.28            | 1.96            | 9.26             | 8.34             | ns        |
| 8 mA           | Std.           | 0.97              | 4.58            | 0.18             | 1.31            | 1.41             | 0.66              | 4.67            | 4.07            | 2.58            | 2.53            | 8.27             | 7.66             | ns        |
| 12 mA          | Std.           | 0.97              | 3.89            | 0.18             | 1.31            | 1.41             | 0.66              | 3.97            | 3.58            | 2.78            | 2.91            | 7.56             | 7.17             | ns        |
| 16 mA          | Std.           | 0.97              | 3.68            | 0.18             | 1.31            | 1.41             | 0.66              | 3.75            | 3.47            | 2.82            | 3.01            | 7.35             | 7.06             | ns        |
| 24 mA          | Std.           | 0.97              | 3.59            | 0.18             | 1.31            | 1.41             | 0.66              | 3.66            | 3.48            | 2.88            | 3.37            | 7.26             | 7.08             | ns        |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-49 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Unit<br>s |
|----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-----------|
| 4 mA           | Std.           | 0.97              | 2.94            | 0.18             | 1.31            | 1.41             | 0.66              | 3.00            | 2.68            | 2.28            | 2.03            | 6.60             | 6.27             | ns        |
| 8 mA           | Std.           | 0.97              | 2.45            | 0.18             | 1.31            | 1.41             | 0.66              | 2.50            | 2.12            | 2.58            | 2.62            | 6.10             | 5.72             | ns        |
| 12 mA          | Std.           | 0.97              | 2.15            | 0.18             | 1.31            | 1.41             | 0.66              | 2.20            | 1.85            | 2.78            | 2.98            | 5.80             | 5.45             | ns        |
| 16 mA          | Std.           | 0.97              | 2.10            | 0.18             | 1.31            | 1.41             | 0.66              | 2.15            | 1.80            | 2.82            | 3.08            | 5.75             | 5.40             | ns        |
| 24 mA          | Std.           | 0.97              | 2.11            | 0.18             | 1.31            | 1.41             | 0.66              | 2.16            | 1.74            | 2.88            | 3.47            | 5.75             | 5.33             | ns        |

Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# 🌜 Microsemi.

IGLOOe DC and Switching Characteristics

### 1.2 V DC Core Voltage

### Table 2-50 • 2.5 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V

|                | Speed |                   |                 |                  |                 |                  |                   |                 |                 |                 |                 |                  |                  |       |
|----------------|-------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Drive Strength | Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
| 4 mA           | Std.  | 1.55              | 6.25            | 0.26             | 1.55            | 1.77             | 1.10              | 6.36            | 5.34            | 2.81            | 2.63            | 12.14            | 11.13            | ns    |
| 8 mA           | Std.  | 1.55              | 5.18            | 0.26             | 1.55            | 1.77             | 1.10              | 5.26            | 4.61            | 3.13            | 3.32            | 11.05            | 10.39            | ns    |
| 12 mA          | Std.  | 1.55              | 4.42            | 0.26             | 1.55            | 1.77             | 1.10              | 4.49            | 4.08            | 3.36            | 3.76            | 10.28            | 9.86             | ns    |
| 16 mA          | Std.  | 1.55              | 4.19            | 0.26             | 1.55            | 1.77             | 1.10              | 4.25            | 3.96            | 3.40            | 3.89            | 10.04            | 9.75             | ns    |
| 24 mA          | Std.  | 1.55              | 4.09            | 0.26             | 1.55            | 1.76             | 1.10              | 4.15            | 3.97            | 3.47            | 4.32            | 9.94             | 9.76             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values.

# Table 2-51 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Units |
|----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 4 mA           | Std.           | 1.55              | 3.38            | 0.26             | 1.55            | 1.77             | 1.10              | 3.42            | 3.11            | 2.81            | 2.72            | 9.21             | 8.89             | ns    |
| 8 mA           | Std.           | 1.55              | 2.83            | 0.26             | 1.55            | 1.77             | 1.10              | 2.87            | 2.51            | 3.13            | 3.42            | 8.66             | 8.30             | ns    |
| 12 mA          | Std.           | 1.55              | 2.51            | 0.26             | 1.55            | 1.77             | 1.10              | 2.54            | 2.22            | 3.36            | 3.85            | 8.33             | 8.00             | ns    |
| 16 mA          | Std.           | 1.55              | 2.45            | 0.26             | 1.55            | 1.77             | 1.10              | 2.48            | 2.16            | 3.40            | 3.97            | 8.27             | 7.95             | ns    |
| 24 mA          | Std.           | 1.55              | 2.46            | 0.26             | 1.55            | 1.77             | 1.10              | 2.49            | 2.09            | 3.47            | 4.44            | 8.28             | 7.88             | ns    |

Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values.

### Timing Characteristics

### 1.5 V DC Core Voltage

 Table 2-60 •
 1.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V

| Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Units |
|----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA           | Std.           | 0.97              | 7.61            | 0.18             | 1.47            | 1.77             | 0.66              | 7.76            | 6.33            | 2.81            | 2.34            | 11.36            | 9.92             | ns    |
| 4 mA           | Std.           | 0.97              | 6.54            | 0.18             | 1.47            | 1.77             | 0.66              | 6.67            | 5.56            | 3.09            | 2.88            | 10.26            | 9.16             | ns    |
| 6 mA           | Std.           | 0.97              | 6.15            | 0.18             | 1.47            | 1.77             | 0.66              | 6.27            | 5.42            | 3.15            | 3.02            | 9.87             | 9.02             | ns    |
| 8 mA           | Std.           | 0.97              | 6.07            | 0.18             | 1.47            | 1.77             | 0.66              | 6.20            | 5.42            | 2.64            | 3.56            | 9.79             | 9.02             | ns    |
| 12 mA          | Std.           | 0.97              | 6.07            | 0.18             | 1.47            | 1.77             | 0.66              | 6.20            | 5.42            | 2.64            | 3.56            | 9.79             | 9.02             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-61 • 1.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.4 V

| Drive Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|----------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA           | Std.           | 0.97              | 3.25            | 0.18             | 1.47            | 1.77             | 0.66              | 3.32            | 3.00            | 2.80            | 2.43            | 6.92             | 6.59             | ns    |
| 4 mA           | Std.           | 0.97              | 2.81            | 0.18             | 1.47            | 1.77             | 0.66              | 2.87            | 2.51            | 3.08            | 2.97            | 6.46             | 6.10             | ns    |
| 6 mA           | Std.           | 0.97              | 2.72            | 0.18             | 1.47            | 1.77             | 0.66              | 2.78            | 2.41            | 3.14            | 3.12            | 6.37             | 6.01             | ns    |
| 8 mA           | Std.           | 0.97              | 2.69            | 0.18             | 1.47            | 1.77             | 0.66              | 2.75            | 2.30            | 3.24            | 3.67            | 6.35             | 5.89             | ns    |
| 12 mA          | Std.           | 0.97              | 2.69            | 0.18             | 1.47            | 1.77             | 0.66              | 2.75            | 2.30            | 3.24            | 3.67            | 6.35             | 5.89             | ns    |

Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# 🌜 Microsemi.

IGLOOe DC and Switching Characteristics

### HSTL Class I

High-Speed Transceiver Logic is a general-purpose high-speed 1.5 V bus standard (EIA/JESD8-6). IGLOOe devices support Class I. This provides a differential amplifier input buffer and a push-pull output buffer.

| Table 2-89 • | Minimum and Maximum DC Input and Output Levels |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

| HSTL Class        |           | VIL        | VIH        |           | VOL       | VOH      |    | ЮН | IOSH                    | IOSL | IIL <sup>1</sup> | IIH <sup>2</sup> |
|-------------------|-----------|------------|------------|-----------|-----------|----------|----|----|-------------------------|------|------------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V  | Min.<br>V  | Max.<br>V | Max.<br>V | Min.     | mA |    | Max.<br>mA <sup>3</sup> | Max. |                  | μA <sup>4</sup>  |
| 8 mA              | -0.3      | VREF – 0.1 | VREF + 0.1 | 3.6       | 0.4       | VCCI-0.4 | 8  | 8  | 32                      | 39   | 10               | 10               |

Notes:

1. IIL is the input leakage current per I/O pin over recommended operating conditions where -0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.



### Figure 2-17 • AC Loading

#### Table 2-90 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|-----------------|----------------|------------------------|
| VREF – 0.1    | VREF + 0.1     | 0.75                 | 0.75            | 0.75           | 20                     |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-23 for a complete table of trip points.

### Timing Characteristics

#### 1.5 V DC Core Voltage

Table 2-91 •HSTL Class I – Applies to 1.5 V DC Core Voltage<br/>Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V,<br/>Worst-Case VCCI = 1.4 V VREF = 0.75 V

| Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.        | 0.98              | 2.74            | 0.19             | 1.77            | 0.67              | 2.79            | 2.73            |                 |                 | 6.42             | 6.36             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### 1.2 V DC Core Voltage

# Table 2-92 • HSTL Class I – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V VREF = 0.75 V

| Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Std.        | 1.55              | 3.10            | 0.26             | 1.94            | 1.10              | 3.12            | 3.10            |                 |                 | 8.93             | 8.91             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values.

### 1.2 V DC Core Voltage

# Table 2-128 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter             | Description                                                            | Std. | Units |
|-----------------------|------------------------------------------------------------------------|------|-------|
| t <sub>OECLKQ</sub>   | Clock-to-Q of the Output Enable Register                               | 1.10 | ns    |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                         | 1.15 | ns    |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                          | 0.00 | ns    |
| t <sub>OESUE</sub>    | Enable Setup Time for the Output Enable Register                       | 1.22 | ns    |
| t <sub>OEHE</sub>     | Enable Hold Time for the Output Enable Register                        | 0.00 | ns    |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register                  | 1.65 | ns    |
| t <sub>OEPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Enable Register                 | 1.65 | ns    |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register         | 0.00 | ns    |
| t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register        | 0.24 | ns    |
| t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register        | 0.00 | ns    |
| t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register       | 0.24 | ns    |
| t <sub>OEWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Output Enable Register  | 0.19 | ns    |
| t <sub>OEWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns    |
| t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Enable Register          | 0.31 | ns    |
| t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Enable Register           | 0.28 | ns    |

*Note:* For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values.





### Timing Characteristics 1.5 V DC Core Voltage

### Table 2-137 • Register Delays

## Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V

| Parameter           | Description                                                   | Std. | Units |
|---------------------|---------------------------------------------------------------|------|-------|
| t <sub>CLKQ</sub>   | Clock-to-Q of the Core Register                               | 0.89 | ns    |
| t <sub>SUD</sub>    | Data Setup Time for the Core Register                         | 0.81 | ns    |
| t <sub>HD</sub>     | Data Hold Time for the Core Register                          | 0.00 | ns    |
| t <sub>SUE</sub>    | Enable Setup Time for the Core Register                       | 0.73 | ns    |
| t <sub>HE</sub>     | Enable Hold Time for the Core Register                        | 0.00 | ns    |
| t <sub>CLR2Q</sub>  | Asynchronous Clear-to-Q of the Core Register                  | 0.60 | ns    |
| t <sub>PRE2Q</sub>  | Asynchronous Preset-to-Q of the Core Register                 | 0.62 | ns    |
| t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register         | 0.00 | ns    |
| t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register        | 0.24 | ns    |
| t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register        | 0.00 | ns    |
| t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register       | 0.23 | ns    |
| t <sub>WCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Core Register  | 0.30 | ns    |
| t <sub>WPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.30 | ns    |
| t <sub>CKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Core Register          | 0.56 | ns    |
| t <sub>CKMPWL</sub> | Clock Minimum Pulse Width LOW for the Core Register           | 0.56 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## **Global Tree Timing Characteristics**

Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-91. Table 2-139 and Table 2-141 present minimum and maximum global clock delays within the device. Minimum and maximum delays are measured with minimum and maximum loading.

### Timing Characteristics

#### 1.5 V DC Core Voltage

### Table 2-139 • AGLE600 Global Resource Commercial-Case Conditions: T<sub>.1</sub> = 70°C, VCC = 1.425 V

|                      |                                           |      | Std.              |       |
|----------------------|-------------------------------------------|------|-------------------|-------|
| Parameter            | Description                               | Min. | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.48 | 1.82              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.52 | 1.94              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.18 |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.15 |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |      | 0.42              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Table 2-140 • AGLE3000 Global Resource

|                      |                                           | S                 | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 2.00              | 2.34              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 2.09              | 2.51              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.18              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.15              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.42              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# **Clock Conditioning Circuits**

### **CCC Electrical Specifications**

### Timing Characteristics

### Table 2-143 • IGLOOe CCC/PLL Specification

For IGLOOe V2 or V5 Devices, 1.5 V DC Core Supply Voltage

| Parameter                                                          | Min.                        | Тур.                | Max.                         | Units |
|--------------------------------------------------------------------|-----------------------------|---------------------|------------------------------|-------|
| Clock Conditioning Circuitry Input Frequency fIN_CCC               | 1.5                         |                     | 250                          | MHz   |
| Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75                        |                     | 250                          | MHz   |
| Serial Clock (SCLK) for Dynamic PLL <sup>1</sup>                   |                             |                     | 100                          | MHz   |
| Delay Increments in Programmable Delay Blocks <sup>2, 3</sup>      |                             | 360 <sup>4</sup>    |                              | ps    |
| Number of Programmable Values in Each Programmable Delay Block     |                             |                     | 32                           | ns    |
| Input Cycle-to-Cycle Jitter (peak magnitude)                       |                             |                     | 1                            |       |
| CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub>         | Max                         | Peak-to-Pe          | ak Period Jitte              | er    |
|                                                                    | 1 Global<br>Network<br>Used | External<br>FB Used | 3 Global<br>Networks<br>Used |       |
| 0.75 MHz to 24 MHz                                                 | 0.50%                       | 0.75%               | 0.70%                        |       |
| 24 MHz to 100 MHz                                                  | 1.00%                       | 1.50%               | 1.20%                        |       |
| 100 MHz to 250 MHz                                                 | 2.50%                       | 3.75%               | 2.75%                        |       |
| Acquisition Time                                                   |                             |                     |                              |       |
| LockControl = 0                                                    |                             |                     | 300                          | μs    |
| LockControl = 1                                                    |                             |                     | 6.0                          | ms    |
| Tracking Jitter <sup>5</sup>                                       |                             |                     |                              |       |
| LockControl = 0                                                    |                             |                     | 2.5                          | ns    |
| LockControl = 1                                                    |                             |                     | 1.5                          | ns    |
| Output Duty Cycle                                                  | 48.5                        |                     | 51.5                         | %     |
| Delay Range in Block: Programmable Delay 1 <sup>2, 3, 6</sup>      | 1.25                        |                     | 15.65                        | ns    |
| Delay Range in Block: Programmable Delay 2 <sup>2, 3, 6</sup>      | 0.469                       |                     | 15.65                        | ns    |
| Delay Range in Block: Fixed Delay <sup>2, 3</sup>                  |                             | 3.5                 |                              | ns    |

Notes:

1. Maximum value obtained for a Std. speed grade device in Worst Case Commercial Conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2. This delay is a function of voltage and temperature. See Table 2-6 on page 2-6 and Table 2-7 on page 2-6 for deratings.

3.  $T_{I} = 25^{\circ}C$ , VCC = 1.5 V

4. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information.

5. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter.

6. For definitions of Type 1 and Type 2, refer to the PLL Block Diagram in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the IGLOOe FPGA Fabric User's Guide.













Pin Descriptions and Packaging

### VCOMPLA/B/C/D/E/F PLL Ground

Ground to analog PLL power supplies. When the PLLs are not used, the place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground.

There are six VCOMPL pins (PLL ground) on IGLOOe devices.

### VJTAG JTAG Supply Voltage

Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

### VPUMP Programming Supply Voltage

IGLOOe devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in the datasheet.

When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry.

For proper programming, 0.01  $\mu$ F and 0.33  $\mu$ F capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

# **User-Defined Supply Pins**

#### VREF

#### I/O Voltage Reference

Reference voltage for I/O minibanks. VREF pins are configured by the user from regular I/Os, and any I/O in a bank, except JTAG I/Os, can be designated the voltage reference I/O. Only certain I/O standards require a voltage reference—HSTL (I) and (II), SSTL2 (I) and (II), SSTL3 (I) and (II), and GTL/GTL+. One VREF pin can support the number of I/Os available in its minibank.



Package Pin Assignments

| FG896      |                      | FG896      |                      | FG896      |                      |
|------------|----------------------|------------|----------------------|------------|----------------------|
| Pin Number | AGLE3000<br>Function | Pin Number | AGLE3000<br>Function | Pin Number | AGLE3000<br>Function |
| H11        | IO18PDB0V2           | J16        | IO42PDB1V0           | K21        | VCC                  |
| H12        | IO26NPB0V3           | J17        | IO44NDB1V0           | K22        | IO78PPB1V4           |
| H13        | IO28NDB0V3           | J18        | IO44PDB1V0           | K23        | IO88NDB2V0           |
| H14        | IO28PDB0V3           | J19        | IO54NDB1V1           | K24        | IO88PDB2V0           |
| H15        | IO38PPB0V4           | J20        | IO54PDB1V1           | K25        | IO94PDB2V1           |
| H16        | IO42NDB1V0           | J21        | IO76NPB1V4           | K26        | IO94NDB2V1           |
| H17        | IO52NDB1V1           | J22        | VCC                  | K27        | IO85PDB2V0           |
| H18        | IO52PDB1V1           | J23        | VCCPLB               | K28        | IO85NDB2V0           |
| H19        | IO62NDB1V2           | J24        | VCCIB2               | K29        | IO93PDB2V1           |
| H20        | IO62PDB1V2           | J25        | IO90PDB2V1           | K30        | IO93NDB2V1           |
| H21        | IO70NDB1V3           | J26        | IO90NDB2V1           | L1         | IO286NDB7V1          |
| H22        | IO70PDB1V3           | J27        | GBB2/IO83PDB2V0      | L2         | IO286PDB7V1          |
| H23        | GND                  | J28        | IO83NDB2V0           | L3         | IO298NDB7V3          |
| H24        | VCOMPLB              | J29        | IO91PDB2V1           | L4         | IO298PDB7V3          |
| H25        | GBC2/IO84PDB2V0      | J30        | IO91NDB2V1           | L5         | IO283PDB7V1          |
| H26        | IO84NDB2V0           | K1         | IO288NDB7V1          | L6         | IO291NDB7V2          |
| H27        | IO96PDB2V1           | K2         | IO288PDB7V1          | L7         | IO291PDB7V2          |
| H28        | IO96NDB2V1           | K3         | IO304NDB7V3          | L8         | IO293PDB7V2          |
| H29        | IO89PDB2V0           | K4         | IO304PDB7V3          | L9         | IO293NDB7V2          |
| H30        | IO89NDB2V0           | K5         | GAB2/IO308PDB7V4     | L10        | IO307NPB7V4          |
| J1         | IO290NDB7V2          | K6         | IO308NDB7V4          | L11        | VCC                  |
| J2         | IO290PDB7V2          | K7         | IO301PDB7V3          | L12        | VCC                  |
| J3         | IO302NDB7V3          | K8         | IO301NDB7V3          | L13        | VCC                  |
| J4         | IO302PDB7V3          | K9         | GAC2/IO307PPB7V4     | L14        | VCC                  |
| J5         | IO295NDB7V2          | K10        | VCC                  | L15        | VCC                  |
| J6         | IO299NDB7V3          | K11        | IO04PPB0V0           | L16        | VCC                  |
| J7         | VCCIB7               | K12        | VCCIB0               | L17        | VCC                  |
| J8         | VCCPLA               | K13        | VCCIB0               | L18        | VCC                  |
| J9         | VCC                  | K14        | VCCIB0               | L19        | VCC                  |
| J10        | IO04NPB0V0           | K15        | VCCIB0               | L20        | VCC                  |
| J11        | IO18NDB0V2           | K16        | VCCIB1               | L21        | IO78NPB1V4           |
| J12        | IO20NDB0V2           | K17        | VCCIB1               | L22        | IO104NPB2V2          |
| J13        | IO20PDB0V2           | K18        | VCCIB1               | L23        | IO98NDB2V2           |
| J14        | IO32NDB0V3           | K19        | VCCIB1               | L24        | IO98PDB2V2           |
| J15        | IO32PDB0V3           | K20        | IO76PPB1V4           | L25        | IO87PDB2V0           |



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.