# E·XFL

# Intel - EPF10K100ABC600-1 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 624                                                          |
| Number of Logic Elements/Cells | 4992                                                         |
| Total RAM Bits                 | 24576                                                        |
| Number of I/O                  | 406                                                          |
| Number of Gates                | 158000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                    |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 600-BGA                                                      |
| Supplier Device Package        | 600-BGA (45x45)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100abc600-1 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Larger blocks of RAM are created by combining multiple EABs. For example, two  $256 \times 8$  RAM blocks can be combined to form a  $256 \times 16$  RAM block; two  $512 \times 4$  blocks of RAM can be combined to form a  $512 \times 8$  RAM block. See Figure 3.



If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera's software automatically combines EABs to meet a designer's RAM specifications.

EABs provide flexible options for driving and controlling clock signals. Different clocks can be used for the EAB inputs and outputs. Registers can be independently inserted on the data input, EAB output, or the address and WE inputs. The global signals and the EAB local interconnect can drive the WE signal. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control the WE signal or the EAB clock signals.

Each EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs. See Figure 4.

Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs.

## Logic Element

The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6.





#### Figure 9. FLEX 10K LE Operating Modes







#### **Up/Down Counter Mode**



#### **Clearable Counter Mode**



#### Note:

(1) Packed registers cannot be used with the cascade chain.

#### Altera Corporation



# Figure 11. LAB Connections to Row & Column Interconnect

| Table 8. EPF10K10, EPF10K20, EPF10K30, EPF10K40 & EPF10K50 Peripheral Bus Sources |                       |          |                       |          |                       |
|-----------------------------------------------------------------------------------|-----------------------|----------|-----------------------|----------|-----------------------|
| Peripheral<br>Control Signal                                                      | EPF10K10<br>EPF10K10A | EPF10K20 | EPF10K30<br>EPF10K30A | EPF10K40 | EPF10K50<br>EPF10K50V |
| OE 0                                                                              | Row A                 | Row A    | Row A                 | Row A    | Row A                 |
| OE1                                                                               | Row A                 | Row B    | Row B                 | Row C    | Row B                 |
| OE 2                                                                              | Row B                 | Row C    | Row C                 | Row D    | Row D                 |
| OE 3                                                                              | Row B                 | Row D    | Row D                 | Row E    | Row F                 |
| OE4                                                                               | Row C                 | Row E    | Row E                 | Row F    | Row H                 |
| OE5                                                                               | Row C                 | Row F    | Row F                 | Row G    | Row J                 |
| CLKENA0/CLK0/GLOBAL0                                                              | Row A                 | Row A    | Row A                 | Row B    | Row A                 |
| CLKENA1/OE6/GLOBAL1                                                               | Row A                 | Row B    | Row B                 | Row C    | Row C                 |
| CLKENA2/CLR0                                                                      | Row B                 | Row C    | Row C                 | Row D    | Row E                 |
| CLKENA3/OE7/GLOBAL2                                                               | Row B                 | Row D    | Row D                 | Row E    | Row G                 |
| CLKENA4/CLR1                                                                      | Row C                 | Row E    | Row E                 | Row F    | Row I                 |
| CLKENA5/CLK1/GLOBAL3                                                              | Row C                 | Row F    | Row F                 | Row H    | Row J                 |

# \_

# Table 9. EPF10K70, EPF10K100, EPF10K130V & EPF10K250A Peripheral Bus Sources

| Peripheral<br>Control Signal | EPF10K70 | EPF10K100<br>EPF10K100A | EPF10K130V | EPF10K250A |
|------------------------------|----------|-------------------------|------------|------------|
| OE 0                         | Row A    | Row A                   | Row C      | Row E      |
| OE1                          | Row B    | Row C                   | Row E      | Row G      |
| OE 2                         | Row D    | Row E                   | Row G      | Row I      |
| OE 3                         | Row I    | Row L                   | Row N      | Row P      |
| OE 4                         | Row G    | Row I                   | Row K      | Row M      |
| OE 5                         | Row H    | Row K                   | Row M      | Row O      |
| CLKENA0/CLK0/GLOBAL0         | Row E    | Row F                   | Row H      | Row J      |
| CLKENA1/OE6/GLOBAL1          | Row C    | Row D                   | Row F      | Row H      |
| CLKENA2/CLR0                 | Row B    | Row B                   | Row D      | Row F      |
| CLKENA3/OE7/GLOBAL2          | Row F    | Row H                   | Row J      | Row L      |
| CLKENA4/CLR1                 | Row H    | Row J                   | Row L      | Row N      |
| CLKENA5/CLK1/GLOBAL3         | Row E    | Row G                   | Row I      | Row K      |

Τ

### Figure 15. FLEX 10K Column-to-IOE Connections

The values for m and n are provided in Table 11.



#### Table 11 lists the FLEX 10K column-to-IOE interconnect resources.

| Table 11. FLEX 10K Column-to-IOE Interconnect Resources |                                  |                                     |  |  |
|---------------------------------------------------------|----------------------------------|-------------------------------------|--|--|
| Device                                                  | Channels per Column ( <i>n</i> ) | Column Channel per Pin ( <i>m</i> ) |  |  |
| EPF10K10<br>EPF10K10A                                   | 24                               | 16                                  |  |  |
| EPF10K20                                                | 24                               | 16                                  |  |  |
| EPF10K30<br>EPF10K30A                                   | 24                               | 16                                  |  |  |
| EPF10K40                                                | 24                               | 16                                  |  |  |
| EPF10K50<br>EPF10K50V                                   | 24                               | 16                                  |  |  |
| EPF10K70                                                | 24                               | 16                                  |  |  |
| EPF10K100<br>EPF10K100A                                 | 24                               | 16                                  |  |  |
| EPF10K130V                                              | 32                               | 24                                  |  |  |
| EPF10K250A                                              | 40                               | 32                                  |  |  |

Table 12 describes the FLEX 10K device supply voltages and MultiVolt I/O support levels.

| Table 12. Supply Voltages & MultiVolt I/O Support Levels |                    |                   |                  |                  |  |
|----------------------------------------------------------|--------------------|-------------------|------------------|------------------|--|
| Devices                                                  | Supply Voltage (V) |                   | MultiVolt I/O Su | pport Levels (V) |  |
|                                                          | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input            | Output           |  |
| FLEX 10K (1)                                             | 5.0                | 5.0               | 3.3 or 5.0       | 5.0              |  |
|                                                          | 5.0                | 3.3               | 3.3 or 5.0       | 3.3 or 5.0       |  |
| EPF10K50V (1)                                            | 3.3                | 3.3               | 3.3 or 5.0       | 3.3 or 5.0       |  |
| EPF10K130V                                               | 3.3                | 3.3               | 3.3 or 5.0       | 3.3 or 5.0       |  |
| FLEX 10KA (1)                                            | 3.3                | 3.3               | 2.5, 3.3, or 5.0 | 3.3 or 5.0       |  |
|                                                          | 3.3                | 2.5               | 2.5, 3.3, or 5.0 | 2.5              |  |

Note

(1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins.

## Power Sequencing & Hot-Socketing

Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power supplies can be powered in any order.

Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>™</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13.

Tables 22 through 25 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for EPF10K50V and EPF10K130V devices.

| Table 2          | 2. EPF10K50V & EPF10K130V L | Note (1)                          |      |      |      |
|------------------|-----------------------------|-----------------------------------|------|------|------|
| Symbol           | Parameter                   | Conditions                        | Min  | Max  | Unit |
| V <sub>CC</sub>  | Supply voltage              | With respect to ground (2)        | -0.5 | 4.6  | V    |
| VI               | DC input voltage            |                                   | -2.0 | 5.75 | V    |
| I <sub>OUT</sub> | DC output current, per pin  |                                   | -25  | 25   | mA   |
| T <sub>STG</sub> | Storage temperature         | No bias                           | -65  | 150  | °C   |
| T <sub>AMB</sub> | Ambient temperature         | Under bias                        | -65  | 135  | °C   |
| TJ               | Junction temperature        | Ceramic packages, under bias      |      | 150  | °C   |
|                  |                             | RQFP and BGA packages, under bias |      | 135  | °C   |

| Table 23. EPF10K50V & EPF10K130V Device Recommended Operating Conditions |                                                     |                    |             |                   |      |  |
|--------------------------------------------------------------------------|-----------------------------------------------------|--------------------|-------------|-------------------|------|--|
| Symbol                                                                   | Parameter                                           | Conditions         | Min         | Max               | Unit |  |
| V <sub>CCINT</sub>                                                       | Supply voltage for internal logic and input buffers | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |
| V <sub>CCIO</sub>                                                        | Supply voltage for output<br>buffers                | (3), (4)           | 3.00 (3.00) | 3.60 (3.60)       | V    |  |
| VI                                                                       | Input voltage                                       | (5)                | -0.5        | 5.75              | V    |  |
| Vo                                                                       | Output voltage                                      |                    | 0           | V <sub>CCIO</sub> | V    |  |
| Τ <sub>Α</sub>                                                           | Ambient temperature                                 | For commercial use | 0           | 70                | °C   |  |
|                                                                          |                                                     | For industrial use | -40         | 85                | °C   |  |
| Τ <sub>J</sub>                                                           | Operating temperature                               | For commercial use | 0           | 85                | °C   |  |
|                                                                          |                                                     | For industrial use | -40         | 100               | °C   |  |
| t <sub>R</sub>                                                           | Input rise time                                     |                    |             | 40                | ns   |  |
| t <sub>F</sub>                                                           | Input fall time                                     |                    |             | 40                | ns   |  |

| Table 28. FLEX 10KA 3.3-V Device DC Operating Conditions       Notes (6), (7) |                                          |                                                                                        |                                                             |     |                        |      |
|-------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|------------------------|------|
| Symbol                                                                        | Parameter                                | Conditions                                                                             | Min                                                         | Тур | Max                    | Unit |
| V <sub>IH</sub>                                                               | High-level input voltage                 |                                                                                        | 1.7 or<br>$0.5 \times V_{CCINT}$ ,<br>whichever is<br>lower |     | 5.75                   | V    |
| V <sub>IL</sub>                                                               | Low-level input voltage                  |                                                                                        | -0.5                                                        |     | $0.3 \times V_{CCINT}$ | V    |
| V <sub>OH</sub>                                                               | 3.3-V high-level TTL output voltage      | $I_{OH} = -11 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                       | 2.4                                                         |     |                        | V    |
|                                                                               | 3.3-V high-level CMOS output voltage     | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V} (8)$                      | V <sub>CCIO</sub> -0.2                                      |     |                        | V    |
|                                                                               | 3.3-V high-level PCI output voltage      | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V}$ (8)     | $0.9 \times V_{CCIO}$                                       |     |                        | V    |
|                                                                               | 2.5-V high-level output voltage          | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                      | 2.1                                                         |     |                        | V    |
|                                                                               |                                          | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                        | 2.0                                                         |     |                        | V    |
|                                                                               |                                          | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (8)$                        | 1.7                                                         |     |                        | V    |
| V <sub>OL</sub>                                                               | 3.3-V low-level TTL output voltage       | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V <i>(</i> 9 <i>)</i>           |                                                             |     | 0.45                   | V    |
|                                                                               | 3.3-V low-level CMOS output voltage      | I <sub>OL</sub> = 0.1 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9)                         |                                                             |     | 0.2                    | V    |
|                                                                               | 3.3-V low-level PCI output voltage       | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V <i>(</i> 9 <i>)</i> |                                                             |     | $0.1 \times V_{CCIO}$  | V    |
|                                                                               | 2.5-V low-level output voltage           | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V} (9)$                       |                                                             |     | 0.2                    | V    |
|                                                                               |                                          | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                           |                                                             |     | 0.4                    | V    |
|                                                                               |                                          | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9)                           |                                                             |     | 0.7                    | V    |
| I <sub>I</sub>                                                                | Input pin leakage current                | $V_1 = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                          | -10                                                         |     | 10                     | μΑ   |
| I <sub>OZ</sub>                                                               | Tri-stated I/O pin leakage current       | $V_0 = 5.3 \text{ V to } -0.3 \text{ V} (10)$                                          | -10                                                         |     | 10                     | μA   |
| I <sub>CC0</sub>                                                              | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load                                                       |                                                             | 0.3 | 10                     | mA   |
|                                                                               |                                          | $V_{I}$ = ground, no load (11)                                                         |                                                             | 10  |                        | mA   |

| Table 36. Interconnect Timing Microparameters       Note (1) |                                                                                                                      |            |  |  |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                       | Parameter                                                                                                            | Conditions |  |  |
| t <sub>DIN2IOE</sub>                                         | Delay from dedicated input pin to IOE control input                                                                  | (7)        |  |  |
| t <sub>DCLK2LE</sub>                                         | Delay from dedicated clock pin to LE or EAB clock                                                                    | (7)        |  |  |
| t <sub>DIN2DATA</sub>                                        | Delay from dedicated input or clock to LE or EAB data                                                                | (7)        |  |  |
| t <sub>DCLK2IOE</sub>                                        | Delay from dedicated clock pin to IOE clock                                                                          | (7)        |  |  |
| t <sub>DIN2LE</sub>                                          | Delay from dedicated input pin to LE or EAB control input                                                            | (7)        |  |  |
| t <sub>SAMELAB</sub>                                         | Routing delay for an LE driving another LE in the same LAB                                                           |            |  |  |
| t <sub>SAMEROW</sub>                                         | Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the same row                                | (7)        |  |  |
| t <sub>SAMECOLUMN</sub>                                      | Routing delay for an LE driving an IOE in the same column                                                            | (7)        |  |  |
| t <sub>DIFFROW</sub>                                         | Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different row                                   | (7)        |  |  |
| t <sub>TWOROWS</sub>                                         | Routing delay for a row IOE or EAB driving an LE or EAB in a different row                                           | (7)        |  |  |
| t <sub>LEPERIPH</sub>                                        | Routing delay for an LE driving a control signal of an IOE via the peripheral control bus                            | (7)        |  |  |
| t <sub>LABCARRY</sub>                                        | Routing delay for the carry-out signal of an LE driving the carry-in signal of a different LE in a different LAB     |            |  |  |
| t <sub>LABCASC</sub>                                         | Routing delay for the cascade-out signal of an LE driving the cascade-in signal of a different LE in a different LAB |            |  |  |

| Table 37. External Timing Parameters     Notes (8), (10) |                                                                                                |            |  |  |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------|------------|--|--|
| Symbol                                                   | Parameter                                                                                      | Conditions |  |  |
| t <sub>DRR</sub>                                         | Register-to-register delay via four LEs, three row interconnects, and four local interconnects | (9)        |  |  |
| t <sub>INSU</sub>                                        | Setup time with global clock at IOE register                                                   |            |  |  |
| t <sub>INH</sub>                                         | Hold time with global clock at IOE register                                                    |            |  |  |
| t <sub>оитсо</sub>                                       | Clock-to-output delay with global clock at IOE register                                        |            |  |  |

# Table 38. External Bidirectional Timing Parameters Note (10)

| Symbol                  | Parameter                                                                      | Condition |
|-------------------------|--------------------------------------------------------------------------------|-----------|
| t <sub>INSUBIDIR</sub>  | Setup time for bidirectional pins with global clock at adjacent LE register    |           |
| t <sub>INHBIDIR</sub>   | Hold time for bidirectional pins with global clock at adjacent LE register     |           |
| t <sub>OUTCOBIDIR</sub> | Clock-to-output delay for bidirectional pins with global clock at IOE register |           |
| t <sub>XZBIDIR</sub>    | Synchronous IOE output buffer disable delay                                    |           |
| t <sub>ZXBIDIR</sub>    | Synchronous IOE output buffer enable delay, slow slew rate = off               |           |

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

#### Notes to tables:

(1) Microparameters are timing delays contributed by individual architectural elements. These parameters cannot be measured explicitly.

| (2) | Operating conditions: V <sub>CC</sub> | $_{O}$ = 5.0 V ± 5% for commercial use in FLEX 10K devices.                            |
|-----|---------------------------------------|----------------------------------------------------------------------------------------|
|     | V <sub>CC</sub>                       | $_{O}$ = 5.0 V ± 10% for industrial use in FLEX 10K devices.                           |
|     | V <sub>CC</sub>                       | $_{O}$ = 3.3 V ± 10% for commercial or industrial use in FLEX 10KA devices.            |
| (3) | Operating conditions: V <sub>CC</sub> | $_{O}$ = 3.3 V ± 10% for commercial or industrial use in FLEX 10K devices.             |
|     | V <sub>CC</sub>                       | $_{O}$ = 2.5 V ± 0.2 V for commercial or industrial use in FLEX 10KA devices.          |
| (4) | Operating conditions: V <sub>CC</sub> | $_{O} = 2.5 \text{ V}, 3.3 \text{ V}, \text{ or } 5.0 \text{ V}.$                      |
| (5) | Because the RAM in the EA             | is self-timed, this parameter can be ignored when the WE signal is registered.         |
| (6) | EAB macroparameters are in            | ternal parameters that can simplify predicting the behavior of an EAB at its boundary; |
|     | these parameters are calcula          | ted by summing selected microparameters.                                               |
| (7) | These parameters are worst-           | case values for typical applications. Post-compilation timing simulation and timing    |
|     | analysis are required to dete         | rmine actual worst-case performance.                                                   |
| (8) | External reference timing pa          | rameters are factory-tested, worst-case values specified by Altera. A representative   |

- subset of signal paths is tested to approximate typical device applications.
- (9) Contact Altera Applications for test circuit specifications and test conditions.
- (10) These timing parameters are sample-tested only.

Figures 29 and 30 show the asynchronous and synchronous timing waveforms, respectively, for the EAB macroparameters in Table 34.

#### Figure 29. EAB Asynchronous Timing Waveforms



| Symbol                  | -3 Spee | -3 Speed Grade |     | d Grade | Unit |
|-------------------------|---------|----------------|-----|---------|------|
|                         | Min     | Мах            | Min | Max     |      |
| t <sub>DIN2IOE</sub>    |         | 8.4            |     | 10.2    | ns   |
| t <sub>DIN2LE</sub>     |         | 3.6            |     | 4.8     | ns   |
| t <sub>DIN2DATA</sub>   |         | 5.5            |     | 7.2     | ns   |
| t <sub>DCLK2IOE</sub>   |         | 4.6            |     | 6.2     | ns   |
| t <sub>DCLK2LE</sub>    |         | 3.6            |     | 4.8     | ns   |
| t <sub>SAMELAB</sub>    |         | 0.3            |     | 0.3     | ns   |
| t <sub>SAMEROW</sub>    |         | 3.3            |     | 3.7     | ns   |
| t <sub>SAMECOLUMN</sub> |         | 3.9            |     | 4.1     | ns   |
| tDIFFROW                |         | 7.2            |     | 7.8     | ns   |
| t <sub>TWOROWS</sub>    |         | 10.5           |     | 11.5    | ns   |
| t <sub>LEPERIPH</sub>   |         | 7.5            |     | 8.2     | ns   |
| t <sub>LABCARRY</sub>   |         | 0.4            |     | 0.6     | ns   |
| t <sub>LABCASC</sub>    |         | 2.4            |     | 3.0     | ns   |

| Table 55. EPF10K30, EPF10K40 & EPF10K50 Device External Timing Parameters       Note (1) |         |         |         |         |      |  |  |
|------------------------------------------------------------------------------------------|---------|---------|---------|---------|------|--|--|
| Symbol                                                                                   | -3 Spee | d Grade | -4 Spee | d Grade | Unit |  |  |
|                                                                                          | Min     | Max     | Min     | Max     |      |  |  |
| t <sub>DRR</sub>                                                                         |         | 17.2    |         | 21.1    | ns   |  |  |
| t <sub>INSU</sub> (2), (3)                                                               | 5.7     |         | 6.4     |         | ns   |  |  |
| t <sub>INH</sub> (3)                                                                     | 0.0     |         | 0.0     |         | ns   |  |  |
| t <sub>оитсо</sub> (3)                                                                   | 2.0     | 8.8     | 2.0     | 11.2    | ns   |  |  |

| Table 56. EPF10K30, EPF10K40 & EPF10K50 Device External Bidirectional Timing Parameters       Note (1) |                |      |         |      |    |  |  |  |
|--------------------------------------------------------------------------------------------------------|----------------|------|---------|------|----|--|--|--|
| Symbol                                                                                                 | -3 Speed Grade |      | -4 Spee | Unit |    |  |  |  |
|                                                                                                        | Min            | Max  | Min     | Max  |    |  |  |  |
| t <sub>INSUBIDIR</sub>                                                                                 | 4.1            |      | 4.6     |      | ns |  |  |  |
| t <sub>INHBIDIR</sub>                                                                                  | 0.0            |      | 0.0     |      | ns |  |  |  |
| toutcobidir                                                                                            | 2.0            | 8.8  | 2.0     | 11.2 | ns |  |  |  |
| t <sub>XZBIDIR</sub>                                                                                   |                | 12.3 |         | 15.0 | ns |  |  |  |
| tZXBIDIR                                                                                               |                | 12.3 |         | 15.0 | ns |  |  |  |

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Table 59. EPF10K70 Device EAB Internal Microparameters       Note (1) |         |         |         |          |        |          |      |
|-----------------------------------------------------------------------|---------|---------|---------|----------|--------|----------|------|
| Symbol                                                                | -2 Spee | d Grade | -3 Spee | ed Grade | -4 Spe | ed Grade | Unit |
|                                                                       | Min     | Мах     | Min     | Max      | Min    | Max      |      |
| t <sub>EABDATA1</sub>                                                 |         | 1.3     |         | 1.5      |        | 1.9      | ns   |
| t <sub>EABDATA2</sub>                                                 |         | 4.3     |         | 4.8      |        | 6.0      | ns   |
| t <sub>EABWE1</sub>                                                   |         | 0.9     |         | 1.0      |        | 1.2      | ns   |
| t <sub>EABWE2</sub>                                                   |         | 4.5     |         | 5.0      |        | 6.2      | ns   |
| t <sub>EABCLK</sub>                                                   |         | 0.9     |         | 1.0      |        | 2.2      | ns   |
| t <sub>EABCO</sub>                                                    |         | 0.4     |         | 0.5      |        | 0.6      | ns   |
| t <sub>EABBYPASS</sub>                                                |         | 1.3     |         | 1.5      |        | 1.9      | ns   |
| t <sub>EABSU</sub>                                                    | 1.3     |         | 1.5     |          | 1.8    |          | ns   |
| t <sub>EABH</sub>                                                     | 1.8     |         | 2.0     |          | 2.5    |          | ns   |
| t <sub>AA</sub>                                                       |         | 7.8     |         | 8.7      |        | 10.7     | ns   |
| t <sub>WP</sub>                                                       | 5.2     |         | 5.8     |          | 7.2    |          | ns   |
| t <sub>WDSU</sub>                                                     | 1.4     |         | 1.6     |          | 2.0    |          | ns   |
| t <sub>WDH</sub>                                                      | 0.3     |         | 0.3     |          | 0.4    |          | ns   |
| t <sub>WASU</sub>                                                     | 0.4     |         | 0.5     |          | 0.6    |          | ns   |
| t <sub>WAH</sub>                                                      | 0.9     |         | 1.0     |          | 1.2    |          | ns   |
| t <sub>WO</sub>                                                       |         | 4.5     |         | 5.0      |        | 6.2      | ns   |
| t <sub>DD</sub>                                                       |         | 4.5     |         | 5.0      |        | 6.2      | ns   |
| t <sub>EABOUT</sub>                                                   |         | 0.4     |         | 0.5      |        | 0.6      | ns   |
| t <sub>EABCH</sub>                                                    | 4.0     |         | 4.0     |          | 4.0    |          | ns   |
| t <sub>EABCL</sub>                                                    | 5.2     |         | 5.8     |          | 7.2    |          | ns   |

#### Notes to tables:

- (1) All timing parameters are described in Tables 32 through 38 in this data sheet.
- (2) Using an LE to register the signal may provide a lower setup time.
- (3) This parameter is specified by characterization.

Tables 64 through  $70\,show\,EPF10K100$  device internal and external timing parameters.

| Symbol              | -3DX Spe | eed Grade | -3 Speed Grade |     | -4 Spee | ed Grade | Unit |
|---------------------|----------|-----------|----------------|-----|---------|----------|------|
|                     | Min      | Max       | Min            | Max | Min     | Max      |      |
| t <sub>LUT</sub>    |          | 1.5       |                | 1.5 |         | 2.0      | ns   |
| t <sub>CLUT</sub>   |          | 0.4       |                | 0.4 |         | 0.5      | ns   |
| t <sub>RLUT</sub>   |          | 1.6       |                | 1.6 |         | 2.0      | ns   |
| t <sub>PACKED</sub> |          | 0.9       |                | 0.9 |         | 1.3      | ns   |
| t <sub>EN</sub>     |          | 0.9       |                | 0.9 |         | 1.2      | ns   |
| t <sub>CICO</sub>   |          | 0.2       |                | 0.2 |         | 0.3      | ns   |
| t <sub>CGEN</sub>   |          | 1.1       |                | 1.1 |         | 1.4      | ns   |
| t <sub>CGENR</sub>  |          | 1.2       |                | 1.2 |         | 1.5      | ns   |
| t <sub>CASC</sub>   |          | 1.1       |                | 1.1 |         | 1.3      | ns   |
| t <sub>C</sub>      |          | 0.8       |                | 0.8 |         | 1.0      | ns   |
| t <sub>CO</sub>     |          | 1.0       |                | 1.0 |         | 1.4      | ns   |
| t <sub>COMB</sub>   |          | 0.5       |                | 0.5 |         | 0.7      | ns   |
| t <sub>SU</sub>     | 2.1      |           | 2.1            |     | 2.6     |          | ns   |
| t <sub>H</sub>      | 2.3      |           | 2.3            |     | 3.1     |          | ns   |
| t <sub>PRE</sub>    |          | 1.0       |                | 1.0 |         | 1.4      | ns   |
| t <sub>CLR</sub>    |          | 1.0       |                | 1.0 |         | 1.4      | ns   |
| t <sub>CH</sub>     | 4.0      |           | 4.0            |     | 4.0     |          | ns   |
| t <sub>CL</sub>     | 4.0      |           | 4.0            |     | 4.0     |          | ns   |

| Table 68. EPF10K100 Device Interconnect Timing Microparameters         Note (1) |                  |      |         |                |     |         |      |
|---------------------------------------------------------------------------------|------------------|------|---------|----------------|-----|---------|------|
| Symbol                                                                          | -3DX Speed Grade |      | -3 Spee | -3 Speed Grade |     | d Grade | Unit |
|                                                                                 | Min              | Мах  | Min     | Max            | Min | Max     |      |
| t <sub>DIN2IOE</sub>                                                            |                  | 10.3 |         | 10.3           |     | 12.2    | ns   |
| t <sub>DIN2LE</sub>                                                             |                  | 4.8  |         | 4.8            |     | 6.0     | ns   |
| t <sub>DIN2DATA</sub>                                                           |                  | 7.3  |         | 7.3            |     | 11.0    | ns   |
| <i>t<sub>DCLK2IOE</sub></i> without ClockLock or<br>ClockBoost circuitry        |                  | 6.2  |         | 6.2            |     | 7.7     | ns   |
| <i>t<sub>DCLK2IOE</sub></i> with ClockLock or ClockBoost circuitry              |                  | 2.3  |         | _              |     | _       | ns   |
| <i>t<sub>DCLK2LE</sub></i> without ClockLock or ClockBoost circuitry            |                  | 4.8  |         | 4.8            |     | 6.0     | ns   |
| <i>t<sub>DCLK2LE</sub></i> with ClockLock or ClockBoost circuitry               |                  | 2.3  |         | _              |     | -       | ns   |
| t <sub>SAMELAB</sub>                                                            |                  | 0.4  |         | 0.4            |     | 0.5     | ns   |
| t <sub>SAMEROW</sub>                                                            |                  | 4.9  |         | 4.9            |     | 5.5     | ns   |
| t <sub>SAMECOLUMN</sub>                                                         |                  | 5.1  |         | 5.1            |     | 5.4     | ns   |
| t <sub>DIFFROW</sub>                                                            |                  | 10.0 |         | 10.0           |     | 10.9    | ns   |
| t <sub>TWOROWS</sub>                                                            |                  | 14.9 |         | 14.9           |     | 16.4    | ns   |
| t <sub>LEPERIPH</sub>                                                           |                  | 6.9  |         | 6.9            |     | 8.1     | ns   |
| t <sub>LABCARRY</sub>                                                           |                  | 0.9  |         | 0.9            |     | 1.1     | ns   |
| t <sub>LABCASC</sub>                                                            |                  | 3.0  |         | 3.0            |     | 3.2     | ns   |

#### Altera Corporation

#### FLEX 10K Embedded Programmable Logic Device Family Data Sheet

| Table 80. EPF10K130V Device EAB Internal Microparameters       Note (1) |         |                |     |                |     |                |    |
|-------------------------------------------------------------------------|---------|----------------|-----|----------------|-----|----------------|----|
| Symbol                                                                  | -2 Spee | -2 Speed Grade |     | -3 Speed Grade |     | -4 Speed Grade |    |
|                                                                         | Min     | Мах            | Min | Max            | Min | Max            |    |
| t <sub>EABDATA1</sub>                                                   |         | 1.9            |     | 2.4            |     | 2.4            | ns |
| t <sub>EABDATA2</sub>                                                   |         | 3.7            |     | 4.7            |     | 4.7            | ns |
| t <sub>EABWE1</sub>                                                     |         | 1.9            |     | 2.4            |     | 2.4            | ns |
| t <sub>EABWE2</sub>                                                     |         | 3.7            |     | 4.7            |     | 4.7            | ns |
| t <sub>EABCLK</sub>                                                     |         | 0.7            |     | 0.9            |     | 0.9            | ns |
| t <sub>EABCO</sub>                                                      |         | 0.5            |     | 0.6            |     | 0.6            | ns |
| t <sub>EABBYPASS</sub>                                                  |         | 0.6            |     | 0.8            |     | 0.8            | ns |
| t <sub>EABSU</sub>                                                      | 1.4     |                | 1.8 |                | 1.8 |                | ns |
| t <sub>EABH</sub>                                                       | 0.0     |                | 0.0 |                | 0.0 |                | ns |
| t <sub>AA</sub>                                                         |         | 5.6            |     | 7.1            |     | 7.1            | ns |
| t <sub>WP</sub>                                                         | 3.7     |                | 4.7 |                | 4.7 |                | ns |
| t <sub>WDSU</sub>                                                       | 4.6     |                | 5.9 |                | 5.9 |                | ns |
| t <sub>WDH</sub>                                                        | 0.0     |                | 0.0 |                | 0.0 |                | ns |
| t <sub>WASU</sub>                                                       | 3.9     |                | 5.0 |                | 5.0 |                | ns |
| t <sub>WAH</sub>                                                        | 0.0     |                | 0.0 |                | 0.0 |                | ns |
| t <sub>WO</sub>                                                         |         | 5.6            |     | 7.1            |     | 7.1            | ns |
| t <sub>DD</sub>                                                         |         | 5.6            |     | 7.1            |     | 7.1            | ns |
| t <sub>EABOUT</sub>                                                     |         | 2.4            |     | 3.1            |     | 3.1            | ns |
| t <sub>EABCH</sub>                                                      | 4.0     |                | 4.0 |                | 4.0 |                | ns |
| t <sub>EABCL</sub>                                                      | 4.0     |                | 4.7 |                | 4.7 |                | ns |

| Table 88. EPF10K10A Device EAB Internal Timing Macroparameters       Note (1) |         |          |         |         |         |      |    |
|-------------------------------------------------------------------------------|---------|----------|---------|---------|---------|------|----|
| Symbol                                                                        | -1 Spee | ed Grade | -2 Spee | d Grade | -3 Spee | Unit |    |
|                                                                               | Min     | Max      | Min     | Max     | Min     | Max  |    |
| t <sub>EABAA</sub>                                                            |         | 8.1      |         | 9.8     |         | 13.1 | ns |
| t <sub>EABRCCOMB</sub>                                                        | 8.1     |          | 9.8     |         | 13.1    |      | ns |
| t <sub>EABRCREG</sub>                                                         | 5.8     |          | 6.9     |         | 9.3     |      | ns |
| t <sub>EABWP</sub>                                                            | 2.0     |          | 2.4     |         | 3.2     |      | ns |
| t <sub>EABWCCOMB</sub>                                                        | 3.5     |          | 4.2     |         | 5.6     |      | ns |
| t <sub>EABWCREG</sub>                                                         | 9.4     |          | 11.2    |         | 14.8    |      | ns |
| t <sub>EABDD</sub>                                                            |         | 6.9      |         | 8.3     |         | 11.0 | ns |
| t <sub>EABDATACO</sub>                                                        |         | 1.3      |         | 1.5     |         | 2.0  | ns |
| t <sub>EABDATASU</sub>                                                        | 2.4     |          | 3.0     |         | 3.9     |      | ns |
| t <sub>EABDATAH</sub>                                                         | 0.0     |          | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWESU</sub>                                                          | 4.1     |          | 4.9     |         | 6.5     |      | ns |
| t <sub>EABWEH</sub>                                                           | 0.0     |          | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWDSU</sub>                                                          | 1.4     |          | 1.6     |         | 2.2     |      | ns |
| t <sub>EABWDH</sub>                                                           | 0.0     |          | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWASU</sub>                                                          | 2.5     |          | 3.0     |         | 4.1     |      | ns |
| t <sub>EABWAH</sub>                                                           | 0.0     |          | 0.0     |         | 0.0     |      | ns |
| t <sub>EABWO</sub>                                                            |         | 6.2      |         | 7.5     |         | 9.9  | ns |

| FLEX 10K Embedded Programmable | Logic Device Family | Data Sheet |
|--------------------------------|---------------------|------------|
|--------------------------------|---------------------|------------|

| Table 95. EPF10K30A Device EAB Internal Timing Macroparameters       Note (1) |         |                |      |                |      |                |    |  |
|-------------------------------------------------------------------------------|---------|----------------|------|----------------|------|----------------|----|--|
| Symbol                                                                        | -1 Spee | -1 Speed Grade |      | -2 Speed Grade |      | -3 Speed Grade |    |  |
|                                                                               | Min     | Мах            | Min  | Max            | Min  | Max            |    |  |
| t <sub>EABAA</sub>                                                            |         | 9.7            |      | 11.6           |      | 16.2           | ns |  |
| t <sub>EABRCCOMB</sub>                                                        | 9.7     |                | 11.6 |                | 16.2 |                | ns |  |
| t <sub>EABRCREG</sub>                                                         | 5.9     |                | 7.1  |                | 9.7  |                | ns |  |
| t <sub>EABWP</sub>                                                            | 3.8     |                | 4.5  |                | 5.9  |                | ns |  |
| t <sub>EABWCCOMB</sub>                                                        | 4.0     |                | 4.7  |                | 6.3  |                | ns |  |
| t <sub>EABWCREG</sub>                                                         | 9.8     |                | 11.6 |                | 16.6 |                | ns |  |
| t <sub>EABDD</sub>                                                            |         | 9.2            |      | 11.0           |      | 16.1           | ns |  |
| t <sub>EABDATACO</sub>                                                        |         | 1.7            |      | 2.1            |      | 3.4            | ns |  |
| t <sub>EABDATASU</sub>                                                        | 2.3     |                | 2.7  |                | 3.5  |                | ns |  |
| t <sub>EABDATAH</sub>                                                         | 0.0     |                | 0.0  |                | 0.0  |                | ns |  |
| t <sub>EABWESU</sub>                                                          | 3.3     |                | 3.9  |                | 4.9  |                | ns |  |
| t <sub>EABWEH</sub>                                                           | 0.0     |                | 0.0  |                | 0.0  |                | ns |  |
| t <sub>EABWDSU</sub>                                                          | 3.2     |                | 3.8  |                | 5.0  |                | ns |  |
| t <sub>EABWDH</sub>                                                           | 0.0     |                | 0.0  |                | 0.0  |                | ns |  |
| t <sub>EABWASU</sub>                                                          | 3.7     |                | 4.4  |                | 5.1  |                | ns |  |
| t <sub>EABWAH</sub>                                                           | 0.0     |                | 0.0  |                | 0.0  |                | ns |  |
| t <sub>EABWO</sub>                                                            |         | 6.1            |      | 7.3            |      | 11.3           | ns |  |





Multiple FLEX 10K devices can be configured in any of the five configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 116. Data Sources for Configuration |                                                                                                                         |  |  |  |  |  |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Configuration Scheme                      | Data Source                                                                                                             |  |  |  |  |  |
| Configuration device                      | EPC1, EPC2, EPC16, or EPC1441 configuration device                                                                      |  |  |  |  |  |
| Passive serial (PS)                       | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or serial data source                                       |  |  |  |  |  |
| Passive parallel asynchronous (PPA)       | Parallel data source                                                                                                    |  |  |  |  |  |
| Passive parallel synchronous (PPS)        | Parallel data source                                                                                                    |  |  |  |  |  |
| JTAG                                      | BitBlaster, MasterBlaster, or ByteBlasterMV download cable, or microprocessor with Jam STAPL file or Jam Byte-Code file |  |  |  |  |  |

# Device Pin-Outs

Revision History The information contained in the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet* version 4.2 supersedes information published in previous versions.

See the Altera web site (http://www.altera.com) or the Altera Digital

# **Version 4.2 Changes**

Library for pin-out information.

The following change was made to version 4.2 of the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet*: updated Figure 13.

# Version 4.1 Changes

The following changes were made to version 4.1 of the *FLEX 10K Embedded Programmable Logic Device Family Data Sheet.* 

- Updated General Description section
- Updated I/O Element section
- Updated SameFrame Pin-Outs section
- Updated Figure 16
- Updated Tables 13 and 116
- Added Note 9 to Table 19
- Added Note 10 to Table 24
- Added Note 10 to Table 28