Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 624 | | Number of Logic Elements/Cells | 4992 | | Total RAM Bits | 24576 | | Number of I/O | 189 | | Number of Gates | 158000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 240-BFQFP Exposed Pad | | Supplier Device Package | 240-RQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k100arc240-1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The FLEX 10K architecture is similar to that of embedded gate arrays, the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. In addition, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays provide reduced die area and increased speed compared to standard gate arrays. However, embedded megafunctions typically cannot be customized, limiting the designer's options. In contrast, FLEX 10K devices are programmable, providing the designer with full control over embedded megafunctions and general logic while facilitating iterative design changes during debugging. Each FLEX 10K device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), microcontroller, wide-data-path manipulation, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array: it is used to implement general logic, such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. FLEX 10K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, EPC16, and EPC1441 configuration devices, which configure FLEX 10K devices via a serial data stream. Configuration data can also be downloaded from system RAM or from Altera's BitBlaster™ serial download cable or ByteBlasterMV™ parallel port download cable. After a FLEX 10K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 320 ms, real-time changes can be made during system operation. FLEX 10K devices contain an optimized interface that permits microprocessors to configure FLEX 10K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10K device as memory and configure the device by writing to a virtual memory location, making it very easy for the designer to reconfigure the device. The logic array consists of logic array blocks (LABs). Each LAB contains eight LEs and a local interconnect. An LE consists of a 4-input look-up table (LUT), a programmable flipflop, and dedicated signal paths for carry and cascade functions. The eight LEs can be used to create medium-sized blocks of logic—8-bit counters, address decoders, or state machines—or combined across LABs to create larger logic blocks. Each LAB represents about 96 usable gates of logic. Signal interconnections within FLEX 10K devices and to and from device pins are provided by the FastTrack Interconnect, a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack Interconnect. Each IOE contains a bidirectional I/O buffer and a flipflop that can be used as either an output or input register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. As inputs, they provide setup times as low as 1.6 ns and hold times of 0 ns; as outputs, these registers provide clock-to-output times as low as 5.3 ns. IOEs provide a variety of features, such as JTAG BST support, slew-rate control, tri-state buffers, and open-drain outputs. Figure 1 shows a block diagram of the FLEX 10K architecture. Each group of LEs is combined into an LAB; LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect. IOEs are located at the end of each row and column of the FastTrack Interconnect. Embedded Array Block (EAB) I/O Element IOE (10E) Column Logic Array Interconnect EAB Logic Array Block (LAB) Logic Element (LE) Row EAB Interconnect Local Interconnect Logic Array IOE IOE IOE IOE IOE IOE IOE Embedded Array Figure 1. FLEX 10K Device Block Diagram FLEX 10K devices provide six dedicated inputs that drive the flipflops' control inputs to ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. # **Embedded Array Block** The EAB is a flexible block of RAM with registers on the input and output ports, and is used to implement common gate array megafunctions. The EAB is also suitable for functions such as multipliers, vector scalars, and error correction circuits, because it is large and flexible. These functions can be combined in applications such as digital filters and microcontrollers. Larger blocks of RAM are created by combining multiple EABs. For example, two $256 \times 8$ RAM blocks can be combined to form a $256 \times 16$ RAM block; two $512 \times 4$ blocks of RAM can be combined to form a $512 \times 8$ RAM block. See Figure 3. Figure 3. Examples of Combining EABs If necessary, all EABs in a device can be cascaded to form a single RAM block. EABs can be cascaded to form RAM blocks of up to 2,048 words without impacting timing. Altera's software automatically combines EABs to meet a designer's RAM specifications. EABs provide flexible options for driving and controlling clock signals. Different clocks can be used for the EAB inputs and outputs. Registers can be independently inserted on the data input, EAB output, or the address and WE inputs. The global signals and the EAB local interconnect can drive the WE signal. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control the WE signal or the EAB clock signals. Each EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs. See Figure 4. ### LE Operating Modes The FLEX 10K LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions which use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. Figure 9 shows the LE operating modes. During compilation, the Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset In addition to the six clear and preset modes, FLEX 10K devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 10 shows examples of how to enter a section of a design for the desired functionality. Figure 10. LE Clear & Preset Modes # **Asynchronous Load with Clear** #### labctrl1 (Asynchronous Load) PRN data3 (Data) NOT CLRN labctrl2 (Clear) Chip-Wide Reset #### **Asynchronous Load without Clear or Preset** #### **Asynchronous Load with Preset** ## Asynchronous Clear The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to V<sub>CC</sub> to deactivate it. | Table 15. 32-Bit FLEX 10K Device | e IDCODE | Note (1) | | | | | | | | | |----------------------------------|---------------------|--------------------------|--------------------------------------|------------------|--|--|--|--|--|--| | Device | IDCODE (32 Bits) | | | | | | | | | | | | Version<br>(4 Bits) | Part Number<br>(16 Bits) | Manufacturer's Identity<br>(11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | | EPF10K10, EPF10K10A | 0000 | 0001 0000 0001 0000 | 00001101110 | 1 | | | | | | | | EPF10K20 | 0000 | 0001 0000 0010 0000 | 00001101110 | 1 | | | | | | | | EPF10K30, EPF10K30A | 0000 | 0001 0000 0011 0000 | 00001101110 | 1 | | | | | | | | EPF10K40 | 0000 | 0001 0000 0100 0000 | 00001101110 | 1 | | | | | | | | EPF10K50, EPF10K50V | 0000 | 0001 0000 0101 0000 | 00001101110 | 1 | | | | | | | | EPF10K70 | 0000 | 0001 0000 0111 0000 | 00001101110 | 1 | | | | | | | | EPF10K100, EPF10K100A | 0000 | 0000 0001 0000 0000 | 00001101110 | 1 | | | | | | | | EPF10K130V | 0000 | 0000 0001 0011 0000 | 00001101110 | 1 | | | | | | | | EPF10K250A | 0000 | 0000 0010 0101 0000 | 00001101110 | 1 | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. FLEX 10K devices include weak pull-ups on JTAG pins. For more information, see the following documents: - Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) - BitBlaster Serial Download Cable Data Sheet - ByteBlasterMV Parallel Port Download Cable Data Sheet - Jam Programming & Test Language Specification | Table 1 | 8. FLEX 10K 5.0-V Device Reco | mmended Operating Conditions | | | | |--------------------|-----------------------------------------------------|------------------------------|-------------|--------------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 5.0-V operation | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | VI | Input voltage | | -0.5 | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | °C | | T <sub>J</sub> | Operating temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Symbol | Parameter | Conditions | |------------------------|------------------------------------------------------|------------| | t <sub>EABDATA1</sub> | Data or address delay to EAB for combinatorial input | | | t <sub>EABDATA2</sub> | Data or address delay to EAB for registered input | | | t <sub>EABWE1</sub> | Write enable delay to EAB for combinatorial input | | | t <sub>EABWE2</sub> | Write enable delay to EAB for registered input | | | t <sub>EABCLK</sub> | EAB register clock delay | | | t <sub>EABCO</sub> | EAB register clock-to-output delay | | | t <sub>EABBYPASS</sub> | Bypass register delay | | | t <sub>EABSU</sub> | EAB register setup time before clock | | | t <sub>EABH</sub> | EAB register hold time after clock | | | $t_{AA}$ | Address access delay | | | $t_{WP}$ | Write pulse width | | | t <sub>WDSU</sub> | Data setup time before falling edge of write pulse | (5) | | t <sub>WDH</sub> | Data hold time after falling edge of write pulse | (5) | | t <sub>WASU</sub> | Address setup time before rising edge of write pulse | (5) | | t <sub>WAH</sub> | Address hold time after falling edge of write pulse | (5) | | $t_{WO}$ | Write enable to data output valid delay | | | t <sub>DD</sub> | Data-in to data-out valid delay | | | t <sub>EABOUT</sub> | Data-out delay | | | t <sub>EABCH</sub> | Clock high time | | | t <sub>EABCL</sub> | Clock low time | | | Symbol | -2 Spee | -2 Speed Grade | | ed Grade | -4 Spec | Unit | | |------------------------|---------|----------------|-----|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.3 | | 1.5 | | 1.9 | ns | | t <sub>EABDATA2</sub> | | 4.3 | | 4.8 | | 6.0 | ns | | t <sub>EABWE1</sub> | | 0.9 | | 1.0 | | 1.2 | ns | | t <sub>EABWE2</sub> | | 4.5 | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 0.9 | | 1.0 | | 2.2 | ns | | t <sub>EABCO</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 1.3 | | 1.5 | | 1.9 | ns | | t <sub>EABSU</sub> | 1.3 | | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 1.8 | | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 7.8 | | 8.7 | | 10.7 | ns | | $t_{WP}$ | 5.2 | | 5.8 | | 7.2 | | ns | | $t_{WDSU}$ | 1.4 | | 1.6 | | 2.0 | | ns | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>WAH</sub> | 0.9 | | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 4.5 | | 5.0 | | 6.2 | ns | | $t_{DD}$ | | 4.5 | | 5.0 | | 6.2 | ns | | t <sub>EABOUT</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 5.2 | | 5.8 | | 7.2 | | ns | | Table 61. EPF10K70 Device Interconnect Timing Microparameters Note (1) | | | | | | | | | |------------------------------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--| | Symbol | -2 Spec | ed Grade | -3 Spec | ed Grade | -4 Spec | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>DIN2IOE</sub> | | 6.6 | | 7.3 | | 8.8 | ns | | | t <sub>DIN2LE</sub> | | 4.2 | | 4.8 | | 6.0 | ns | | | t <sub>DIN2DATA</sub> | | 6.5 | | 7.1 | | 10.8 | ns | | | t <sub>DCLK2IOE</sub> | | 5.5 | | 6.2 | | 7.7 | ns | | | t <sub>DCLK2LE</sub> | | 4.2 | | 4.8 | | 6.0 | ns | | | t <sub>SAMELAB</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | | t <sub>SAMEROW</sub> | | 4.8 | | 4.9 | | 5.5 | ns | | | t <sub>SAME</sub> COLUMN | | 3.3 | | 3.4 | | 3.7 | ns | | | t <sub>DIFFROW</sub> | | 8.1 | | 8.3 | | 9.2 | ns | | | t <sub>TWOROWS</sub> | | 12.9 | | 13.2 | | 14.7 | ns | | | t <sub>LEPERIPH</sub> | | 5.5 | | 5.7 | | 6.5 | ns | | | t <sub>LABCARRY</sub> | | 0.8 | | 0.9 | | 1.1 | ns | | | t <sub>LABCASC</sub> | | 2.7 | | 3.0 | | 3.2 | ns | | | Table 62. EPF10K70 L | Table 62. EPF10K70 Device External Timing Parameters Note (1) | | | | | | | | | | | |----------------------------|---------------------------------------------------------------|---------|---------|---------|---------|------|----|--|--|--|--| | Symbol | -2 Spee | d Grade | -3 Spee | d Grade | -4 Spee | Unit | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>DRR</sub> | | 17.2 | | 19.1 | | 24.2 | ns | | | | | | t <sub>INSU</sub> (2), (3) | 6.6 | | 7.3 | | 8.0 | | ns | | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | | t <sub>оитсо</sub> (3) | 2.0 | 9.9 | 2.0 | 11.1 | 2.0 | 14.3 | ns | | | | | | Table 63. EPF10K70 Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | |---------------------------------------------------------------------------------|---------|----------|--------|----------|------------------|------|----|--|--| | Symbol | -2 Spee | ed Grade | -3 Spe | ed Grade | -4 Speed Grade U | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSUBIDIR</sub> | 7.4 | | 8.1 | | 10.4 | | ns | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 9.9 | 2.0 | 11.1 | 2.0 | 14.3 | ns | | | | t <sub>XZBIDIR</sub> | | 13.7 | | 15.4 | | 18.5 | ns | | | | t <sub>ZXBIDIR</sub> | | 13.7 | | 15.4 | | 18.5 | ns | | | | Symbol | -3DX Spe | ed Grade | -3 Speed Grade | | -4 Speed Grade | | Unit | |-------------------------------------------------------------------|----------|----------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 10.3 | | 10.3 | | 12.2 | ns | | t <sub>DIN2LE</sub> | | 4.8 | | 4.8 | | 6.0 | ns | | t <sub>DIN2DATA</sub> | | 7.3 | | 7.3 | | 11.0 | ns | | t <sub>DCLK2IOE</sub> without ClockLock or ClockBoost circuitry | | 6.2 | | 6.2 | | 7.7 | ns | | $t_{DCLK2IOE}$ with ClockLock or ClockBoost circuitry | | 2.3 | | _ | | _ | ns | | t <sub>DCLK2LE</sub> without ClockLock or<br>ClockBoost circuitry | | 4.8 | | 4.8 | | 6.0 | ns | | $t_{DCLK2LE}$ with ClockLock or ClockBoost circuitry | | 2.3 | | _ | | _ | ns | | <sup>t</sup> SAMELAB | | 0.4 | | 0.4 | | 0.5 | ns | | <sup>t</sup> SAMEROW | | 4.9 | | 4.9 | | 5.5 | ns | | <sup>t</sup> SAMECOLUMN | | 5.1 | | 5.1 | | 5.4 | ns | | t <sub>DIFFROW</sub> | | 10.0 | | 10.0 | | 10.9 | ns | | t <sub>TWOROWS</sub> | | 14.9 | | 14.9 | | 16.4 | ns | | t <sub>LEPERIPH</sub> | | 6.9 | | 6.9 | | 8.1 | ns | | t <sub>LABCARRY</sub> | | 0.9 | | 0.9 | | 1.1 | ns | | t <sub>LABCASC</sub> | | 3.0 | | 3.0 | | 3.2 | ns | | Table 72. EPI | F10K50V D | evice IOE T | iming Mic | roparamet | ers No | ote (1) | | | | |---------------------|-----------|----------------|-----------|-----------|---------|----------|---------|---------|------| | Symbol | -1 Spec | -1 Speed Grade | | d Grade | -3 Spee | ed Grade | -4 Spee | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.2 | | 1.6 | | 1.9 | | 2.1 | ns | | $t_{IOC}$ | | 0.3 | | 0.4 | | 0.5 | | 0.5 | ns | | t <sub>IOCO</sub> | | 0.3 | | 0.3 | | 0.4 | | 0.4 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | | 0.0 | | 0.0 | ns | | $t_{IOSU}$ | 2.8 | | 2.8 | | 3.4 | | 3.9 | | ns | | t <sub>IOH</sub> | 0.7 | | 0.8 | | 1.0 | | 1.4 | | ns | | t <sub>IOCLR</sub> | | 0.5 | | 0.6 | | 0.7 | | 0.7 | ns | | t <sub>OD1</sub> | | 2.8 | | 3.2 | | 3.9 | | 4.7 | ns | | t <sub>OD2</sub> | | _ | | _ | | _ | | _ | ns | | t <sub>OD3</sub> | | 6.5 | | 6.9 | | 7.6 | | 8.4 | ns | | $t_{XZ}$ | | 2.8 | | 3.1 | | 3.8 | | 4.6 | ns | | $t_{ZX1}$ | | 2.8 | | 3.1 | | 3.8 | | 4.6 | ns | | $t_{ZX2}$ | | _ | | _ | | _ | | _ | ns | | $t_{ZX3}$ | | 6.5 | | 6.8 | | 7.5 | | 8.3 | ns | | t <sub>INREG</sub> | | 5.0 | | 5.7 | | 7.0 | | 9.0 | ns | | t <sub>IOFD</sub> | | 1.5 | | 1.9 | | 2.3 | | 2.7 | ns | | t <sub>INCOMB</sub> | | 1.5 | | 1.9 | | 2.3 | | 2.7 | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables 78 through 84 show EPF10K130V device internal and external timing parameters. | Symbol | -2 Spee | -2 Speed Grade | | ed Grade | -4 Spee | Unit | | |---------------------|---------|----------------|-----|----------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.3 | | 1.8 | | 2.3 | ns | | t <sub>CLUT</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>RLUT</sub> | | 1.2 | | 1.7 | | 2.2 | ns | | t <sub>PACKED</sub> | | 0.5 | | 0.6 | | 0.7 | ns | | $t_{EN}$ | | 0.6 | | 0.8 | | 1.0 | ns | | $t_{CICO}$ | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>CGENR</sub> | | 0.7 | | 1.0 | | 1.3 | ns | | $t_{CASC}$ | | 0.9 | | 1.2 | | 1.5 | ns | | $t_{\rm C}$ | | 1.9 | | 2.4 | | 3.0 | ns | | $t_{CO}$ | | 0.6 | | 0.9 | | 1.1 | ns | | t <sub>COMB</sub> | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>SU</sub> | 0.2 | | 0.2 | | 0.3 | | ns | | t <sub>H</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>PRE</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CLR</sub> | | 2.4 | | 3.1 | | 3.9 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | 4.0 | | ns | | Symbol | -2 Spee | ed Grade | -3 Speed Grade | | -4 Spee | d Grade | Unit | |--------------------------|---------|----------|----------------|------|---------|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 8.0 | | 9.0 | | 9.5 | ns | | t <sub>DIN2LE</sub> | | 2.4 | | 3.0 | | 3.1 | ns | | t <sub>DIN2DATA</sub> | | 5.0 | | 6.3 | | 7.4 | ns | | t <sub>DCLK2IOE</sub> | | 3.6 | | 4.6 | | 5.1 | ns | | t <sub>DCLK2LE</sub> | | 2.4 | | 3.0 | | 3.1 | ns | | t <sub>SAMELAB</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>SAMEROW</sub> | | 4.5 | | 5.3 | | 6.5 | ns | | t <sub>SAME</sub> COLUMN | | 9.0 | | 9.5 | | 9.7 | ns | | t <sub>DIFFROW</sub> | | 13.5 | | 14.8 | | 16.2 | ns | | t <sub>TWOROWS</sub> | | 18.0 | | 20.1 | | 22.7 | ns | | t <sub>LEPERIPH</sub> | | 8.1 | | 8.6 | | 9.5 | ns | | t <sub>LABCARRY</sub> | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>LABCASC</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | Table 83. EPF10K130V Device External Timing Parameters Note (1) | | | | | | | | | | |-----------------------------------------------------------------|---------|----------|---------|---------|---------|------|----|--|--| | Symbol | -2 Spec | ed Grade | -3 Spee | d Grade | -4 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>DRR</sub> | | 15.0 | | 19.1 | | 24.2 | ns | | | | t <sub>INSU</sub> (2), (3) | 6.9 | | 8.6 | | 11.0 | | ns | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | t <sub>оитсо</sub> (3) | 2.0 | 7.8 | 2.0 | 9.9 | 2.0 | 11.3 | ns | | | | Table 84. EPF10K130V Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | |-------------------------------------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--| | Symbol | -2 Spec | ed Grade | -3 Spec | ed Grade | -4 Spee | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> | 6.7 | | 8.5 | | 10.8 | | ns | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>OUTCOBIDIR</sub> | 2.0 | 6.9 | 2.0 | 8.8 | 2.0 | 10.2 | ns | | | t <sub>XZBIDIR</sub> | | 12.9 | | 16.4 | | 19.3 | ns | | | t <sub>ZXBIDIR</sub> | | 12.9 | | 16.4 | | 19.3 | ns | | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | |------------------------|---------|---------|---------|---------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 3.3 | | 3.9 | | 5.2 | ns | | t <sub>EABDATA2</sub> | | 1.0 | | 1.3 | | 1.7 | ns | | t <sub>EABWE1</sub> | | 2.6 | | 3.1 | | 4.1 | ns | | t <sub>EABWE2</sub> | | 2.7 | | 3.2 | | 4.3 | ns | | t <sub>EABCLK</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABCO</sub> | | 1.2 | | 1.4 | | 1.8 | ns | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.2 | | 0.2 | ns | | t <sub>EABSU</sub> | 1.4 | | 1.7 | | 2.2 | | ns | | t <sub>EABH</sub> | 0.1 | | 0.1 | | 0.1 | | ns | | $t_{AA}$ | | 4.5 | | 5.4 | | 7.3 | ns | | $t_{WP}$ | 2.0 | | 2.4 | | 3.2 | | ns | | t <sub>WDSU</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | t <sub>WDH</sub> | 0.5 | | 0.6 | | 0.7 | | ns | | t <sub>WASU</sub> | 0.6 | | 0.7 | | 0.9 | | ns | | t <sub>WAH</sub> | 0.9 | | 1.1 | | 1.5 | | ns | | $t_{WO}$ | | 3.3 | | 3.9 | | 5.2 | ns | | $t_{DD}$ | | 3.3 | | 3.9 | | 5.2 | ns | | t <sub>EABOUT</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABCH</sub> | 3.0 | | 3.5 | | 4.0 | | ns | | t <sub>EABCL</sub> | 3.03 | | 3.5 | | 4.0 | | ns | | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade -3 S | | d Grade | Unit | |--------------------------|---------|---------|---------|---------------------|-----|---------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 4.2 | | 5.0 | | 6.5 | ns | | t <sub>DIN2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>DIN2DATA</sub> | | 4.3 | | 5.2 | | 7.1 | ns | | t <sub>DCLK2IOE</sub> | | 4.2 | | 4.9 | | 6.6 | ns | | t <sub>DCLK2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 2.2 | | 2.4 | | 2.9 | ns | | t <sub>SAME</sub> COLUMN | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>DIFFROW</sub> | | 3.0 | | 3.4 | | 4.3 | ns | | t <sub>TWOROWS</sub> | | 5.2 | | 5.8 | | 7.2 | ns | | t <sub>LEPERIPH</sub> | | 1.8 | | 2.2 | | 2.8 | ns | | t <sub>LABCARRY</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.5 | ns | | Table 90. EPF10K10A External Reference Timing Parameters Note (1) | | | | | | | | | |-------------------------------------------------------------------|---------|----------|---------|----------|---------|----------------|----|--| | Symbol | -1 Spec | ed Grade | -2 Spec | ed Grade | -3 Spee | -3 Speed Grade | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>DRR</sub> | | 10.0 | | 12.0 | | 16.0 | ns | | | t <sub>INSU</sub> (2), (3) | 1.6 | | 2.1 | | 2.8 | | ns | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>outco</sub> (3) | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | Table 91. EPF10K10A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | |------------------------------------------------------------------------------------|---------|----------|---------|----------|---------|------|----|--| | Symbol | -2 Spec | ed Grade | -3 Spec | ed Grade | -4 Spee | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>INSUBIDIR</sub> | 2.4 | | 3.3 | | 4.5 | | ns | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | toutcobidir | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | t <sub>XZBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | t <sub>ZXBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Speed Grade | | Unit | |------------------------|---------|---------|---------|---------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.3 | | 1.5 | | 1.7 | ns | | t <sub>EABDATA2</sub> | | 1.3 | | 1.5 | | 1.7 | ns | | t <sub>EABWE1</sub> | | 0.9 | | 1.1 | | 1.3 | ns | | t <sub>EABWE2</sub> | | 5.0 | | 5.7 | | 6.7 | ns | | t <sub>EABCLK</sub> | | 0.6 | | 0.7 | | 0.8 | ns | | t <sub>EABCO</sub> | | 0.0 | | 0.0 | | 0.0 | ns | | t <sub>EABBYPASS</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABSU</sub> | 3.8 | | 4.3 | | 5.0 | | ns | | t <sub>EABH</sub> | 0.7 | | 0.8 | | 0.9 | | ns | | $t_{AA}$ | | 4.5 | | 5.0 | | 5.9 | ns | | $t_{WP}$ | 5.6 | | 6.4 | | 7.5 | | ns | | t <sub>WDSU</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | t <sub>WDH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WASU</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | t <sub>WAH</sub> | 0.1 | | 0.1 | | 0.2 | | ns | | $t_{WO}$ | | 4.1 | | 4.6 | | 5.5 | ns | | t <sub>DD</sub> | | 4.1 | | 4.6 | | 5.5 | ns | | t <sub>EABOUT</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>EABCH</sub> | 2.5 | | 3.0 | | 3.5 | | ns | | t <sub>EABCL</sub> | 5.6 | | 6.4 | | 7.5 | | ns |