Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 624 | | Number of Logic Elements/Cells | 4992 | | Total RAM Bits | 24576 | | Number of I/O | 189 | | Number of Gates | 158000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 240-BFQFP Exposed Pad | | Supplier Device Package | 240-RQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k100ari240-3 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 4. FLEX 10K Package Options & I/O Pin Count Note (1) | | | | | | | | | |----------------------------------------------------------------|----------------|-----------------|--------------|-------------------------|-------------------------|--|--|--| | Device | 84-Pin<br>PLCC | 100-Pin<br>TQFP | 144-Pin TQFP | 208-Pin<br>PQFP<br>RQFP | 240-Pin<br>PQFP<br>RQFP | | | | | EPF10K10 | 59 | | 102 | 134 | | | | | | EPF10K10A | | 66 | 102 | 134 | | | | | | EPF10K20 | | | 102 | 147 | 189 | | | | | EPF10K30 | | | | 147 | 189 | | | | | EPF10K30A | | | 102 | 147 | 189 | | | | | EPF10K40 | | | | 147 | 189 | | | | | EPF10K50 | | | | | 189 | | | | | EPF10K50V | | | | | 189 | | | | | EPF10K70 | | | | | 189 | | | | | EPF10K100 | | | | | | | | | | EPF10K100A | | | | | 189 | | | | | EPF10K130V | | | | | | | | | | EPF10K250A | | | | | | | | | | Device | 503-Pin<br>PGA | 599-Pin<br>PGA | 256-Pin<br>FineLine BGA | 356-Pin<br>BGA | 484-Pin<br>FineLine BGA | 600-Pin<br>BGA | 403-Pin<br>PGA | |------------|----------------|----------------|-------------------------|----------------|-------------------------|----------------|----------------| | EPF10K10 | | - | | | | | | | EPF10K10A | | | 150 | | 150 (2) | | | | EPF10K20 | | | | | | | | | EPF10K30 | | | | 246 | | | | | EPF10K30A | | | 191 | 246 | 246 | | | | EPF10K40 | | | | | | | | | EPF10K50 | | | | 274 | | | 310 | | EPF10K50V | | | | 274 | | | | | EPF10K70 | 358 | | | | | | | | EPF10K100 | 406 | | | | | | | | EPF10K100A | | | | 274 | 369 | 406 | | | EPF10K130V | | 470 | | | | 470 | | | EPF10K250A | | 470 | | | | 470 | | #### Notes to tables: - (1) FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA), and FineLine BGA™ packages. - (2) This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set. # General Description Altera's FLEX 10K devices are the industry's first embedded PLDs. Based on reconfigurable CMOS SRAM elements, the Flexible Logic Element MatriX (FLEX) architecture incorporates all features necessary to implement common gate array megafunctions. With up to 250,000 gates, the FLEX 10K family provides the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device. FLEX 10K devices are reconfigurable, which allows 100% testing prior to shipment. As a result, the designer is not required to generate test vectors for fault coverage purposes. Additionally, the designer does not need to manage inventories of different ASIC designs; FLEX 10K devices can be configured on the board for the specific functionality required. Table 6 shows FLEX 10K performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. No special design technique was required to implement the applications; the designer simply inferred or instantiated a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file. | Application | Resources<br>Used | | Performance | | | | Units | |-----------------------------------|-------------------|------|-------------------|-------------------|-------------------|-------------------|-------| | | LEs | EABs | -1 Speed<br>Grade | -2 Speed<br>Grade | -3 Speed<br>Grade | -4 Speed<br>Grade | | | 16-bit loadable counter (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | 16-bit accumulator (1) | 16 | 0 | 204 | 166 | 125 | 95 | MHz | | 16-to-1 multiplexer (2) | 10 | 0 | 4.2 | 5.8 | 6.0 | 7.0 | ns | | 256 × 8 RAM read cycle speed (3) | 0 | 1 | 172 | 145 | 108 | 84 | MHz | | 256 × 8 RAM write cycle speed (3) | 0 | 1 | 106 | 89 | 68 | 63 | MHz | #### Notes: - (1) The speed grade of this application is limited because of clock high and low specifications. - (2) This application uses combinatorial inputs and outputs. - (3) This application uses registered inputs and outputs. The FLEX 10K architecture is similar to that of embedded gate arrays, the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. In addition, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays provide reduced die area and increased speed compared to standard gate arrays. However, embedded megafunctions typically cannot be customized, limiting the designer's options. In contrast, FLEX 10K devices are programmable, providing the designer with full control over embedded megafunctions and general logic while facilitating iterative design changes during debugging. Each FLEX 10K device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), microcontroller, wide-data-path manipulation, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array: it is used to implement general logic, such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. FLEX 10K devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, EPC16, and EPC1441 configuration devices, which configure FLEX 10K devices via a serial data stream. Configuration data can also be downloaded from system RAM or from Altera's BitBlaster™ serial download cable or ByteBlasterMV™ parallel port download cable. After a FLEX 10K device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 320 ms, real-time changes can be made during system operation. FLEX 10K devices contain an optimized interface that permits microprocessors to configure FLEX 10K devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10K device as memory and configure the device by writing to a virtual memory location, making it very easy for the designer to reconfigure the device. Each LAB provides four control signals with programmable inversion that can be used in all eight LEs. Two of these signals can be used as clocks; the other two can be used for clear/preset control. The LAB clocks can be driven by the dedicated clock input pins, global signals, I/O signals, or internal signals via the LAB local interconnect. The LAB preset and clear control signals can be driven by the global signals, I/O signals, or internal signals via the LAB local interconnect. The global control signals are typically used for global clock, clear, or preset signals because they provide asynchronous control with very low skew across the device. If logic is required on a control signal, it can be generated in one or more LEs in any LAB and driven into the local interconnect of the target LAB. In addition, the global control signals can be generated from LE outputs. # **Logic Element** The LE, the smallest unit of logic in the FLEX 10K architecture, has a compact size that provides efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can quickly compute any function of four variables. In addition, each LE contains a programmable flipflop with a synchronous enable, a carry chain, and a cascade chain. Each LE drives both the local and the FastTrack Interconnect. See Figure 6. Figure 6. FLEX 10K Logic Element ### FastTrack Interconnect In the FLEX 10K architecture, connections between LEs and device I/O pins are provided by the FastTrack Interconnect, which is a series of continuous horizontal and vertical routing channels that traverse the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. The FastTrack Interconnect consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the device. The column interconnect routes signals between rows and can drive I/O pins. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in an LAB drive the row interconnect. Each column of LABs is served by a dedicated column interconnect. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs in the device. A signal from the column interconnect, which can be either the output of an LE or an input from an I/O pin, must be routed to the row interconnect before it can enter an LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel. Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, an LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This routing flexibility enables routing resources to be used more efficiently. See Figure 11. Table 12 describes the FLEX 10K device supply voltages and MultiVolt $\rm I/O$ support levels. | Devices | Supply Vo | oltage (V) | MultiVolt I/O Sup | port Levels (V) | |---------------|--------------------|-------------------|-------------------|-----------------| | | V <sub>CCINT</sub> | V <sub>CCIO</sub> | Input | Output | | FLEX 10K (1) | 5.0 | 5.0 | 3.3 or 5.0 | 5.0 | | | 5.0 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K50V (1) | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | EPF10K130V | 3.3 | 3.3 | 3.3 or 5.0 | 3.3 or 5.0 | | FLEX 10KA (1) | 3.3 | 3.3 | 2.5, 3.3, or 5.0 | 3.3 or 5.0 | | | 3.3 | 2.5 | 2.5, 3.3, or 5.0 | 2.5 | #### Note (1) 240-pin QFP packages do not support the MultiVolt I/O features, so they do not have separate V<sub>CCIO</sub> pins. ### Power Sequencing & Hot-Socketing Because FLEX 10K devices can be used in a multi-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The $V_{\rm CCIO}$ and $V_{\rm CCINT}$ power supplies can be powered in any order. Signals can be driven into FLEX 10KA devices before and during power up without damaging the device. Additionally, FLEX 10KA devices do not drive out during power up. Once operating conditions are reached, FLEX 10KA devices operate as specified by the user. IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10K devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. All FLEX 10K devices can also be configured using the JTAG pins through the BitBlaster serial download cable, or ByteBlasterMV parallel port download cable, or via hardware that uses the Jam<sup>TM</sup> programming and test language. JTAG BST can be performed before or after configuration, but not during configuration. FLEX 10K devices support the JTAG instructions shown in Table 13. # **Generic Testing** Each FLEX 10K device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10K devices are made under conditions equivalent to those shown in Figure 19. Multiple test patterns can be used to configure devices during all stages of the production flow. ### Figure 19. FLEX 10K AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers without parentheses are for 5.0-V devices or outputs. Numbers in parentheses are for 3.3-V devices or outputs. Numbers in brackets are for 2.5-V devices or outputs. # Operating Conditions Tables 17 through 21 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 5.0-V FLEX 10K devices. | Table 1 | Table 17. FLEX 10K 5.0-V Device Absolute Maximum Ratings Note (1) | | | | | | |------------------|-------------------------------------------------------------------|------------------------------|------|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -2.0 | 7.0 | V | | | VI | DC input voltage | | -2.0 | 7.0 | V | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | T <sub>J</sub> | Junction temperature | Ceramic packages, under bias | | 150 | ° C | | | | | PQFP, TQFP, RQFP, and BGA | | 135 | ° C | | | | | packages, under bias | | | | | | Table 1 | 8. FLEX 10K 5.0-V Device Reco | mmended Operating Conditions | | | | |--------------------|-----------------------------------------------------|------------------------------|-------------|--------------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 5.0-V operation | (3), (4) | 4.75 (4.50) | 5.25 (5.50) | V | | | Supply voltage for output buffers, 3.3-V operation | (3), (4) | 3.00 (3.00) | 3.60 (3.60) | V | | VI | Input voltage | | -0.5 | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | °C | | T <sub>J</sub> | Operating temperature | For commercial use | 0 | 85 | °C | | | | For industrial use | -40 | 100 | °C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|--------------------------|------| | V <sub>IH</sub> | High-level input voltage | | 1.7 or<br>0.5 × V <sub>CCINT</sub> ,<br>whichever is<br>lower | | 5.75 | V | | $V_{IL}$ | Low-level input voltage | | -0.5 | | 0.3 × V <sub>CCINT</sub> | V | | V <sub>OH</sub> | 3.3-V high-level TTL output voltage | I <sub>OH</sub> = -11 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (8) | 2.4 | | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V (8)}$ | V <sub>CCIO</sub> - 0.2 | | | V | | | 3.3-V high-level PCI output voltage | $I_{OH} = -0.5 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ to } 3.60 \text{ V } (8)$ | 0.9 × V <sub>CCIO</sub> | | | V | | | 2.5-V high-level output voltage | $I_{OH} = -0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V (8)}$ | 2.1 | | | V | | | | $I_{OH} = -1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (8)$ | 2.0 | | | V | | | | $I_{OH} = -2 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (8)$ | 1.7 | | | V | | V <sub>OL</sub> | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 9 mA DC,<br>V <sub>CCIO</sub> = 3.00 V (9) | | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 3.00 \text{ V } (9)$ | | | 0.2 | V | | | 3.3-V low-level PCI output voltage | I <sub>OL</sub> = 1.5 mA DC,<br>V <sub>CCIO</sub> = 3.00 to 3.60 V (9) | | | 0.1 × V <sub>CCIO</sub> | V | | | 2.5-V low-level output voltage | $I_{OL} = 0.1 \text{ mA DC},$<br>$V_{CCIO} = 2.30 \text{ V } (9)$ | | | 0.2 | V | | | | I <sub>OL</sub> = 1 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9) | | | 0.4 | V | | | | I <sub>OL</sub> = 2 mA DC,<br>V <sub>CCIO</sub> = 2.30 V (9) | | | 0.7 | V | | I <sub>I</sub> | Input pin leakage current | $V_1 = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10 | | 10 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = 5.3 \text{ V to } -0.3 \text{ V } (10)$ | -10 | | 10 | μΑ | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = ground, no load | | 0.3 | 10 | mA | | | | $V_I$ = ground, no load (11) | | 10 | | mA | | Symbol | Parameter | Conditions | |------------------------|------------------------------------------------------|------------| | t <sub>EABDATA1</sub> | Data or address delay to EAB for combinatorial input | | | t <sub>EABDATA2</sub> | Data or address delay to EAB for registered input | | | t <sub>EABWE1</sub> | Write enable delay to EAB for combinatorial input | | | t <sub>EABWE2</sub> | Write enable delay to EAB for registered input | | | t <sub>EABCLK</sub> | EAB register clock delay | | | t <sub>EABCO</sub> | EAB register clock-to-output delay | | | t <sub>EABBYPASS</sub> | Bypass register delay | | | t <sub>EABSU</sub> | EAB register setup time before clock | | | t <sub>EABH</sub> | EAB register hold time after clock | | | $t_{AA}$ | Address access delay | | | $t_{WP}$ | Write pulse width | | | t <sub>WDSU</sub> | Data setup time before falling edge of write pulse | (5) | | t <sub>WDH</sub> | Data hold time after falling edge of write pulse | (5) | | t <sub>WASU</sub> | Address setup time before rising edge of write pulse | (5) | | t <sub>WAH</sub> | Address hold time after falling edge of write pulse | (5) | | $t_{WO}$ | Write enable to data output valid delay | | | t <sub>DD</sub> | Data-in to data-out valid delay | | | t <sub>EABOUT</sub> | Data-out delay | | | t <sub>EABCH</sub> | Clock high time | | | t <sub>EABCL</sub> | Clock low time | | | Symbol | -3 Speed Grade | | -4 Spee | d Grade | Unit | |---------------------|----------------|-----|---------|---------|------| | | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.3 | | 1.6 | ns | | t <sub>IOC</sub> | | 0.5 | | 0.7 | ns | | t <sub>IOCO</sub> | | 0.2 | | 0.2 | ns | | t <sub>IOCOMB</sub> | | 0.0 | | 0.0 | ns | | t <sub>IOSU</sub> | 2.8 | | 3.2 | | ns | | t <sub>IOH</sub> | 1.0 | | 1.2 | | ns | | t <sub>IOCLR</sub> | | 1.0 | | 1.2 | ns | | $t_{\text{OD1}}$ | | 2.6 | | 3.5 | ns | | $t_{OD2}$ | | 4.9 | | 6.4 | ns | | $t_{OD3}$ | | 6.3 | | 8.2 | ns | | $t_{XZ}$ | | 4.5 | | 5.4 | ns | | t <sub>ZX1</sub> | | 4.5 | | 5.4 | ns | | t <sub>ZX2</sub> | | 6.8 | | 8.3 | ns | | t <sub>ZX3</sub> | | 8.2 | | 10.1 | ns | | t <sub>INREG</sub> | | 6.0 | | 7.5 | ns | | t <sub>IOFD</sub> | | 3.1 | | 3.5 | ns | | t <sub>INCOMB</sub> | | 3.1 | | 3.5 | ns | | Symbol | -3 Spee | d Grade | -4 Spee | Unit | | |------------------------|---------|---------|---------|------|----| | | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.5 | | 1.9 | ns | | t <sub>EABDATA2</sub> | | 4.8 | | 6.0 | ns | | t <sub>EABWE1</sub> | | 1.0 | | 1.2 | ns | | t <sub>EABWE2</sub> | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 1.0 | | 2.2 | ns | | t <sub>EABCO</sub> | | 0.5 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 1.5 | | 1.9 | ns | | t <sub>EABSU</sub> | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 8.7 | | 10.7 | ns | | $t_{WP}$ | 5.8 | | 7.2 | | ns | | t <sub>WDSU</sub> | 1.6 | | 2.0 | | ns | | t <sub>WDH</sub> | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.5 | | 0.6 | | ns | | $t_{WAH}$ | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 5.0 | | 6.2 | ns | | $t_{DD}$ | | 5.0 | | 6.2 | ns | | t <sub>EABOUT</sub> | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 5.8 | | 7.2 | | ns | | Symbol | -3 Spee | d Grade | -4 Spee | d Grade | Unit | |------------------------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 13.7 | | 17.0 | ns | | t <sub>EABRCCOMB</sub> | 13.7 | | 17.0 | | ns | | t <sub>EABRCREG</sub> | 9.7 | | 11.9 | | ns | | t <sub>EABWP</sub> | 5.8 | | 7.2 | | ns | | $t_{EABWCCOMB}$ | 7.3 | | 9.0 | | ns | | t <sub>EABWCREG</sub> | 13.0 | | 16.0 | | ns | | t <sub>EABDD</sub> | | 10.0 | | 12.5 | ns | | t <sub>EABDATACO</sub> | | 2.0 | | 3.4 | ns | | t <sub>EABDATASU</sub> | 5.3 | | 5.6 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 5.5 | | 5.8 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 2.1 | | 2.7 | | ns | | t <sub>EABWAH</sub> | 0.0 | | 0.0 | | ns | | t <sub>EABWO</sub> | | 9.5 | | 11.8 | ns | Tables 48 through 56 show EPF10K30, EPF10K40, and EPF10K50 device internal and external timing parameters. | Symbol | -3 Spee | d Grade | -4 Spee | d Grade | Unit | |---------------------|---------|---------|---------|---------|------| | | Min | Max | Min | Max | | | $t_{LUT}$ | | 1.3 | | 1.8 | ns | | t <sub>CLUT</sub> | | 0.6 | | 0.6 | ns | | t <sub>RLUT</sub> | | 1.5 | | 2.0 | ns | | t <sub>PACKED</sub> | | 0.5 | | 0.8 | ns | | t <sub>EN</sub> | | 0.9 | | 1.5 | ns | | t <sub>CICO</sub> | | 0.2 | | 0.4 | ns | | t <sub>CGEN</sub> | | 0.9 | | 1.4 | ns | | t <sub>CGENR</sub> | | 0.9 | | 1.4 | ns | | t <sub>CASC</sub> | | 1.0 | | 1.2 | ns | | $t_{\mathbb{C}}$ | | 1.3 | | 1.6 | ns | | $t_{CO}$ | | 0.9 | | 1.2 | ns | | t <sub>COMB</sub> | | 0.6 | | 0.6 | ns | | $t_{SU}$ | 1.4 | | 1.4 | | ns | | $t_H$ | 0.9 | | 1.3 | | ns | | t <sub>PRE</sub> | | 0.9 | | 1.2 | ns | | t <sub>CLR</sub> | | 0.9 | | 1.2 | ns | | t <sub>CH</sub> | 4.0 | | 4.0 | | ns | | $t_{CL}$ | 4.0 | | 4.0 | | ns | | Symbol | -2 Speed Grade | | -3 Speed Grade | | -4 Spe | Unit | | |------------------------|----------------|-----|----------------|-----|--------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>EABDATA1</sub> | | 1.3 | | 1.5 | | 1.9 | ns | | t <sub>EABDATA2</sub> | | 4.3 | | 4.8 | | 6.0 | ns | | t <sub>EABWE1</sub> | | 0.9 | | 1.0 | | 1.2 | ns | | t <sub>EABWE2</sub> | | 4.5 | | 5.0 | | 6.2 | ns | | t <sub>EABCLK</sub> | | 0.9 | | 1.0 | | 2.2 | ns | | t <sub>EABCO</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABBYPASS</sub> | | 1.3 | | 1.5 | | 1.9 | ns | | t <sub>EABSU</sub> | 1.3 | | 1.5 | | 1.8 | | ns | | t <sub>EABH</sub> | 1.8 | | 2.0 | | 2.5 | | ns | | $t_{AA}$ | | 7.8 | | 8.7 | | 10.7 | ns | | $t_{WP}$ | 5.2 | | 5.8 | | 7.2 | | ns | | t <sub>WDSU</sub> | 1.4 | | 1.6 | | 2.0 | | ns | | t <sub>WDH</sub> | 0.3 | | 0.3 | | 0.4 | | ns | | t <sub>WASU</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | t <sub>WAH</sub> | 0.9 | | 1.0 | | 1.2 | | ns | | $t_{WO}$ | | 4.5 | | 5.0 | | 6.2 | ns | | $t_{DD}$ | | 4.5 | | 5.0 | | 6.2 | ns | | t <sub>EABOUT</sub> | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>EABCH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>EABCL</sub> | 5.2 | | 5.8 | | 7.2 | | ns | #### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. Tables $64\,\mathrm{through}\,70\,\mathrm{show}\,EPF10K100\,\mathrm{device}$ internal and external timing parameters. | Table 64. EPF10K100 Device LE Timing Microparameters Note (1) | | | | | | | | | | |---------------------------------------------------------------|------------------|-----|--------|----------|---------|------|----|--|--| | Symbol | -3DX Speed Grade | | -3 Spe | ed Grade | -4 Spee | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{LUT}$ | | 1.5 | | 1.5 | | 2.0 | ns | | | | t <sub>CLUT</sub> | | 0.4 | | 0.4 | | 0.5 | ns | | | | t <sub>RLUT</sub> | | 1.6 | | 1.6 | | 2.0 | ns | | | | t <sub>PACKED</sub> | | 0.9 | | 0.9 | | 1.3 | ns | | | | t <sub>EN</sub> | | 0.9 | | 0.9 | | 1.2 | ns | | | | t <sub>CICO</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | | | t <sub>CGEN</sub> | | 1.1 | | 1.1 | | 1.4 | ns | | | | t <sub>CGENR</sub> | | 1.2 | | 1.2 | | 1.5 | ns | | | | t <sub>CASC</sub> | | 1.1 | | 1.1 | | 1.3 | ns | | | | $t_{\mathbb{C}}$ | | 0.8 | | 0.8 | | 1.0 | ns | | | | t <sub>CO</sub> | | 1.0 | | 1.0 | | 1.4 | ns | | | | t <sub>COMB</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | | | $t_{SU}$ | 2.1 | | 2.1 | | 2.6 | | ns | | | | t <sub>H</sub> | 2.3 | | 2.3 | | 3.1 | | ns | | | | t <sub>PRE</sub> | | 1.0 | | 1.0 | | 1.4 | ns | | | | t <sub>CLR</sub> | | 1.0 | | 1.0 | | 1.4 | ns | | | | t <sub>CH</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | | | t <sub>CL</sub> | 4.0 | | 4.0 | | 4.0 | | ns | | | | Symbol | -3DX Spe | -3DX Speed Grade | | -3 Speed Grade | | d Grade | Unit | |---------------------------------|----------|------------------|-----|----------------|-----|---------|------| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>DRR</sub> | | 19.1 | | 19.1 | | 24.2 | ns | | t <sub>INSU</sub> (2), (3), (4) | 7.8 | | 7.8 | | 8.5 | | ns | | t <sub>OUTCO</sub> (3), (4) | 2.0 | 11.1 | 2.0 | 11.1 | 2.0 | 14.3 | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> (2), (3), (5) | 6.2 | | - | | - | | ns | | t <sub>OUTCO</sub> (3), (5) | 2.0 | 6.7 | | _ | | _ | ns | | Symbol | -3DX Speed Grade | | -3 Spee | d Grade | -4 Spee | Unit | | |----------------------------|------------------|------|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | 1 | | t <sub>INSUBIDIR</sub> (4) | 8.1 | | 8.1 | | 10.4 | | ns | | t <sub>INHBIDIR</sub> (4) | 0.0 | | 0.0 | | 0.0 | | ns | | toutcobidir (4) | 2.0 | 11.1 | 2.0 | 11.1 | 2.0 | 14.3 | ns | | t <sub>XZBIDIR</sub> (4) | | 15.3 | | 15.3 | | 18.4 | ns | | t <sub>ZXBIDIR</sub> (4) | | 15.3 | | 15.3 | | 18.4 | ns | | t <sub>INSUBIDIR</sub> (5) | 9.1 | | - | | - | | ns | | t <sub>INHBIDIR</sub> (5) | 0.0 | | _ | | - | | ns | | toutcobidir (5) | 2.0 | 7.2 | - | - | _ | _ | ns | | t <sub>XZBIDIR</sub> (5) | | 14.3 | | - | | - | ns | | t <sub>ZXBIDIR</sub> (5) | | 14.3 | | - | | _ | ns | ### Notes to tables: - (1) All timing parameters are described in Tables 32 through 38 in this data sheet. - (2) Using an LE to register the signal may provide a lower setup time. - (3) This parameter is specified by characterization. - (4) This parameter is measured without the use of the ClockLock or ClockBoost circuits. - (5) This parameter is measured with the use of the ClockLock or ClockBoost circuits. | Symbol | -1 Spee | -1 Speed Grade | | d Grade | -3 Spee | Unit | | |---------------------|---------|----------------|-----|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | $t_{IOH}$ | 0.8 | | 1.0 | | 1.3 | | ns | | t <sub>IOCLR</sub> | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{OD1}$ | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{OD2}$ | | 2.9 | | 3.5 | | 4.7 | ns | | $t_{OD3}$ | | 6.6 | | 7.8 | | 10.5 | ns | | $t_{XZ}$ | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{ZX1}$ | | 1.2 | | 1.4 | | 1.9 | ns | | $t_{ZX2}$ | | 2.9 | | 3.5 | | 4.7 | ns | | $t_{ZX3}$ | | 6.6 | | 7.8 | | 10.5 | ns | | t <sub>INREG</sub> | | 5.2 | | 6.3 | | 8.4 | ns | | t <sub>IOFD</sub> | | 3.1 | | 3.8 | | 5.0 | ns | | t <sub>INCOMB</sub> | | 3.1 | | 3.8 | | 5.0 | ns | | Symbol | -1 Speed Grade | | -2 Spee | d Grade | -3 Spee | Unit | | |--------------------------|----------------|-----|---------|---------|---------|------|----| | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 4.2 | | 5.0 | | 6.5 | ns | | t <sub>DIN2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>DIN2DATA</sub> | | 4.3 | | 5.2 | | 7.1 | ns | | t <sub>DCLK2IOE</sub> | | 4.2 | | 4.9 | | 6.6 | ns | | t <sub>DCLK2LE</sub> | | 2.2 | | 2.6 | | 3.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 2.2 | | 2.4 | | 2.9 | ns | | t <sub>SAME</sub> COLUMN | | 0.8 | | 1.0 | | 1.4 | ns | | t <sub>DIFFROW</sub> | | 3.0 | | 3.4 | | 4.3 | ns | | t <sub>TWOROWS</sub> | | 5.2 | | 5.8 | | 7.2 | ns | | t <sub>LEPERIPH</sub> | | 1.8 | | 2.2 | | 2.8 | ns | | t <sub>LABCARRY</sub> | | 0.5 | | 0.5 | | 0.7 | ns | | t <sub>LABCASC</sub> | | 0.9 | | 1.0 | | 1.5 | ns | | Table 90. EPF10K10A External Reference Timing Parameters Note (1) | | | | | | | | | | | |-------------------------------------------------------------------|---------|----------------|-----|----------------|-----|---------|------|--|--|--| | Symbol | -1 Spec | -1 Speed Grade | | -2 Speed Grade | | d Grade | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>DRR</sub> | | 10.0 | | 12.0 | | 16.0 | ns | | | | | t <sub>INSU</sub> (2), (3) | 1.6 | | 2.1 | | 2.8 | | ns | | | | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | 0.0 | | ns | | | | | t <sub>outco</sub> (3) | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | | | Table 91. EPF10K10A Device External Bidirectional Timing Parameters Note (1) | | | | | | | | | | | |------------------------------------------------------------------------------------|---------|---------|---------|----------|---------|------|----|--|--|--| | Symbol | -2 Spee | d Grade | -3 Spec | ed Grade | -4 Spee | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | tINSUBIDIR | 2.4 | | 3.3 | | 4.5 | | ns | | | | | t <sub>INHBIDIR</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | | | toutcobidir | 2.0 | 5.8 | 2.0 | 6.9 | 2.0 | 9.2 | ns | | | | | t <sub>XZBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | | | t <sub>ZXBIDIR</sub> | | 6.3 | | 7.5 | | 9.9 | ns | | | | Figure 32. I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 3 of 3) # Configuration & Operation The FLEX 10K architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes. See *Application Note 116 (Configuring APEX 20K, FLEX 10K & FLEX 6000 Devices)* for detailed descriptions of device configuration options, device configuration pins, and for information on configuring FLEX 10K devices, including sample schematics, timing diagrams, and configuration parameters. # **Operating Modes** The FLEX 10K architecture uses SRAM configuration elements that require configuration data to be loaded every time the circuit powers up. The process of physically loading the SRAM data into the device is called *configuration*. Before configuration, as VCC rises, the device initiates a Power-On Reset (POR). This POR event clears the device and prepares it for configuration. The FLEX 10K POR time does not exceed 50 $\mu s$ . During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.